

# **General Description**

The MAX5500/MAX5501 integrate four low-power, 12-bit digital-to analog converters (DACs) and four precision output amplifiers in a small, 20-pin package. Each negative input of the four precision amplifiers is externally accessible providing flexibility in gain configurations. remote sensing, and high output drive capacity, making the MAX5500/MAX5501 ideal for industrial-process-control applications. Other features include software shutdown, hardware shutdown lockout, an active-low reset which clears all registers and DACs to zero, a user-programmable logic output, and a serial-data output.

Each DAC provides a double-buffered input organized as an input register followed by a DAC register. A 16-bit serial word loads data into each input register. The serial interface is compatible with SPI™/QSPI™/ MICROWIRE™. The serial interface allows the input and DAC registers to be updated independently or simultaneously with a single software command. The 3-wire interface simultaneously updates the DAC registers. All logic inputs are TTL/CMOS-logic compatible. The MAX5500 operates from a single +5V power supply, and the MAX5501 operates from a single +3V power supply. The MAX5500/MAX5501 are specified over the extended -40°C to +105°C temperature range.

# **Applications**

Industrial Process Controls Automatic Test Equipment Microprocessor (µP)-Controlled Systems Motion Control Digital Offset and Gain Adjustment Remote Industrial Controls

### **Features**

- Four 12-Bit DACs with Configurable Output **Amplifiers**
- ♦ +5V or +3V Single-Supply Operation
- **♦ Low Supply Current:** 0.85mA Normal Operation 10µA Shutdown Mode (MAX5500)
- **♦** Force-Sense Outputs
- ♦ Power-On Reset Clears All Registers and DACs to Zero
- **♦** Capable of Recalling Last State Prior to Shutdown
- **♦ SPI/QSPI/MICROWIRE Compatible**
- Simultaneous or Independent Control of DACs through 3-Wire Serial Interface
- **♦** User-Programmable Digital Output
- **♦** Guaranteed Over Extended Temperature Range (-40°C to +105°C)

# **Ordering Information**

| PART         | PIN-<br>PACKAGE | INL (LSB) | SUPPLY (V) |  |
|--------------|-----------------|-----------|------------|--|
| MAX5500AGAP+ | 20 SSOP         | ±0.75     | +5         |  |
| MAX5500BGAP+ | 20 SSOP         | ±2        | +5         |  |
| MAX5501AGAP+ | 20 SSOP         | ±0.75     | +3         |  |
| MAX5501BGAP+ | 20 SSOP         | ± 2       | +3         |  |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

**Note:** All devices are specified over the -40°C to +105°C operating temperature range.

Pin Configuration appears at end of data sheet.

# **Functional Diagram**



SPI/QSPI are trademarks of Motorola, Inc.

MICROWIRE is a trademark of National Semiconductor, Corp.

Maxim Integrated Products 1

# **ABSOLUTE MAXIMUM RATINGS**

| V <sub>DD</sub> to AGND0.3V               |          | Continuous Current into Any Pin±20mA                  |
|-------------------------------------------|----------|-------------------------------------------------------|
| V <sub>DD</sub> to DGND0.3V               | / to +6V | Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) |
| AGND to DGND0.3V to                       | o +0.3V  | 20-Pin SSOP (derate 8.00mW/°C above +70°C)640mW       |
| REFAB, REFCD to AGND0.3V to (VDD          | + 0.3V)  | Operating Temperature Range40°C to +105°C             |
| OUT_, FB_ to AGND0.3V to (V <sub>DD</sub> | + 0.3V)  | Storage Temperature Range65°C to +150°C               |
| Digital Inputs to DGND0.3V                | / to +6V | Lead Temperature (soldering, 10s)+300°C               |
| DOUT, UPO to DGND0.3V to (V <sub>DD</sub> | + 0.3V)  |                                                       |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **ELECTRICAL CHARACTERISTICS**

 $(MAX5500 (VDD = +5V \pm 10\%, VREFAB = VREFCD = 2.5V), MAX5501 (VDD = +3V to +3.6V, VREFAB = VREFCD = 1.25V), VAGND = VDGND = 0, R_L = 5k\Omega, C_L = 100pF, T_A = T_{MIN} to T_{MAX}, unless otherwise noted. Typical values at T_A = +25°C. Output buffer connected in unity-gain configuration (Figure 9).)$ 

| PARAMETER                     | SYMBOL               | CONDITIONS                             | MIN     | TYP   | MAX                   | UNITS  |  |
|-------------------------------|----------------------|----------------------------------------|---------|-------|-----------------------|--------|--|
| STATIC PERFORMANCE (Ana       | log Section)         |                                        | •       |       |                       |        |  |
| Resolution                    | N                    |                                        | 12      |       |                       | Bits   |  |
| Integral Nonlinearity         | INII                 | MAX5500A/MAX5501A                      |         | ±0.25 | ±0.75                 | LCD    |  |
| (Note 1)                      | INL                  | MAX5500B/MAX5501B                      |         |       | LSB                   |        |  |
| Differential Nonlinearity     | DNL                  | Guaranteed monotonic                   |         |       | ±1.0                  | LSB    |  |
| Offset Error                  | Vos                  |                                        |         |       | ±3.5                  | mV     |  |
| Offset-Error Tempco           |                      |                                        |         | 6     |                       | ppm/°C |  |
| Coin Error (Note 1)           | GE                   | MAX5500                                |         | -0.3  | ±2.0                  | LCD    |  |
| Gain Error (Note 1)           | GE                   | MAX5501                                |         | -0.7  | ±4.0                  | LSB    |  |
| Gain-Error Tempco             |                      |                                        |         | 1     |                       | ppm/°C |  |
| Dower Cupply Dejection Datio  | PSRR                 | MAX5500                                |         | 100   | 600                   | μV/V   |  |
| Power-Supply Rejection Ratio  | ronn                 | MAX5501                                |         | 100   | 300                   |        |  |
| MATCHING PERFORMANCE (        | $T_A = +25^{\circ}C$ |                                        |         |       |                       |        |  |
| Gain Error                    | GE                   | MAX5500                                |         | -0.3  | ±2.0                  | LSB    |  |
| Gairrenoi                     | GE                   | MAX5501                                |         | -0.85 | ±4.0                  | LOD    |  |
| Offset Error                  | Vos                  |                                        |         | ±1.0  | ±3.5                  | mV     |  |
| Integral Nonlinearity         | INL                  | (Note 1)                               |         | ±0.35 | ±1.0                  | LSB    |  |
| REFERENCE INPUT               |                      |                                        |         |       |                       |        |  |
| Reference Input Range         | $V_{REF}$            |                                        | 0       |       | V <sub>DD</sub> - 1.4 | V      |  |
| Reference Input Resistance    | R <sub>REF</sub>     | Code-dependent, minimum at code 555H   | 8       |       |                       | kΩ     |  |
| Reference Current in Shutdown |                      |                                        |         | 0.01  | ±1.0                  | μΑ     |  |
| DIGITAL INPUTS                |                      |                                        |         |       |                       |        |  |
| 1 112 1 1/1                   |                      | MAX5500A/MAX5500B                      | 2.4 2.0 |       |                       |        |  |
| Input High Voltage            | VIH                  | MAX5501A/MAX5501B                      |         |       |                       | V      |  |
| Input Low Voltage             | VIL                  |                                        |         |       | 0.8                   | V      |  |
| Input Leakage Current         | I <sub>IN</sub>      | V <sub>IN</sub> = 0 or V <sub>DD</sub> |         | ±0.1  | ±1.0                  | μΑ     |  |
| Input Capacitance             | CIN                  |                                        |         | 8     |                       | рF     |  |

# **ELECTRICAL CHARACTERISTICS (continued)**

(MAX5500 ( $V_{DD}$  = +5V ±10%,  $V_{REFAB}$  =  $V_{REFCD}$  = 2.5V), MAX5501 ( $V_{DD}$  = +3V to +3.6V,  $V_{REFAB}$  =  $V_{REFCD}$  = 1.25V),  $V_{AGND}$  =  $V_{DGND}$  = 0,  $V_{DD}$  = 1.25°C. Output buffer connected in unity-gain configuration (Figure 9).)

| PARAMETER                                          | SYMBOL          | CONDITIONS                                                             | MIN                   | TYP                  | MAX  | UNITS |
|----------------------------------------------------|-----------------|------------------------------------------------------------------------|-----------------------|----------------------|------|-------|
| DIGITAL OUTPUTS                                    | •               | •                                                                      | •                     |                      |      | •     |
| Output High Voltage Vo                             |                 | I <sub>SOURCE</sub> = 2mA                                              | V <sub>DD</sub> - 0.5 |                      |      | V     |
| Output Low Voltage                                 | VoL             | I <sub>SINK</sub> = 2mA                                                |                       | 0.13                 | 0.4  | V     |
| DYNAMIC PERFORMANCE                                | ·               |                                                                        | <u> </u>              |                      |      |       |
| Voltage Output Slew Rate                           | SR              |                                                                        |                       | 0.6                  |      | V/µs  |
| Output Cattling Time                               |                 | To ±0.5 LSB, V <sub>STEP</sub> = 2.5V<br>MAX5500A/MAX5500B             |                       | 12                   |      |       |
| Output Settling Time                               |                 | To ±0.5 LSB, V <sub>STEP</sub> = 1.25V<br>MAX5501A/MAX5501B            |                       | 16                   |      | μs    |
| Output Voltage Swing                               |                 | Rail-to-rail (Note 2)                                                  |                       | 0 to V <sub>DD</sub> |      | V     |
| Current into FB_                                   |                 |                                                                        |                       | 0                    | 0.1  | μΑ    |
| OUT_ Leakage Current in Shutdown                   |                 | R <sub>L</sub> = ∞                                                     |                       | ±0.01                | ±1.0 | μΑ    |
| Startup Time Exiting                               |                 | MAX5500A/MAX5500B                                                      | 15                    |                      |      |       |
| Shutdown Mode                                      |                 | MAX5501A/MAX5501B                                                      |                       | 20                   |      | μs    |
| Digital Feedthrough                                |                 | $\overline{\text{CS}} = V_{\text{DD}}, f_{\text{IN}} = 100 \text{kHz}$ |                       | 5                    |      | nV∙s  |
| Digital Crosstalk                                  |                 |                                                                        |                       | 5                    |      | nV∙s  |
| POWER SUPPLIES                                     |                 |                                                                        |                       |                      |      |       |
| Supply Voltage                                     | $V_{DD}$        | MAX5500A/MAX5500B                                                      | 4.5                   |                      | 5.5  | V     |
| Supply Voltage                                     | טטי             | MAX5501A/MAX5501B                                                      | 3.0                   |                      | 3.6  | V     |
| Supply Current                                     | I <sub>DD</sub> | (Note 3)                                                               |                       | 0.85                 | 1.1  | mA    |
| Supply Current in Shutdown                         |                 | (Note 3)                                                               |                       | 10                   | 20   | μΑ    |
| TIMING CHARACTERISTICS                             | (Figure 6)      |                                                                        |                       |                      |      |       |
| SCLK Clock Period                                  | tcp             |                                                                        | 100                   |                      |      | ns    |
| SCLK Pulse-Width High                              | tCH             |                                                                        | 40                    |                      |      | ns    |
| SCLK Pulse-Width Low                               | tCL             |                                                                        | 40                    |                      |      | ns    |
| CS Fall to SCLK Rise Setup<br>Time                 | tcss            |                                                                        | 40                    |                      |      | ns    |
| SCLK Rise to $\overline{\text{CS}}$ Rise Hold Time | tCSH            |                                                                        | 0                     |                      |      | ns    |
| DIN Setup Time                                     | t <sub>DS</sub> |                                                                        | 40                    |                      |      | ns    |
| DIN Hold Time                                      | tрн             |                                                                        | 0                     |                      |      | ns    |

# **ELECTRICAL CHARACTERISTICS (continued)**

 $(MAX5500 \ (V_{DD} = +5V \pm 10\%, V_{REFAB} = V_{REFCD} = 2.5V), MAX5501 \ (V_{DD} = +3V \ to \ +3.6V, V_{REFAB} = V_{REFCD} = 1.25V), V_{AGND} = V_{DGND} = 0, R_L = 5k\Omega, C_L = 100pF, T_A = T_{MIN} \ to T_{MAX}, unless otherwise noted. Typical values at <math>T_A = +25^{\circ}C$ . Output buffer connected in unity-gain configuration (Figure 9).)

| PARAMETER                      | SYMBOL           | CONDITIONS                |         | MIN | TYP | MAX | UNITS |
|--------------------------------|------------------|---------------------------|---------|-----|-----|-----|-------|
| SCLK Rise to DOUT Valid        | tpos             | CLOAR = 200pE             | MAX5500 |     |     | 80  | ne    |
| Propagation Delay              | tD01             | C <sub>LOAD</sub> = 200pF | MAX5501 |     |     | 120 | ns    |
| SCLK Fall to DOUT Valid        | tp.00            | C <sub>LOAD</sub> = 200pF | MAX5500 |     |     | 80  | ns    |
| Propagation Delay              | t <sub>D02</sub> |                           | MAX5501 |     |     | 120 |       |
| SCLK Rise to CS Fall Delay     | tcso             |                           |         | 40  |     |     | ns    |
| CS Rise to SCLK Rise Hold Time | tCS1             |                           |         | 40  |     |     | ns    |
| CS Pulse-Width High            | tcsw             |                           |         | 100 |     |     | ns    |

Note 1: Guaranteed from code 11 to code 4095 in unity-gain configuration.

Note 2: Accuracy is better than 1.0 LSB for V<sub>OUT</sub> = 6mV to (V<sub>DD</sub> - 60mV), guaranteed by PSR test on endpoints.

**Note 3:**  $R_L = \infty$ , digital inputs at DGND or  $V_{DD}$ .

# Typical Operating Characteristics

 $(T_A = +25$ °C, unless otherwise noted.)







# 1AX5500/MAX5501

# Low-Power, Quad, 12-Bit Voltage-Output DACs with Serial Interface

# Typical Operating Characteristics (continued)

 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 













 $V_{REF}=2.5V,\ R_L=5k\Omega,\ C_L=100pF$  DACA CODE SWITCHING FROM 00C hex TO FCC hex DACB CODE SET TO 800 hex

# ANALOG CROSSTALK 3V MAX5500 tect0 OUTA 0.5V/div OUTB AC-COUPLED 50mV/div

 $10\mu\text{S/div}$   $V_{REF}$  = 1.5V,  $R_L$  = 5k $\Omega$ ,  $C_L$  = 100pF DACA CODE SWITCHING FROM 00C hex T0 FFF hex DACB CODE SET TO 800 hex



 $\begin{array}{c} 10\mu \text{S/div} \\ V_{REF} = 2.5\text{V}, \ R_L = 5k\Omega, \ C_L = 100\text{pF} \\ \text{SWITCHING FROM CODE 000 hex TO FB4 hex} \\ \text{OUTPUT AMPLIFIER GAIN} = +2 \end{array}$ 

# Typical Operating Characteristics (continued)

 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 



 $V_{REF}$  = 1.5V,  $R_L$  = 5k $\Omega$ ,  $C_L$  = 100pF SWITCHING FROM CODE 000 hex T0 FB4 hex OUTPUT AMPLIFIER GAIN = +1



 $V_{REF} = 1.5V$ ,  $R_L = 5k\Omega$ ,  $C_L = 100pF$   $V_{\overline{CS}} = V_{\overline{PDL}} = V_{\overline{CL}} = 3.3V$ ,  $V_{DIN} = 0V$ DACA CODE SET TO 800 hex



 $V_{REF} = 2.5V$ ,  $R_L = 5k\Omega$ ,  $C_L = 100pF$   $V_{\overline{CS}} = V_{\overline{PDL}} = V_{\overline{CL}} = 5V$ ,  $V_{DIN} = 0V$ DACA CODE SET TO 800 hex

# **Pin Description**

| PIN | NAME            | FUNCTION                                                                                                    |
|-----|-----------------|-------------------------------------------------------------------------------------------------------------|
| 1   | AGND            | Analog Ground                                                                                               |
| 2   | FBA             | DAC A Output Amplifier Feedback                                                                             |
| 3   | OUTA            | DAC A Output Voltage                                                                                        |
| 4   | OUTB            | DAC B Output Voltage                                                                                        |
| 5   | FBB             | DAC B Output Amplifier Feedback                                                                             |
| 6   | REFAB           | DAC A/DAC B Reference Voltage Input                                                                         |
| 7   | CL              | Active-Low Clear Input. CL clears all DACs and registers. CL resets all outputs (OUT_, UPO, and DOUT) to 0. |
| 8   | CS              | Active-Low Chip-Select Input                                                                                |
| 9   | DIN             | Serial Data Input                                                                                           |
| 10  | SCLK            | Serial Clock Input                                                                                          |
| 11  | DGND            | Digital Ground                                                                                              |
| 12  | DOUT            | Serial Data Output                                                                                          |
| 13  | UPO             | User-Programmable Logic Output                                                                              |
| 14  | PDL             | Active-Low Power-Down Lockout. Drive PDL low to lock out software shutdown.                                 |
| 15  | REFCD           | DAC C/DAC D Reference Voltage Input                                                                         |
| 16  | FBC             | DAC C Output Amplifier Feedback                                                                             |
| 17  | OUTC            | DAC C Output Voltage                                                                                        |
| 18  | OUTD            | DAC D Output Voltage                                                                                        |
| 19  | FBD             | DAC D Output Amplifier Feedback                                                                             |
| 20  | V <sub>DD</sub> | Positive Power Supply                                                                                       |

# **Detailed Description**

The MAX5500/MAX5501 integrate four 12-bit, voltageoutput digital-to-analog converters (DACs) that are addressed through a simple 3-wire serial interface. The devices include a 16-bit data-in/data-out shift register. Each internal DAC provides a doubled-buffered input composed of an input register and a DAC register (see the *Functional Diagram*). The negative input of each amplifier is externally accessible.

The DACs are inverted rail-to-rail ladder networks that convert 12-bit digital inputs into equivalent analog output voltages in proportion to the applied reference voltage inputs. DACs A and B share the REFAB input, while DACs C and D share the REFCD input. The two reference inputs allow different full-scale output voltage ranges for each pair of DACs. Figure 1 shows a simplified circuit diagram of one of the four DACs.

### Reference Inputs

The two reference inputs accept positive DC and AC signals. The voltage at each reference input sets the full-scale output voltage for the two corresponding DACs. The reference input voltage range is 0V to (VDD - 1.4V). The output voltages (VOUT\_) are represented by a digitally programmable voltage source as:

where NB is the numeric value of the binary input code (0 to 4095) of the DAC. VREF is the reference voltage. Gain is the externally set voltage gain.

The impedance at each reference input is code-dependent, ranging from a low value of  $10k\Omega$  when both DACs connected to the reference accept an input code



Figure 1. Simplified DAC Circuit Diagram

of 555 hex, to a high value exceeding giga-ohms with an input code of 000 hex. The load regulation of the reference source affects the performance of the devices as the input impedance at the reference inputs is code dependent. The REFAB and REFCD reference inputs provide a  $10k\Omega$  guaranteed minimum input impedance. When the same voltage source drives the two reference inputs, the effective minimum impedance is  $5k\Omega$ . A voltage reference with an excellent load regulation of 0.0002mV/mA, such as the MAX6033, is capable of driving both reference inputs simultaneously at 2.5V. Driving REFAB and REFCD separately improves reference accuracy.

The REFAB and REFCD inputs enter a high-impedance state, with a typical input leakage current of  $0.02\mu A$ , when the MAX5500/MAX5501 are in shutdown. The reference input capacitance is also code dependent and typically ranges from 20pF with an input code of all 0s to 100pF with an input code of all 1s.

### **Output Amplifiers**

All DAC outputs are internally buffered by precision amplifiers with a typical slew rate of 0.6V/µs. Access to the inverting input of each output amplifier provides the greater flexibility in output gain setting/signal conditioning (see the *Applications Information* section).

With a full-scale transition at the output, the typical settling time to within  $\pm 0.5$  LSB is 12µs when the output is loaded with  $5 k \Omega$  in parallel with 100pF. A load of less than  $2 k \Omega$  at the output degrades performance. See the Typical Operating Characteristics for the output dynamic responses and settling performances of the amplifiers.

### **Power-Down Mode**

The MAX5500/MAX5501 feature a software-programmable shutdown that reduces supply current to a typical value of  $10\mu A$ . Drive PDL high to enable the shutdown mode. Write 1100XXXXXXXXXXXXXXX as the input-control word to put the device in power-down mode (Table 1).

In power-down mode, the output amplifiers and the reference inputs enter a high-impedance state.

The serial interface remains active. Data in the input registers is retained in power-down, allowing the devices to recall the output states prior to entering shutdown. Start up from power-down either by recalling the previous configuration or by updating the DACs with new data. Allow 15µs for the outputs to stabilize when powering up the devices or bringing the devices out of shutdown.

# Serial-Interface Configurations

The MAX5500/MAX5501s' 3-wire serial interface is compatible with both MICROWIRE (Figure 2) and SPI/QSPI (Figure 3). The serial input word consists of two address bits and two control bits followed by 12 data bits (MSB first), as shown in Figure 4. The 4-bit address/control code determines the MAX5500/MAX5501s' response outlined in Table 1. The connection between DOUT and the serial-interface port is not necessary, but may be used for data echo. Data held in the shift register can be shifted out of DOUT and returned to the  $\mu P$  for data verification.

The digital inputs of the MAX5500/MAX5501 are double buffered. Depending on the command issued through the serial interface, the input register(s) can be loaded without affecting the DAC register(s), the DAC register(s) can be loaded directly, or all four DAC registers can be updated simultaneously from the input registers (Table 1).

# **Serial-Interface Description**

The MAX5500/MAX5501 require 16 bits of serial data. Table 1 lists the serial-interface programming commands. For certain commands, the 12 data bits are don't-care bits. Data is sent MSB first and can be sent in two 8-bit packets or one 16-bit word ( $\overline{CS}$  must remain low until 16 bits are transferred). The serial data is composed of two DAC address bits (A1, A0) and two control



Figure 2. Connections for MICROWIRE

bits (C1, C0), followed by the 12 data bits D11–D0 (Figure 4). The 4-bit address/control code determines:

- The register(s) to be updated
- The clock edge on which data is to be clocked out through the serial-data output (DOUT)
- The state of the user-programmable logic output (UPO)
- If the device is to enter shutdown mode (assuming PDL is high)
- How the device is configured when exiting out of shutdown mode



Figure 3. Connections for SPI/QSPI



Figure 4. Serial-Data Format

**Table 1. Serial-Interface Programming Commands** 

|    | 1  | 6-BIT S | ERIAL | WORD             |                                                                                       |  |  |  |
|----|----|---------|-------|------------------|---------------------------------------------------------------------------------------|--|--|--|
| A1 | Α0 | C1      | C0    | D11D0<br>MSB LSB | FUNCTION                                                                              |  |  |  |
| 0  | 0  | 0       | 1     | 12-bit DAC data  | Load input register A; DAC registers unchanged.                                       |  |  |  |
| 0  | 1  | 0       | 1     | 12-bit DAC data  | Load input register B; DAC registers unchanged.                                       |  |  |  |
| 1  | 0  | 0       | 1     | 12-bit DAC data  | Load input register C; DAC registers unchanged.                                       |  |  |  |
| 1  | 1  | 0       | 1     | 12-bit DAC data  | Load input register D; DAC registers unchanged.                                       |  |  |  |
| 0  | 0  | 1       | 1     | 12-bit DAC data  | Load input register A; all DAC registers updated.                                     |  |  |  |
| 0  | 1  | 1       | 1     | 12-bit DAC data  | Load input register B; all DAC registers updated.                                     |  |  |  |
| 1  | 0  | 1       | 1     | 12-bit DAC data  | Load input register C; all DAC registers updated.                                     |  |  |  |
| 1  | 1  | 1       | 1     | 12-bit DAC data  | Load input register D; all DAC registers updated.                                     |  |  |  |
| 0  | 1  | 0       | 0     | XXXXXXXXXXX      | Update all DAC registers from their respective input registers (startup).             |  |  |  |
| 1  | 0  | 0       | 0     | 12-bit DAC data  | Load all DAC registers from shift register (startup).                                 |  |  |  |
| 1  | 1  | 0       | 0     | XXXXXXXXXXX      | Shutdown (provided PDL = 1)                                                           |  |  |  |
| 0  | 0  | 1       | 0     | XXXXXXXXXXX      | UPO goes low (default)                                                                |  |  |  |
| 0  | 1  | 1       | 0     | XXXXXXXXXXX      | UPO goes high                                                                         |  |  |  |
| 0  | 0  | 0       | 0     | XXXXXXXXXXX      | No operation (NOP) to DAC registers                                                   |  |  |  |
| 1  | 1  | 1       | 0     | XXXXXXXXXXX      | Mode 1, DOUT clocked out on SCLK's rising edge. All DAC registers updated.            |  |  |  |
| 1  | 0  | 1       | 0     | XXXXXXXXXXX      | Mode 0, DOUT clocked out on SCLK's falling edge. All DAC registers updated (default). |  |  |  |

Figure 5 shows the serial-interface timing requirements. The  $\overline{\text{CS}}$  input must be low to enable the DAC's serial interface. When  $\overline{\text{CS}}$  is high, the interface control circuitry is disabled.  $\overline{\text{CS}}$  must go low for at least toss before the rising serial clock (SCLK) edge to properly clock in the first bit. When  $\overline{\text{CS}}$  is low, data is clocked into the internal shift register through the serial data input (DIN) on the rising edge of SCLK. The maximum guaranteed clock frequency is 10MHz. Data is latched into the appropriate input/DAC registers on the rising edge of  $\overline{\text{CS}}$ .

The programming command "load-all-dacs-from-shift-register" allows all input and DAC registers to be simultaneously loaded with the same digital code from the input shift register. The no operation (NOP) command leaves the register contents unaffected. This feature is used in a daisy-chain configuration (see the *Daisy Chaining Devices* section).

The command to change the clock edge on which serial data is shifted out of DOUT also loads data from all input registers to their respective DAC registers.

## Serial-Data Output (DOUT)

The serial-data output, DOUT, is the internal shift register's output. The MAX5500/MAX5501 can be programmed so that data is clocked out of DOUT on the rising edge of SCLK (mode 1) or the falling edge (mode 0). In mode 0, output data at DOUT lags input data at DIN by 16.5 clock cycles, maintaining compatibility with MICROWIRE, SPI/QSPI, and other serial interfaces. In mode 1, output data lags input data by 16 clock cycles. On power-up, DOUT defaults to mode 0 timing.

### **User-Programmable Logic Output (UPO)**

The user-programmable logic output, UPO, allows an external device to be controlled through the MAX5500/MAX5501 serial interface (Table 1).



Figure 5. Serial-Interface Timing Diagram



Figure 6. Detailed Serial-Interface Timing Diagram

## Power-Down Lockout (PDL)

Drive power-down lockout,  $\overline{PDL}$ , low to disable software shutdown. When in shutdown, transitioning  $\overline{PDL}$  from high to low wakes up the device with the output set to the state prior to shutdown. Use  $\overline{PDL}$  to asynchronously wake up the device.

## **Daisy Chaining Devices**

The MAX5500/MAX5501 can be daisy chained by connecting DOUT of one device to DIN of another device (Figure 7).

Each DOUT output of the MAX5500/MAX5501 includes an internal active pullup. The sink/source capability of DOUT determines the time required to discharge/charge a capacitive load. See the serial-data-out VOH and VOL specifications in the *Electrical Characteristics*.

Figure 8 shows an alternate method of connecting several MAX5500/MAX5501 devices. In this configuration, the data bus is common to all devices. Data is not shifted through a daisy chain. More I/O lines are required in this configuration because a dedicated chip-select input (CS) is required for each IC.

\_\_ /VI/IXI/VI



Figure 7. Daisy Chaining MAX5500/MAX5501



Figure 8. Multiple MAX5500/MAX5501 Devices Sharing a Common DIN Line

# **Applications Information**

# **Unipolar Output**

For a unipolar output, the output voltages and the reference inputs are of the same polarity. Figure 9 shows the MAX5500/MAX5501 unipolar output circuit, which is also the typical operating circuit. Table 2 lists the unipolar output codes.

See Figure 10 for rail-to-rail outputs. Figure 10 shows the MAX5500/MAX5501 with the output amplifiers configured with a closed-loop gain of +2 to provide 0 to 5V full-scale range with a 2.5V external reference voltage.

# **Table 2. Unipolar Code Table**

| DAC<br>MSB | CONTEN | NTS<br>LSB | ANALOG OUTPUT                                                 |
|------------|--------|------------|---------------------------------------------------------------|
| 1111       | 1111   | 1111       | +V <sub>REF</sub> ( $\frac{4095}{4096}$ )                     |
| 1000       | 0000   | 0001       | +V <sub>REF</sub> ( <u>2049</u> )                             |
| 1000       | 0000   | 0000       | $+V_{REF}\left(\frac{2048}{4096}\right) = \frac{+V_{REF}}{2}$ |
| 0111       | 1111   | 1111       | +V <sub>REF</sub> ( 2047 / 4096 )                             |
| 0000       | 0000   | 0001       | +VREF ( 1/4096)                                               |
| 0000       | 0000   | 0000       | OV                                                            |

# **Table 3. Bipolar Code Table**

| DAC<br>MSB | CONTEN | ITS<br>LSB | ANALOG OUTPUT                                          |
|------------|--------|------------|--------------------------------------------------------|
| 1111       | 1111   | 1111       | +V <sub>REF</sub> ( 2047 )                             |
| 1000       | 0000   | 0001       | +V <sub>REF</sub> ( 1/2048 )                           |
| 1000       | 0000   | 0000       | OV                                                     |
| 0111       | 1111   | 1111       | -V <sub>REF</sub> ( 1/2048 )                           |
| 0000       | 0000   | 0001       | -V <sub>REF</sub> ( 2047 )                             |
| 0000       | 0000   | 0000       | $-V_{REF} \left( \frac{2048}{2048} \right) = -V_{REF}$ |

**Note:** 1 LSB =  $(V_{REF}) \left( \frac{1}{4096} \right)$ 

# **Bipolar Output**

Figure 11 shows the MAX5500/MAX5501 configured for bipolar operation.

$$V_{OUT} = V_{REF} [(2NB/4096) - 1]$$

where NB is the numeric value of the DAC's binary input code. Table 3 shows digital codes (offset binary) and corresponding output voltages for the circuit of Figure 11.



Figure 9. Unipolar Output Circuit



Figure 10. Unipolar Rail-to-Rail Output Circuit

# **Digitally Programmable Current Source**

The circuit of Figure 12 places an npn transistor (2N3904 or similar) within the op-amp feedback loop to implement a digitally programmable, unidirectional current source. This circuit drives 4mA to 20mA current loops, which are commonly used in industrial-control applications. The output current is calculated with the following equation:

$$I_{OUT} = (V_{REF}/R) \times (NB/4096)$$

where NB is the numeric value of the DAC's binary input code and R is the sense resistor shown in Figure 12.

# **Power-Supply Considerations**

On power-up, all input and DAC registers are cleared (set to zero code) and  $D_{OUT}$  is in mode 0 (serial data is shifted out of DOUT on the clock's falling edge).

Figure 11. Bipolar Output Circuit

For rated MAX5500/MAX5501 performance, limit VREFAB/ VREFCD to 1.4V below VDD. Bypass VDD with a 4.7 $\mu$ F capacitor in parallel with a 0.1 $\mu$ F capacitor to AGND. Use short lead lengths and place the bypass capacitors as close as possible to the supply inputs.

# **Grounding and Layout Considerations**

Digital or AC transient signals between AGND and DGND create noise at the analog outputs. Connect AGND and DGND together at the DAC, and then connect this point to the highest-quality ground available. Good PCB ground layout minimizes crosstalk between DAC outputs, reference inputs, and digital inputs. Reduce crosstalk by keeping analog lines away from digital lines. Do not use wire-wrapped boards.

# **Chip Information**

PROCESS: BiCMOS



Figure 12. Digitally Progammable Current Source

# **Pin Configuration**



# **Package Information**

For the latest package outline information and land patterns, go to **www.maxim-ic.com/packages**.

| PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO.   |
|--------------|--------------|----------------|
| 20 SSOP      | A20-2        | <u>21-0056</u> |

# **Revision History**

| /ISION<br>MBER | REVISION DATE | DESCRIPTION                                                                                                                           | PAGES<br>CHANGED |
|----------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 0              | 11/08         | Initial release                                                                                                                       |                  |
| 1              | 4/119         | Removed future product asterisk from MAX5501 in <i>Ordering Information</i> table and updated <i>Electrical Characteristics</i> table | 1–4              |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Digital to Analog Converters - DAC category:

Click to view products by Maxim manufacturer:

Other Similar products are found below:

5962-8876601LA PM7545FPCZ AD5311BRMZ-REEL7 AD664AJ AD7534JPZ TCC-103A-RT 057536E 5962-89657023A 702423BB

TCC-202A-RT AD664BE TCC-303A-RT TCC-206A-RT AD5770RBCBZ-RL7 DAC8229FSZ-REEL AD5673RBCPZ-2 MCP48FVB24
20E/ST MCP48FVB28-E/MQ MCP48FEB18-20E/ST MCP48FEB18-E/MQ MCP48FEB24-E/MQ MCP48FEB28T-20E/ST

MCP47FVB04T-E/MQ MCP48FEB28T-E/MQ MCP48FVB28T-20E/ST MCP47FVB28T-20E/ST MCP47FEB24T-E/MQ MCP48FVB18T
20E/ST MCP47FEB14T-E/MQ MCP47FEB08T-E/MQ MCP48FVB08T-20E/ST MCP47FEB04T-E/MQ MCP47FVB04T-20E/ST

AD7524JRZ-REEL LTC1664CGN LTC1664IGN LTC7545ACSW MCP47DA1T-A1E/OT MCP4921-E/MC UC3910D DAC39J84IAAV

DAC8218SPAG DAC8562TDGSR MAX545BCPD+ DAC7641YB/250 DAC7611PB DAC0800LCM TLV5638CDR TLC5615IDR

DAC900TPWRQ1