

### **General Description**

The MAX9317/MAX9317A/MAX9317B/MAX9317C lowskew, dual 1-to-5 differential drivers are designed for clock and data distribution. The differential input is reproduced at five LVDS outputs with a low output-tooutput skew of 5ps.

The MAX9317/MAX9317A are designed for low-voltage operation from a 2.375V to 2.625V power supply for use in 2.5V systems. The MAX9317B/MAX9317C operate from a 3.0V to 3.6V power supply for use in 3.3V systems. The MAX9317A/MAX9317C feature  $50\Omega$  input termination resistors to reduce component count.

The MAX9317 family is available in 32-pin 7mm x 7mm TQFP and space-saving 5mm × 5mm QFN packages and operate across the extended temperature range of -40°C to +85°C. The MAX9317A is pin compatible with ON Semiconductor's MC100EP210S.

### **Applications**

Precision Clock Distribution

Low-Jitter Data Repeaters

Data and Clock Drivers and Buffers

Central-Office Backplane Clock Distribution

**DSLAM Backplanes** 

**Base Stations** 

ATE

Pin Configurations appear at end of data sheet.

#### **Features**

- ♦ Guaranteed 1.0GHz Operating Frequency
- ♦ 145ps (max) Part-to-Part Skew
- ♦ 5ps Output-to-Output Skew
- ♦ 330ps Propagation Delay from CLK\_to Q
- ♦ 2.375V to 2.625V Operation (MAX9317/MAX9317A)
- **♦** 3.0V to 3.6V Operation (MAX9317B/MAX9317C)
- ♦ ESD Protection: ±2kV (Human Body Model)
- ♦ Internal 50Ω Input Termination Resistors (MAX9317A/MAX9317C)

#### **Ordering Information**

| PART         | TEMP RANGE     | PIN-<br>PACKAGE | NOMINAL<br>SUPPLY<br>VOLTAGE<br>(V) |
|--------------|----------------|-----------------|-------------------------------------|
| MAX9317ETJ*  | -40°C to +85°C | 32 Thin QFN     | 2.5                                 |
| MAX9317ECJ   | -40°C to +85°C | 32 TQFP         | 2.5                                 |
| MAX9317AETJ* | -40°C to +85°C | 32 Thin QFN     | 2.5                                 |
| MAX9317AECJ  | -40°C to +85°C | 32 TQFP         | 2.5                                 |
| MAX9317BETJ* | -40°C to +85°C | 32 Thin QFN     | 3.3                                 |
| MAX9317BECJ  | -40°C to +85°C | 32 TQFP         | 3.3                                 |
| MAX9317CETJ* | -40°C to +85°C | 32 Thin QFN     | 3.3                                 |
| MAX9317CECJ  | -40°C to +85°C | 32 TQFP         | 3.3                                 |

<sup>\*</sup>Future product—contact factory for availability.

#### Functional Diagram



NIXIN

Maxim Integrated Products 1

#### **ABSOLUTE MAXIMUM RATINGS**

| Input Pins to GND                                   | 0.3V to +4.1V<br>0.3V to (V <sub>CC</sub> + 0.3V) |
|-----------------------------------------------------|---------------------------------------------------|
|                                                     | V <sub>CC</sub> or 3.0V, whichever is less        |
|                                                     | 28mA                                              |
| 9 1                                                 | 50mA                                              |
| Continuous Power Dissipation 32-Pin, 7mm x 7mm TQFP | $(T_A = +70^{\circ}C)$                            |
| (derate 20.7mW/°C above + 32-Pin 5mm × 5mm QFN      | 70°C)1.65W                                        |
|                                                     | 70°C)1.7W                                         |

| Junction-to-Ambient Thermal Resistance in Still Air 32-Pin, 7mm x 7mm TQFP |            |
|----------------------------------------------------------------------------|------------|
| 32-Pin, 5mm × 5mm QFN<br>Junction-to-Case Thermal Resistance               | +4/ "0/\\  |
| 32-Pin, 7mm × 7mm TQFP                                                     | +12°C/W    |
| 32-Pin, 5mm × 5mm QFN                                                      | +2°C/W     |
| Operating Temperature Range40°                                             | C to +85°C |
| Junction Temperature                                                       |            |
| Storage Temperature Range65°C                                              | to +150°C  |
| ESD Protection                                                             |            |
| Human Body Model (CLK_, CLK_, Q_, Q_, V <sub>T_</sub> )                    |            |
| Soldering Temperature (10s)                                                | +300°C     |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### DC ELECTRICAL CHARACTERISTICS

 $(V_{CC}=2.375 V~to~2.625 V~(MAX9317/MAX9317A),~V_{CC}=3.0 V~to~3.6 V~(MAX9317B/MAX9317C),~all~outputs~loaded~100 \Omega~\pm 1\% ~between~Q_~and~\overline{Q}_,~unless~otherwise~noted.~Typical~values~are~at~V_{CC}=2.5 V~(MAX9317/MAX9317A),~V_{CC}=3.3 V~(MAX9317B/MAX9317C),~V_{IHD}=V_{CC}-1.0 V,~V_{ILD}=V_{CC}-1.5 V,~unless~otherwise~noted.)~(Notes~1,~2,~and~3)$ 

| PARAMETER                          | SYMBOL           | CONDITIONS            |                                                |     | -40°C |                           | +25°C |     |                           | +85°C |     |                           | UNITS |
|------------------------------------|------------------|-----------------------|------------------------------------------------|-----|-------|---------------------------|-------|-----|---------------------------|-------|-----|---------------------------|-------|
| PARAMETER                          | STINIBUL         | CON                   | IDITIONS                                       | MIN | TYP   | MAX                       | MIN   | TYP | MAX                       | MIN   | TYP | MAX                       | UNITS |
| INPUTS (CLK_, CL                   |                  |                       |                                                |     |       |                           |       |     |                           |       |     |                           |       |
| Differential Input<br>High Voltage | V <sub>IHD</sub> | Figure 1              | Figure 1                                       |     |       | Vcc                       | 1.2   |     | Vcc                       | 1.2   |     | Vcc                       | V     |
| Differential Input<br>Low Voltage  | VILD             | Figure 1              | Figure 1                                       |     |       | V <sub>C</sub> C<br>- 0.1 | 0     |     | V <sub>C</sub> C<br>- 0.1 | 0     |     | V <sub>C</sub> C<br>- 0.1 | V     |
| Differential Input                 | V <sub>ID</sub>  | V <sub>IHD</sub> -    | MAX9317/<br>MAX9317A                           | 0.1 |       | Vcc                       | 0.1   |     | Vcc                       | 0.1   |     | Vcc                       | V     |
| Voltage                            |                  | VILD                  | MAX9317B/<br>MAX9317C                          | 0.1 |       | 3.0                       | 0.1   |     | 3.0                       | 0.1   |     | 3.0                       |       |
| Input Current                      | lıH, lıL         | V <sub>IHD</sub> or V | CLK_, or CLK_ = VIHD or VILD, MAX9317/MAX9317B |     |       | +60                       | -60   |     | +60                       | -60   |     | +60                       | μΑ    |
| Input Termination<br>Resistance    | R <sub>IN</sub>  | MAX9317<br>Figure 2   | 7A/MAX9317C,<br>(Note 4)                       | 43  | 50    | 57                        | 43    | 50  | 57                        | 43    | 50  | 57                        | Ω     |
| OUTPUTS (Q_, $\overline{Q}$ _)     |                  |                       |                                                |     |       |                           |       |     |                           |       |     |                           |       |
| Output High<br>Voltage             | VoH              | Figure 1              |                                                |     |       | 1.6                       |       |     | 1.6                       |       |     | 1.6                       | ٧     |
| Output Low<br>Voltage              | V <sub>OL</sub>  | Figure 1              |                                                | 0.9 |       |                           | 0.9   | -   |                           | 0.9   |     | -                         | V     |

#### DC ELECTRICAL CHARACTERISTICS (continued)

 $(V_{CC}=2.375V~to~2.625V~(MAX9317/MAX9317A),~V_{CC}=3.0V~to~3.6V~(MAX9317B/MAX9317C),~all~outputs~loaded~100\Omega~\pm1\%~between~Q_~and~\overline{Q}_,~unless~otherwise~noted.~Typical~values~are~at~V_{CC}=2.5V~(MAX9317/MAX9317A),~V_{CC}=3.3V~(MAX9317B/MAX9317C),~V_{IHD}=V_{CC}-1.0V,~V_{ILD}=V_{CC}-1.5V,~unless~otherwise~noted.)~(Notes~1,~2,~and~3)$ 

|                                                               |                  |                         |       |       |       | ,     | •     |       |       |      |       |       |
|---------------------------------------------------------------|------------------|-------------------------|-------|-------|-------|-------|-------|-------|-------|------|-------|-------|
| PARAMETER                                                     | SYMBOL           | CONDITIONS              |       | -40°C |       |       | +25°C |       | +85°C |      |       | UNITS |
| PANAMETER                                                     | STWIBUL          | CONDITIONS              | MIN   | TYP   | MAX   | MIN   | TYP   | MAX   | MIN   | TYP  | MAX   | UNITS |
| Differential<br>Output Voltage                                | V <sub>OD</sub>  | Figure 1                | 250   | 350   | 450   | 250   | 350   | 450   | 250   | 350  | 450   | mV    |
| Change in V <sub>OD</sub> Between Complementary Output States | ΔV <sub>OD</sub> |                         |       | 7     | 50    |       | 6     | 50    |       | 6    | 50    | mV    |
| Output Offset<br>Voltage                                      | Vos              |                         | 1.125 | 1.25  | 1.375 | 1.125 | 1.25  | 1.375 | 1.125 | 1.25 | 1.375 | V     |
| Change in V <sub>OS</sub> Between Complementary Output States | ΔV <sub>OS</sub> |                         |       |       | 25    |       |       | 25    |       |      | 25    | mV    |
| Outrout Chart                                                 |                  | Q_ shorted to Q_        |       |       | 12    |       |       | 12    |       |      | 12    |       |
| Output Short-<br>Circuit Current                              | losc             | Q_ or Q_ shorted to GND |       |       | 28    |       |       | 28    |       |      | 28    | mA    |
| POWER SUPPLY                                                  |                  |                         |       |       |       |       |       |       |       |      |       |       |
| Power-Supply                                                  | loo              | MAX9317/9317A           |       | 69    | 107   |       | 75    | 107   |       | 80   | 107   | mA    |
| Current (Note 5)                                              | Icc              | MAX9317B/9317C          |       | 75    | 107   |       | 81    | 107   |       | 86   | 107   | IIIA  |

#### **AC ELECTRICAL CHARACTERISTICS**

 $(V_{CC}=2.375 V\ to\ 2.625 V\ (MAX9317/MAX9317A)\ or\ V_{CC}=3.0 V\ to\ 3.6 V\ (MAX9317B/MAX9317C),$  all outputs loaded with  $100\Omega\ \pm1\%$ , between Q\_ and  $\overline{Q}$ ,  $f_{IN}\leq 1.0 GHz$ , input transition time = 125ps (20% to 80%),  $V_{IHD}=V_{ILD}=0.15 V\ to\ V_{CC}$ , unless otherwise noted. Typical values are at  $V_{CC}=2.5 V\ (MAX9317/MAX9317A)$ ,  $V_{CC}=3.3 V\ (MAX9317B/MAX9317C)$ ,  $f_{IN}=1.0 GHz$ ,  $V_{IHD}=V_{CC}-1.5 V$ , unless otherwise noted.) (Notes 1 and 4)

| PARAMETER                              | SYMBOL           | CONDITIONS                                                |     | -40°C |     |     | +25°C |     | +85°C |     |     | UNITS   |
|----------------------------------------|------------------|-----------------------------------------------------------|-----|-------|-----|-----|-------|-----|-------|-----|-----|---------|
| PARAMETER                              | STIVIBUL         | COMPITIONS                                                | MIN | TYP   | MAX | MIN | TYP   | MAX | MIN   | TYP | MAX | UNITS   |
| Propagation Delay CLK_, CLK_ to Q_, Q_ | tphl<br>tplh     | Figure 1                                                  | 250 | 310   | 600 | 250 | 330   | 600 | 250   | 335 | 600 | ps      |
| Output-to-Output<br>Skew               | tskew1           | (Note 6)                                                  |     | 9     | 55  |     | 5     | 45  |       | 4   | 25  | ps      |
| Part-to-Part Skew                      | tskew2           | (Note 7)                                                  |     |       | 145 |     |       | 145 |       |     | 145 | ps      |
| Added Random<br>Jitter                 | t <sub>RJ</sub>  | f <sub>IN</sub> = 1.0GHz, clock<br>pattern (Note 8)       |     | 0.8   | 2.0 |     | 0.8   | 2.0 |       | 0.8 | 2.0 | ps(RMS) |
| Added<br>Deterministic Jitter          | tDJ              | $f_{IN} = 1.0GHz$ , $2^{23} - 1$<br>PRBS pattern (Note 8) |     | 80    | 105 |     | 80    | 105 |       | 80  | 105 | ps(P-P) |
| Operating<br>Frequency                 | f <sub>MAX</sub> | V <sub>OD</sub> ≥ 250mV                                   | 1.0 |       |     | 1.0 |       |     | 1.0   |     |     | GHz     |

#### AC ELECTRICAL CHARACTERISTICS (continued)

 $(V_{CC} = 2.375 V \ to \ 2.625 V \ (MAX9317/MAX9317A) \ or \ V_{CC} = 3.0 V \ to \ 3.6 V \ (MAX9317B/MAX9317C), \ all \ outputs \ loaded \ with \ 100\Omega \ \pm 1\%, \ between \ Q_ \ and \ \overline{Q}_-, \ f_{|N} \le 1.0 GHz, \ input \ transition \ time = 125ps \ (20\% \ to \ 80\%), \ V_{|HD} - V_{|LD} = 0.15 V \ to \ V_{CC}, \ unless \ otherwise \ noted. \ Typical \ values \ are \ at \ V_{CC} = 2.5 V \ (MAX9317/MAX9317A), \ V_{CC} = 3.3 V \ (MAX9317B/MAX9317C), \ f_{|N} = 1.0 GHz, \ V_{|HD} = V_{CC} - 1.0 V, \ V_{|LD} = V_{CC} - 1.5 V, \ unless \ otherwise \ noted.) \ (Notes 1 \ and 4)$ 

| PARAMETER                                | SYMBOL                         | CONDITIONS           |     | -40°C |     |     | +25°C |     |     | +85°C |     |       |
|------------------------------------------|--------------------------------|----------------------|-----|-------|-----|-----|-------|-----|-----|-------|-----|-------|
|                                          |                                |                      | MIN | TYP   | MAX | MIN | TYP   | MAX | MIN | TYP   | MAX | UNITS |
| Differential<br>Output Rise/Fall<br>Time | t <sub>R</sub> /t <sub>F</sub> | 20% to 80%, Figure 1 | 140 | 200   | 300 | 140 | 205   | 300 | 140 | 205   | 300 | ps    |

- Note 1: Measurements are made with the device in thermal equilibrium.
- Note 2: Current into a pin is defined as positive. Current out of a pin is defined as negative.
- Note 3: DC parameters are production tested at +25°C. DC limits are guaranteed by design and characterization over the full operating temperature range.
- Note 4: Guaranteed by design and characterization, and are not production tested. Limits are set to ±6 sigma.
- Note 5: All outputs loaded with 100Ω differential, all inputs biased differential high or low except V<sub>T</sub>.
- Note 6: Measured between outputs of the same device at the signal crossing points for a same-edge transition.
- Note 7: Measured between outputs on different devices for identical transitions and V<sub>CC</sub> levels.
- Note 8: Device jitter added to the input signal.

310

-40

TEMPERATURE (°C)

### Typical Operating Characteristics

2.1

1.8

HIGH VOLTAGE OF DIFFERENTIAL INPUT (V)

(MAX9317,  $V_{CC}$  = 2.5V, all outputs loaded with 100 $\Omega$  ±1%, between Q\_ and  $\overline{Q}$ ,  $f_{IN}$  = 1.0GHz, input transition time = 125ps (20% to 80%),  $V_{IHD}$  =  $V_{CC}$  - 1.0V,  $V_{ILD}$  =  $V_{CC}$  - 1.5V, unless otherwise noted.)



322.0

85

### **Pin Description**

|                  | NA                  | ME                   |                                                                                                                                                                                                                                                               |
|------------------|---------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN              | MAX9317<br>MAX9317B | MAX9317A<br>MAX9317C | FUNCTION                                                                                                                                                                                                                                                      |
| 1, 8             | GND                 | GND                  | Ground                                                                                                                                                                                                                                                        |
|                  | N.C.                | _                    | No Connection. Connect this pin to ground or leave floating.                                                                                                                                                                                                  |
| 2                | _                   | V <sub>TA</sub>      | CLKA Input Termination Voltage. This pin is connected to CLKA and $\overline{\text{CLKA}}$ through 50 $\Omega$ termination resistors. Connect this pin to V <sub>CC</sub> - 2V for an LVPECL input signal on CLKA or leave floating for an LVDS input signal. |
| 3                | CLKA                | CLKA                 | Noninverting Differential Clock Input A                                                                                                                                                                                                                       |
| 4                | CLKA                | CLKA                 | Inverting Differential Clock Input A                                                                                                                                                                                                                          |
|                  | N.C.                | _                    | No Connection. Connect this pin to ground or leave floating.                                                                                                                                                                                                  |
| 5                | _                   | V <sub>TB</sub>      | CLKB Input Termination Voltage. This pin is connected to CLKB and $\overline{\text{CLKB}}$ through 50 $\Omega$ termination resistors. Connect this pin to V <sub>CC</sub> - 2V for an LVPECL input signal on CLKB or leave floating for an LVDS input signal. |
| 6                | CLKB                | CLKB                 | Noninverting Differential Clock Input B                                                                                                                                                                                                                       |
| 7                | CLKB                | CLKB                 | Inverting Differential Clock Input B                                                                                                                                                                                                                          |
| 9, 16,<br>25, 32 | V <sub>CC</sub>     | V <sub>CC</sub>      | Positive Supply Voltage. Bypass each V <sub>CC</sub> pin to ground with 0.1µF and 0.01µF ceramic capacitors. Place the capacitors as close to the device as possible with the 0.01µF capacitor closest to the device.                                         |
| 10               | QB4                 | QB4                  | CLKB Inverting Differential Output 4. Terminate with $100\Omega$ to QB4.                                                                                                                                                                                      |
| 11               | QB4                 | QB4                  | CLKB Noninverting Differential Output 4. Terminate with 100Ω to QB4.                                                                                                                                                                                          |
| 12               | QB3                 | QB3                  | CLKB Inverting Differential Output 3. Terminate with $100\Omega$ to QB3.                                                                                                                                                                                      |
| 13               | QB3                 | QB3                  | CLKB Noninverting Differential Output 3. Terminate with 100Ω to QB3.                                                                                                                                                                                          |
| 14               | QB2                 | QB2                  | CLKB Inverting Differential Output 2. Terminate with $100\Omega$ to QB2.                                                                                                                                                                                      |
| 15               | QB2                 | QB2                  | CLKB Noninverting Differential Output 2. Terminate with $100\Omega$ to $\overline{\text{QB2}}$ .                                                                                                                                                              |
| 17               | QB1                 | QB1                  | CLKB Inverting Differential Output 1. Terminate with $100\Omega$ to QB1.                                                                                                                                                                                      |
| 18               | QB1                 | QB1                  | CLKB Noninverting Differential Output 1. Terminate with 100Ω to QB1.                                                                                                                                                                                          |
| 19               | QB0                 | QB0                  | CLKB Inverting Differential Output 0. Terminate with $100\Omega$ to QB0.                                                                                                                                                                                      |
| 20               | QB0                 | QB0                  | CLKB Noninverting Differential Output 0. Terminate with $100\Omega$ to $\overline{\text{QB0}}$ .                                                                                                                                                              |
| 21               | QA4                 | QA4                  | CLKA Inverting Differential Output 4. Terminate with 100Ω to QA4.                                                                                                                                                                                             |
| 22               | QA4                 | QA4                  | CLKA Noninverting Differential Output 4. Terminate with $100\Omega$ to $\overline{QA4}$ .                                                                                                                                                                     |
| 23               | QA3                 | QA3                  | CLKA Inverting Differential Output 3. Terminate with $100\Omega$ to QA3.                                                                                                                                                                                      |
| 24               | QA3                 | QA3                  | CLKA Noninverting Differential Output 3. Terminate with 100Ω to QA3.                                                                                                                                                                                          |
| 26               | QA2                 | QA2                  | CLKA Inverting Differential Output 2. Terminate with $100\Omega$ to QA2.                                                                                                                                                                                      |
| 27               | QA2                 | QA2                  | CLKA Noninverting Differential Output 2. Terminate with 100Ω to QA2.                                                                                                                                                                                          |
| 28               | QA1                 | QA1                  | CLKA Inverting Differential Output 1. Terminate with $100\Omega$ to QA1.                                                                                                                                                                                      |
| 29               | QA1                 | QA1                  | CLKA Noninverting Differential Output 1. Terminate with 100Ω to QA1.                                                                                                                                                                                          |
| 30               | QA0                 | QA0                  | CLKA Inverting Differential Output 0. Terminate with $100\Omega$ to QA0.                                                                                                                                                                                      |
| 31               | QA0                 | QA0                  | CLKA Noninverting Differential Output 0. Terminate with $100\Omega$ to $\overline{QA0}$ .                                                                                                                                                                     |
| _                | EP                  | EP                   | Exposed Pad. QFN package only. Internally connected to ground.                                                                                                                                                                                                |



Figure 1. MAX9317 Timing Diagram

### **Detailed Description**

The MAX9317 family of low-skew, 1-to-5 dual differential drivers are designed for clock or data distribution. Two independent 1-to-5 splitters accept a differential input signal and reproduce it on five separate differential LVDS outputs. The output drivers are guaranteed to operate at frequencies up to 1.0GHz with the LVDS output levels conforming to the EIA/TIA-644 standard.

The MAX9317/MAX9317A operate from a 2.375V to 2.625V power supply for use in 2.5V systems. The MAX9317B/MAX9317C operate from a 3.0V to 3.6V supply for 3.3V systems.

#### Differential LVPECL and LVDS Input

The MAX9317 family has two input differential pairs: CLKA and CLKA, and CLKB and CLKB. Each differential input pair can be configured or terminated independently. The inputs are designed to be driven by either LVPECL or LVDS signals with a maximum differential voltage of VCC or 3.0V, whichever is less.

The MAX9317A/MAX9317C reduce external component count by having the input  $50\Omega$  termination resistors on chip. Configure the MAX9317A/MAX9317C to receive LVPECL signals by connecting V<sub>T</sub> to V<sub>CC</sub> - 2V (Figure 2(a)). Leaving the V<sub>T</sub> input floating configures the



Figure 2. MAX9317A/MAX9317C Input Terminations

respective input with a differential  $100\Omega$  termination to receive LVDS signals (Figure 2(b)).

The MAX9317/MAX9317B accept LVPECL if the inputs are externally terminated with  $50\Omega$  resistors from CLKA and  $\overline{\text{CLKA}}$  or CLKB and  $\overline{\text{CLKB}}$  to VCC - 2V. Alternatively, if the inputs are differentially terminated with  $100\Omega,$  they accept an LVDS input signal.

The LVDS input signal must adhere to the specifications given in the *Electrical Characteristics* table. Note that the signal must be at least 1.2V to be a valid logic HIGH.

### Applications Information

#### **Output Termination**

Terminate the outputs with  $100\Omega$  across each differential pair (Q\_ to  $\overline{Q}$ ). Ensure that output currents do not exceed the current limits as specified in the *Absolute Maximum Ratings* table. Under all operating conditions, observe the device's total thermal limits.

#### **Power-Supply Bypassing**

Bypass each V<sub>CC</sub> pin to ground with high-frequency surface-mount ceramic  $0.1\mu F$  and  $0.01\mu F$  capacitors in parallel and as close to the device as possible, with the  $0.01\mu F$  capacitor closest to the device. Use multiple parallel vias to minimize parasitic inductance and reduce power-supply bounce with high-current transients.

#### **Circuit Board Traces**

Circuit board trace layout is very important to maintain the signal integrity of high-speed differential signals. Use  $50\Omega$  traces for CLK\_,  $\overline{\text{CLK}}_-$ , Q\_, and  $\overline{\text{Q}}_-$ . Maintaining integrity is accomplished in part by reducing signal reflections and skew, and increasing common-mode noise immunity by keeping the differential traces close together.

Signal reflections are caused by discontinuities in the  $50\Omega$  characteristic impedance of the traces. Avoid discontinuities by maintaining the distance between differential traces, and not using sharp corners or vias. Maintaining distance between the traces also increases common-mode noise immunity. Reducing signal skew is accomplished by matching the electrical length of the differential traces.

Chip Information

TRANSISTOR COUNT: 1119

PROCESS: Bipolar

### Pin Configurations



NIXIN

### Package Information

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/packages**.)



### Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/packages**.)

|        | COMMON DIMENSIONS |          |      |           |         |      |        |           |      |           |           |      |  |  |
|--------|-------------------|----------|------|-----------|---------|------|--------|-----------|------|-----------|-----------|------|--|--|
| PKG.   | PKG. 16L 5x5      |          |      |           | 20L 5x5 |      |        | 28L 5x5   |      | 32L 5x5   |           |      |  |  |
| SYMBOL | MIN.              | NOM.     | MAX. | MIN.      | NOM.    | MAX. | MIN.   | NOM.      | MAX. | MIN.      | NOM.      | MAX. |  |  |
| Α      | 0.70              | 0.75     | 0.80 | 0.70      | 0.75    | 0.80 | 0.70   | 0.75      | 0.80 | 0.70      | 0.75      | 0.80 |  |  |
| A1     | 0                 | 0.02     | 0.05 | 0         | 0.02    | 0.05 | 0      | 0.02      | 0.05 | 0         | 0.02      | 0.05 |  |  |
| A3     | (                 | 0.20 REF |      | 0.20 REF. |         |      | -      | 0.20 REF. |      |           | 0.20 REF. |      |  |  |
| b      | 0.25              | 0.30     | 0.35 | 0.25      | 0.30    | 0.35 | 0.20   | 0.25      | 0.30 | 0.20      | 0.25      | 0.30 |  |  |
| D      | 4.90              | 5.00     | 5.10 | 4.90      | 5.00    | 5.10 | 4.90   | 5.00      | 5.10 | 4.90      | 5.00      | 5.10 |  |  |
| E      | 4.90              | 5.00     | 5.10 | 4.90      | 5.00    | 5.10 | 4.90   | 5.00      | 5.10 | 4.90      | 5.00      | 5.10 |  |  |
| е      |                   | 0.80 BS  | C.   |           | 0.65 BS | C.   |        | 0.50 BS   | C.   | 0.50 BSC. |           |      |  |  |
| k      | 0.25              | -        | -    | 0.25      | -       | -    | 0.25   |           | -    | 0.25      |           | -    |  |  |
| L      | 0.45              | 0.55     | 0.65 | 0.45      | 0.55    | 0.65 | 0.45   | 0.55      | 0.65 | 0.30      | 0.40      | 0.50 |  |  |
| N      |                   | 16       |      | 20        |         |      |        | 28        |      | 32        |           |      |  |  |
| ND     |                   | 4        |      | 5         |         |      | 7      |           |      | 8         |           |      |  |  |
| NE     |                   | 4        |      | 5         |         |      | 7      |           |      | 8         |           |      |  |  |
| JEDEC  |                   | WHHB     |      | WHHC      |         |      | WHHD-1 |           |      | WHHD-2    |           |      |  |  |

| EXPOSED PAD VARIATIONS |      |      |      |      |      |      |  |  |  |  |  |  |
|------------------------|------|------|------|------|------|------|--|--|--|--|--|--|
| PKG.                   |      | D2   |      | E2   |      |      |  |  |  |  |  |  |
| CODES                  | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. |  |  |  |  |  |  |
| T1655-1                | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 |  |  |  |  |  |  |
| T2055-2                | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 |  |  |  |  |  |  |
| T2855-1                | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 |  |  |  |  |  |  |
| T2855-2                | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 |  |  |  |  |  |  |
| T3255-2                | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 |  |  |  |  |  |  |

#### NOTES

- 1. DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994
- 2. ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES.
- 3. N IS THE TOTAL NUMBER OF TERMINALS.
- THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JESD 95-1 SPP-012. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE.
- ⚠ DIMENSION 6 APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25 mm AND 0.30 mm FROM TERMINAL TIP.
- M ND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY.
- 7. DEPOPULATION IS POSSIBLE IN A SYMMETRICAL FASHION.
- ▲ COPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS.
- 9. DRAWING CONFORMS TO JEDEC MO220.
- 10. WARPAGE SHALL NOT EXCEED 0.10 mm.



MIXIM

#### Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/packages**.)



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Clock Buffer category:

Click to view products by Maxim manufacturer:

Other Similar products are found below:

MPC962309EJ-1H NB4N121KMNG IDT49FCT805ASO MK2308S-1HILF PL133-27GI-R NB3L02FCT2G NB3L03FCT2G
ZL40200LDG1 ZL40205LDG1 9FG1200DF-1LF 9FG1001BGLF PI49FCT20802QE NB7L1008MNG NB7L14MN1G PI49FCT20807QE
PI6C4931502-04LIEX ZL80002QAB1 PI6C4931504-04LIEX PI6C10806BLEX ZL40226LDG1 8T73S208B-01NLGI SY75578LMG
PI49FCT32805QEX PL133-27GC-R CDCV304PWG4 MC10LVEP11DG MC10EP11DTG MC100LVEP11DG MC100E111FNG
MC100EP11DTG NB7L14MMNG NB6L11MMNG NB6L14MMNR2G NB6L611MNG NB3N111KMNR4G ADCLK944BCPZ-R7
ZL40217LDG1 NB7LQ572MNG HMC940LC4BTR ADCLK946BCPZ-REEL7 ADCLK946BCPZ ADCLK905BCPZ-R2
ADCLK905BCPZ-R7 ADCLK907BCPZ-R2 ADCLK907BCPZ-WP ADCLK914BCPZ-R2 ADCLK914BCPZ-R7 ADCLK925BCPZ-R2
ADCLK925BCPZ-R7 ADCLK925BCPZ-WP