

### **General Description**

The MAX9381 differential data, differential clock D flipflop is pin compatible with the ON Semiconductor MC100EP52, with the added benefit of a wider supplyvoltage range from 2.25V to 5.5V and 25% lower supply current. Data enters the master part of the flip-flop when the clock is low and is transferred to the outputs upon a positive transition of the clock. Interchanging the clock inputs allows the part to be used as a negative edge-triggered device. The MAX9381 utilizes input clamping circuits that ensure the stability of the outputs when the inputs are left open or at VEE.

The MAX9381 is offered in an 8-pin SO package and the smaller 8-pin µMAX package.

# **Applications**

Precision Clock and Data Distribution

Central Office

**DSLAM** 

DLC

**Base Station** 

**ATE** 

#### **Features**

- **♦ 3.0GHz Guaranteed Operating Clock Frequency**
- ♦ 0.2psRMS Added Random Jitter
- ♦ 328ps Typical Propagation Delay
- ♦ PECL Operation from V<sub>CC</sub> = 2.25V to 5.5V with VEE = 0V
- ♦ ECL Operation from VEE = -2.25V to -5.5V with Vcc = 0V
- ♦ Input Safety Clamps Ensure Output Stability when Inputs are Open or at VEE
- ♦ ±2kV ESD Protection (Human Body Model)

### **Ordering Information**

| PART        | TEMP RANGE     | PIN-PACKAGE |
|-------------|----------------|-------------|
| MAX9381ESA  | -40°C to +85°C | 8 SO        |
| MAX9381EUA* | -40°C to +85°C | 8 µMAX      |

<sup>\*</sup>Future product—contact factory for availability.

### **Functional Diagram**

# NIXINI MAX9381 -Vcc Q CLK -- V<sub>FF</sub>

# Pin Configuration



#### MIXIM

### **ABSOLUTE MAXIMUM RATINGS**

| VCC - VEE0.3V to +6.0V Input Voltage (D, D, CLK, CLK)(VEE - 0.3V) to (VCC + 0.3V) Differential Input Voltage |
|--------------------------------------------------------------------------------------------------------------|
| Output Current (Q, Q) Continuous                                                                             |
| Junction-to-Ambient Thermal Resistance in Still Air<br>8-Pin µMAX+221°C/W                                    |
| 8-Pin SO+170°C/W<br>Maximum Continuous Power Dissipation                                                     |
| 8-Pin μMAX (derate 4.5mW/°C above +70°C)362mW<br>8-Pin SO (derate 5.9mW/°C above +70°C)471mW                 |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### DC ELECTRICAL CHARACTERISTICS

 $(V_{CC} - V_{EE} = 2.25 V \text{ to } 5.5 V \text{ (T}_{A} = +25 ^{\circ}\text{C to } +85 ^{\circ}\text{C)}, V_{CC} - V_{EE} = 2.375 V \text{ to } 5.5 V \text{ (T}_{A} = -40 ^{\circ}\text{C to } +25 ^{\circ}\text{C)}, \text{ outputs terminated with } 50\Omega \pm 1\% \text{ to } V_{CC} - 2.0 V, \text{ unless otherwise noted.}$  Typical values are at  $V_{CC} - V_{EE} = 3.3 V, V_{IHD} = V_{CC} - 1.0 V, V_{ILD} = V_{CC} - 1.5 V, \text{ unless otherwise noted.})$  (Notes 1, 2, and 3)

| DADAMETED                          | SYMBOL                            | CONDITIONS                                                  |                                             | -40°C                   |     |                            | +25°C                   |     |                            | +85°C                   |     |                            | UNITS |
|------------------------------------|-----------------------------------|-------------------------------------------------------------|---------------------------------------------|-------------------------|-----|----------------------------|-------------------------|-----|----------------------------|-------------------------|-----|----------------------------|-------|
| PARAMETER SYMBOL                   |                                   | CONDITIONS                                                  |                                             | MIN                     | TYP | MAX                        | MIN                     | TYP | MAX                        | MIN                     | TYP | MAX                        | UNITS |
| INPUTS (D, $\overline{D}$ , CL     | K, CLK)                           |                                                             |                                             |                         |     |                            |                         |     |                            |                         |     |                            |       |
| Differential Input<br>High Voltage | VIHD                              | Figure 1                                                    |                                             | V <sub>EE</sub> + 1.2   |     | V <sub>C</sub> C           | V <sub>EE</sub> + 1.2   |     | V <sub>C</sub> C           | V <sub>EE</sub> + 1.2   |     | V <sub>C</sub> C           | V     |
| Differential Input<br>Low Voltage  | VILD                              | Figure 1                                                    |                                             | VEE                     |     | V <sub>CC</sub> - 0.15     | VEE                     |     | V <sub>CC</sub> - 0.15     | VEE                     |     | V <sub>CC</sub> - 0.15     | V     |
| Differential Input<br>Voltage      | V <sub>ID</sub>                   | Figure 1                                                    | V <sub>CC</sub> - V <sub>EE</sub> < 3.0V    | 0.15                    |     | V <sub>CC</sub> -          | 0.15                    |     | V <sub>CC</sub> -          | 0.15                    |     | V <sub>CC</sub> -          | - V   |
|                                    |                                   |                                                             | V <sub>CC</sub> - V <sub>EE</sub><br>≥ 3.0V | 0.15                    |     | 3.0                        | 0.15                    |     | 3.0                        | 0.15                    |     | 3.0                        |       |
| Single-Ended<br>Input Current      | I <sub>IH</sub> , I <sub>IL</sub> | D, D, CLK, or CLK<br>= V <sub>IHD</sub> or V <sub>ILD</sub> |                                             | -10                     |     | +200                       | -10                     |     | +200                       | -10                     |     | +200                       | μΑ    |
| OUTPUTS $(Q, \overline{Q})$        |                                   |                                                             |                                             |                         |     |                            |                         |     |                            |                         |     |                            |       |
| Output High<br>Voltage             | VoH                               | Figure 1                                                    |                                             | V <sub>CC</sub> - 1.145 |     | V <sub>CC</sub> - 0.895    | V <sub>CC</sub> - 1.145 |     | V <sub>CC</sub> -<br>0.895 | V <sub>CC</sub> - 1.145 |     | V <sub>CC</sub> -<br>0.895 | ٧     |
| Output Low<br>Voltage              | VoL                               | Figure 1                                                    |                                             | V <sub>CC</sub> - 1.945 |     | V <sub>CC</sub> -<br>1.695 | V <sub>CC</sub> - 1.945 |     | V <sub>CC</sub> -<br>1.695 | V <sub>CC</sub> - 1.945 |     | V <sub>CC</sub> -<br>1.695 | ٧     |
| Differential<br>Output Voltage     | V <sub>OD</sub>                   | V <sub>OH</sub> - V <sub>OL</sub> ,<br>Figure 1             |                                             | 550                     |     |                            | 550                     |     |                            | 550                     |     |                            | mV    |
| POWER SUPPLY                       |                                   |                                                             |                                             |                         |     |                            |                         |     |                            |                         |     |                            |       |
| Power-Supply<br>Current (Note 4)   | IEE                               |                                                             |                                             |                         | 17  | 35                         |                         | 20  | 35                         |                         | 22  | 35                         | mA    |

\_\_ /VI/IXI/VI

#### **AC ELECTRICAL CHARACTERISTICS**

 $(V_{CC} - V_{EE} = 2.25 \text{V to } 5.5 \text{V } (T_{A} = +25 ^{\circ}\text{C to } +85 ^{\circ}\text{C}), V_{CC} - V_{EE} = 2.375 \text{V to } 5.5 \text{V } (T_{A} = -40 ^{\circ}\text{C to } +25 ^{\circ}\text{C}), \text{ outputs terminated with } 50\Omega \pm 1\% \text{ to } V_{CC} - 2.0 \text{V}, f_{CLK} \le 3.0 \text{GHz}, \text{ input transition time} = 125 \text{ps} (20\% \text{ to } 80\%), V_{IHD} = V_{EE} + 1.2 \text{V to } V_{CC}, V_{ILD} = V_{EE} \text{ to } V_{CC} - 0.15 \text{V}, V_{IHD} - V_{ILD} = 0.15 \text{V to smaller of } IV_{CC} - V_{EE} \text{ or } 3V, \text{ unless otherwise noted}. \text{ Typical values are at } V_{CC} - V_{EE} = 3.3 \text{V}, V_{IHD} = V_{CC} - 1.5 \text{V}, V_{ILD} = V_{CC} - 1.5 \text{V}, \text{ unless otherwise noted}.) \text{ (Notes } 1, 5)$ 

| PARAMETER                                                                  | SYMBOL                         | CONDITIONS              | -40°C |     |     | +25°C |     |     | +85°C |     |     | UNITS       |
|----------------------------------------------------------------------------|--------------------------------|-------------------------|-------|-----|-----|-------|-----|-----|-------|-----|-----|-------------|
| PARAWEIER STWD                                                             |                                | CONDITIONS              | MIN   | TYP | MAX | MIN   | TYP | MAX | MIN   | TYP | MAX | UNITS       |
| Propagation Delay CLK, $\overline{\text{CLK}}$ to Q, $\overline{\text{Q}}$ | tphl<br>tplh                   | Figure 2                |       |     | 370 |       | 328 | 405 |       |     | 490 | ps          |
| Maximum Clock<br>Frequency                                                 | fCLKMAX                        | V <sub>OD</sub> ≥ 300mV | 3.0   |     |     | 3.0   |     |     | 3.0   |     |     | GHz         |
| Setup Time                                                                 | ts                             | Figure 2                | 100   |     |     | 100   |     |     | 100   |     |     | ps          |
| Hold Time                                                                  | tH                             | Figure 2                | 50    |     |     | 50    |     |     | 50    |     |     | ps          |
| Added Random<br>Jitter (Note 6)                                            | t <sub>RJ</sub>                |                         |       | 0.2 | 0.8 |       | 0.2 | 0.8 |       | 0.2 | 0.8 | ps<br>(RMS) |
| Differential Output<br>Rise/Fall Time                                      | t <sub>R</sub> /t <sub>F</sub> | 20% to 80%,<br>Figure 2 | 70    | 120 | 170 | 80    | 120 | 180 | 90    | 120 | 200 | ps          |

- **Note 1:** Measurements are made with the device in thermal equilibrium.
- Note 2: Current into a pin is defined as positive. Current out of a pin is defined as negative.
- Note 3: DC parameters are production tested at +25°C. DC limits are guaranteed by design and characterization over the full operating temperature range.
- Note 4: All pins floating except V<sub>CC</sub> and V<sub>EE</sub>.
- Note 5: Guaranteed by design and characterization, and are not production tested. Limits are set to ±6 sigma.
- Note 6: Device jitter added to the input clock.

# **Typical Operating Characteristics**

 $(V_{CC} - V_{EE} = 3.3V, outputs loaded with 50\Omega \pm 1\% to V_{CC} - 2V, V_{IH} = V_{CC} - 1V, V_{IL} = V_{CC} - 1.5V, f_{CLK} = 3GHz, f_D = f_{CLK}/2 input transition time = 125ps (20% to 80%), unless otherwise noted.)$ 









## Pin Description

| PIN | NAME | FUNCTION                                                                                                                                                                                                                  |  |  |  |
|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1   | D    | Noninverting D Input to the Flip-Flop. Internally pulled down with a 75k $\Omega$ resistor to V <sub>EE</sub> .                                                                                                           |  |  |  |
| 2   | D    | Inverting D Input to the Flip-Flop. Internally pulled down with a 75k $\Omega$ resistor to V <sub>EE</sub> .                                                                                                              |  |  |  |
| 3   | CLK  | Noninverting Clock Input to the Flip-Flop. Internally pulled down with a 75k $\Omega$ resistor to V <sub>EE</sub> .                                                                                                       |  |  |  |
| 4   | CLK  | Inverting Clock Input to the Flip-Flop. Internally pulled down with a 75k $\Omega$ resistor to V <sub>EE</sub> .                                                                                                          |  |  |  |
| 5   | VEE  | Negative Supply                                                                                                                                                                                                           |  |  |  |
| 6   | Q    | Inverting Q Output from the Flip-Flop. Terminate with a $50\Omega$ resistor to $V_{CC}$ - 2V or equivalent.                                                                                                               |  |  |  |
| 7   | Q    | Noninverting Q Output from the Flip-Flop. Terminate with a $50\Omega$ resistor to $V_{CC}$ - 2V or equivalent.                                                                                                            |  |  |  |
| 8   | Vcc  | Positive Supply. Bypass from V <sub>CC</sub> to V <sub>EE</sub> with 0.1µF and 0.01µF ceramic capacitors. Place the capacitors as close to the device as possible with the smaller value capacitor closest to the device. |  |  |  |

# **Detailed Description**

The MAX9381 D flip-flop transfers the logic level at the D input to the Q output on a rising edge transition of the clock, provided the minimum setup and hold times are met. By interchanging the CLK and CLK inputs, the flip-flop functions as a falling-edge triggered flip-flop.

The input signals (D,  $\overline{D}$  and CLK,  $\overline{\text{CLK}}$ ) are differential and have a maximum differential input voltage of 3.0V or V<sub>CC</sub> - V<sub>EE</sub>, whichever is less. To ensure that the outputs remain stable when the inputs are left open, each of the inputs is driven low by a 75k $\Omega$  bias resistor connected to V<sub>EE</sub>. If the D and  $\overline{D}$  inputs are left open or at V<sub>EE</sub>, the output is guaranteed to be a differential low on the next low-to-high transition of the clock. If the CLK and  $\overline{\text{CLK}}$  inputs are left open or at V<sub>EE</sub>, the outputs remain unchanged (Table 1). Terminate the outputs (Q,  $\overline{\Omega}$ ) through 50 $\Omega$  to V<sub>CC</sub> - 2V or an equivalent Thevenin termination (see the *Output Termination* section).

### **ECL/PECL Operation**

Output levels are referenced to  $V_{CC}$  and are considered PECL or ECL, depending on the level of the  $V_{CC}$ 

Table 1. Truth Table\*

| $D, \overline{D}$ | CLK, CLK                | $Q, \overline{Q}$ |  |  |  |
|-------------------|-------------------------|-------------------|--|--|--|
| L                 | $\uparrow$              | L                 |  |  |  |
| Н                 | <b>↑</b>                | Н                 |  |  |  |
| Open or VEE       | <b>↑</b>                | L                 |  |  |  |
| X                 | Open or V <sub>EE</sub> | No change         |  |  |  |

\*Where logic states are differential, ↑ is a low-to-high transition and X signifies a don't care state.

supply. With VCC connected to a positive supply and VEE connected to GND, the outputs are PECL. The outputs are ECL when VCC is connected to GND and VEE is connected to a negative supply.

# Applications Information

### T Flip-Flop

The MAX9381 can be configured as a T flip-flop by connecting Q to  $\overline{D}$  and  $\overline{Q}$  to D. This configuration provides an output at half the frequency of the clock. The maximum operating frequency is determined by the sum of the setup time, the propagation delay of the



Figure 1. Input and Output Voltage Definitions



Figure 2. CLK-to-Q Propagation Delay and Transition Timing Diagram

device and any added delay by circuit board traces. The minimum supply voltage is 2.375V and is determined by input and output voltage range.

#### **Output Termination**

Terminate the outputs through  $50\Omega$  to VCC - 2V or use equivalent Thevenin terminations. Terminate each Q and  $\overline{Q}$  outputs with identical termination on each for the lowest output distortion. When a single-ended signal is taken from the differential output, terminate both Q and  $\overline{Q}$ .

Ensure that output currents do not exceed the current limits as specified in the *Absolute Maximum Ratings* table. Under all operating conditions, the device's total thermal limits should be observed.

### **Power-Supply Bypassing**

Bypass VCC to VEE with high-frequency surface-mount ceramic 0.1µF and 0.01µF capacitors. Place the capacitors as close to the device as possible with the 0.01µF capacitor closest to the device pins.

Use multiple vias when connecting the bypass capacitors to ground. This reduces trace inductance, which lowers power-supply bounce when drawing high transient currents.

#### **Circuit Board Traces**

Circuit board trace layout is very important to maintain the signal integrity of high-speed differential signals. Maintaining integrity is accomplished in part by reducing signal reflections and skew, and increasing common-mode noise immunity.

Signal reflections are caused by discontinuities in the  $50\Omega$  characteristic impedance of the traces. Avoid discontinuities by maintaining the distance between differential traces, not using sharp corners, or using vias. Maintaining distance between the traces also increases common-mode noise immunity. Reducing signal skew is accomplished by matching the electrical length of the differential traces.

Chip Information

**TRANSISTOR COUNT: 375** 

PROCESS: Bipolar

## **Package Information**

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/packages**.)





Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Flip-Flops category:

Click to view products by Maxim manufacturer:

Other Similar products are found below:

NLV14027BDG NLX1G74MUTCG 703557B 5962-90606022A 5962-9060602FA NLV14013BDR2G M38510/30104BDA

M38510/07106BFA NTE4598B 74LVC74APW-Q100J 74LCX16374MTDX 74LVT74D,118 74VHCT9273FT(BJ) MM74HC374WM

MM74HC74AMX 74LVX74MTCX CD40174BF3A HMC723LC3CTR MM74HCT574MTCX 5962-8681501RA MM74HCT273WM

SN74LVC74APW SN74LVC74AD SN74HC273DWR MC74HC11ADG M74HC175B1R M74HC174RM13TR 74ALVTH16374ZQLR

74ALVTH32374ZKER 74VHCV374FT(BJ) 74VHCV574FT(BJ) SNJ54ALS574BJ SN74LVC74ADR SN74HC574PWR SN74HC374AN

SN74AS574DWR SN74ALS175NSR SN74HC175D SN74AC74D 74AHC1G79GV.125 74AHC74D.112 74HC112D.652 74HC574D.652

74HCT173D.652 74HCT374D.652 74AHC574D.118 74AHCT1G79GW.125 74HC273D.652 74HC74D.653 74HC107D.652