## 8:1 Sensor Interface Analog Front End

## Description

The XR18910 is a unique sensor interface integrated circuit with an onboard 8:1 multiplexer, offset correction Digital-to-Analog Converter (DAC), instrumentation amplifier and voltage reference. The XR18910 is designed to integrate multiple bridge sensors with a Microcontroller (MCU) or Field-Programmable Gate Array (FPGA).
The integrated offset correction DAC provides digital calibration of the variable and in many cases substantial offset voltage generated by the bridge sensors. The DAC is controlled by an ${ }^{2} \mathrm{C}$ compatible 2 -wire serial interface. The serial interface also provides the user with easy controls to the XR18910's many functions such as input and gain selection.
A linear regulator (LDO) provides a regulated voltage to power the input bridge sensors and is selectable, between 3 V and 2.65 V . The LDO current can be sensed and a proportional voltage present at the output of the IC for monitoring the LDO current.
The XR18910 offers 8 fixed gain settings (from 2V/V to $760 \mathrm{~V} / \mathrm{V}$ ), each with an error of only $\pm 0.5 \%$, that are selectable via the $I^{2} C$ interface. It also offers less than 3 mV maximum input offset voltage, 100pA maximum input bias current, and 100pA maximum input offset current.
The XR18910 is designed to operate from 2.7 V to 5 V supplies, specified over the industrial temperature range of $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ and is offered in a space saving $3.5 \mathrm{~mm} \times 3.5 \mathrm{~mm}$ TQFN package. It consumes less than $559 \mu \mathrm{~A}$ supply current and offers a sleep mode for added power savings.
The XR18910 is well suited for industrial and consumer applications using bridge sensors.

## Typical Application



Figure 1. Typical Application

## FEATURES

- Integrated features for interfacing multiple bridge sensors with an MCU or FPGA
- $8: 1$ differential MUX with $I^{2} \mathrm{C}$ interface
- Instrumentation amplifier
- LDO
- Offset correction DAC with $I^{2} \mathrm{C}$ interface ( $\pm 560 \mathrm{mV}$ offset correction range)
- Eight selectable voltage gains from 2V/V to $760 \mathrm{~V} / \mathrm{V}$ with only $\pm 0.5 \%$ gain error
- 3 mV maximum input offset voltage
- 100pA maximum input bias current
- $559 \mu \mathrm{~A}$ maximum supply current
- 2.7 V to 5 V analog supply voltage range
- 1.8 V to 5 V digital supply voltage range
- $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ temperature range
- $3.5 \mathrm{~mm} \times 3.5 \mathrm{~mm}$ TQFN-24 package


## APPLICATIONS

- Bridge sensor interface
- Pressure and temperature sensors
- Strain gauge amplifier
- Industrial process controls
- Weigh scales


Figure 2. 0.1 Hz to 10 Hz RTI Voltage Noise
Absolute Maximum RatingsStresses beyond the limits listed below may causepermanent damage to the device. Exposure to any AbsoluteMaximum Rating condition for extended periods may affectdevice reliability and lifetime.
Analog supply voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) ..... 0 V to 5.5 V
Digital supply voltage ( $\mathrm{V}_{\mathrm{DD}}$ ) ..... 0 V to 5.5 V ..... 0 V to 5.5 V
Digital input/output (VDDO) ..... 0 V to 5.5 V
VIN ..... 0 to $\mathrm{V}_{\mathrm{Cc}}$
Differential input voltage (current limit of 10 mA ) ..... $\mathrm{V}_{\mathrm{CC}}$
ESD rating (HBM - human body model) ..... 4 kV

## Operating Conditions

Analog supply voltage range
2.7V to 5.25 V

Digital supply voltage range......................................1.7V to 5.25 V
Operating temperature range .................................... $40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Junction temperature ............................................................. $150^{\circ} \mathrm{C}$
Storage temperature range..................................... $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
Lead temperature (soldering, 10s)....................................... $260^{\circ} \mathrm{C}$
Package thermal resistance $\theta_{\mathrm{JA}}$...................................... $50^{\circ} \mathrm{C} / \mathrm{W}^{(1)}$
NOTE:

1. JEDEC standard, multi-layer test boards, still air.

## Electrical Characteristics

$T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=1.8 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $1.5 \mathrm{~V}, \mathrm{G}=760$, unless otherwise noted.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC Performance |  |  |  |  |  |  |
| $\mathrm{V}_{10}$ | Input offset voltage | Input referred | -3 | $\pm 0.02$ | 3 | mV |
| $\mathrm{d}_{\mathrm{VIO}}$ | Input offset voltage average drift |  |  | 3 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{B}}$ | Input bias current |  | -100 | 15 | 100 | pA |
| los | Input offset current |  | -100 | 1 | 100 | pA |
| PSRR | Power supply rejection ratio | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 5 V | 60 | 91 |  | dB |
| G | Gain = 2 | Nominal, refer to Gain Register Table (pg. 8) |  | 2.0 |  | V/V |
|  | Gain $=20$ |  |  | 20.0 |  | V/V |
|  | Gain $=40$ |  |  | 40.0 |  | V/V |
|  | Gain $=80$ |  |  | 80.0 |  | V/V |
|  | Gain $=150$ |  |  | 150.0 |  | V/V |
|  | Gain $=300$ |  |  | 299.9 |  | V/V |
|  | Gain $=600$ |  |  | 599.6 |  | V/V |
|  | Gain $=760$ |  |  | 759.4 |  | V/V |
| $\mathrm{G}_{\mathrm{E}}$ | Gain error |  | -0.5 |  | 0.5 | \% |
|  | Gain error vs temperature |  |  | $\pm 10$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Isvcc | $\mathrm{V}_{\text {CC }}$ supply current | No load to output, no load to LDO |  | 435 | 530 | $\mu \mathrm{A}$ |
| ISvCCD | Disable $\mathrm{V}_{\text {CC }}$ supply current | No load to output, no load to LDO |  | 48 | 62 | $\mu \mathrm{A}$ |
| Isvdd | $\mathrm{V}_{\mathrm{DD}}$ supply current | No load to output, no load to LDO, I ${ }^{2} \mathrm{C}$ running |  | 22 | 29 | $\mu \mathrm{A}$ |
| Istotal | Total supply current | No load to output, no load to LDO |  | 457 | 559 | $\mu \mathrm{A}$ |
| Isdtotal | Total disable supply current | No load to output, no load to LDO, LDO DIS |  | 45 |  | $\mu \mathrm{A}$ |
|  |  | No load to output, no load to LDO, LDO EN |  | 70 | 91 | $\mu \mathrm{A}$ |
| Input Characteristics |  |  |  |  |  |  |
|  | Input impedance |  |  | $10^{13} \mid 11.2$ |  | $\Omega \\| \mathrm{pF}$ |
| CMIR | Common mode input range |  | 0.5 | $\begin{gathered} 0.23 \text { to } \\ 3.06 \\ \hline \end{gathered}$ | 2.5 | V |
| CMRR | Common mode rejection ratio | Input referred, $\mathrm{V}_{\mathrm{CM}}=0.5$ to 2.0 V | 75 | 88 |  | dB |
| Output Characteristics |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OUT }}$ | Output voltage swing | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to 1.5 V | 0.1 | $\begin{gathered} 0.04 \text { to } \\ 3.29 \end{gathered}$ | 3.1 | V |
| $\mathrm{V}_{\mathrm{OO}}$ | Output offset | Offset DAC 0000000 0000, G = 2 | 1.4 | 1.5 | 1.6 | V |
| Offset DAC |  |  |  |  |  |  |
|  | Offset DAC range | RTI (referred to input) | $\pm 560$ |  |  | mV |
|  | Offset monotonicity |  | 8 | 10 |  | Bits |
| LDO |  |  |  |  |  |  |
|  | Output voltage | 1.5k load, LDO bit LOW | -6\% | 3 | +6\% | V |
|  |  | 1.5 k load, LDO bit HIGH | -6\% | 2.65 | +6\% | V |
|  | Dropout voltage | $\mathrm{V}_{\text {CC }}=2.8 \mathrm{~V}, \mathrm{LDO}=2.65 \mathrm{~V}, \mathrm{I}_{\text {LOAD }}=10 \mathrm{~mA}$ |  |  | 150 | mV |
|  | Output current |  | 10 | 25 |  | mA |
|  | Power supply rejection ratio | Output referred, $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to $5 \mathrm{~V}, \mathrm{LDO}=2.65 \mathrm{~V}$ | 45 | 63 |  | dB |
|  |  | Output referred, $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$ to $5 \mathrm{~V}, \mathrm{LDO}=3 \mathrm{~V}$ | 45 | 63 |  | dB |
|  | Output current sense transimpedance slope | Output voltage relative to $1.5 \mathrm{~V} / \mathrm{LDO}$ current, $\mathrm{G}=2$ | 0.08 | 0.1 | 0.12 | V/mA |
|  | Output current sense range clip | $\mathrm{G}=2$ |  | 18.8 |  | mA |

Electrical Characteristics (Continued)
$T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=1.8 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $1.5 \mathrm{~V}, \mathrm{G}=760$, unless otherwise noted.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dynamic Performance |  |  |  |  |  |  |
| BW | -3dB bandwidth | $\mathrm{G}=760$ |  | 66 |  | kHz |
|  |  | $\mathrm{G}=2$ |  | 1300 |  | kHz |
| SR | Slew rate | $\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}_{\text {P-P, }} \mathrm{G}=2$ |  | 1 |  | V/us |
| $\mathrm{e}_{\mathrm{NI}}$ | Input voltage noise, RTI | $\mathrm{f}=10 \mathrm{~Hz}$ |  | 75 |  | nV/JHz |
|  |  | $\mathrm{f}=100 \mathrm{~Hz}$ |  | 46 |  | nV/JHz |
|  |  | $\mathrm{f}=1 \mathrm{kHz}$ |  | 35 |  | nV/JHz |
| $\mathrm{i}_{\mathrm{N}}$ | Input current noise | $\mathrm{f}=10 \mathrm{~Hz}$ |  | 0.6 |  | fA/JHz |
| enP-P | Peak-to-peak noise | $\mathrm{f}=0.1$ to 10 Hz |  | 2 |  | $\mu \mathrm{V}_{\text {P-P }}$ |
| XTALK | Crosstalk | Channel-to-channel, $\mathrm{f}=1 \mathrm{kHz}$ |  | 90 |  | dB |
| $\mathrm{T}_{\text {S }}$ | Set-up time, 1\% settling | Analog ready after serial register finished write |  | 3.5 |  | $\mu \mathrm{s}$ |
| T WAKE | Wake up time, $1 \%$ settling | Wake from ACK of SLEEP_OUT command |  | 9.6 |  | $\mu \mathrm{s}$ |

## Digital Characteristics (CMOS)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Logic input HIGH |  | $0.7 \times \mathrm{V}_{\mathrm{DD}}$ |  | $\mathrm{V}_{\mathrm{DD}}$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Logic input LOW |  | 0 |  | $0.3 \times \mathrm{V}_{\mathrm{DD}}$ | V |
| $\mathrm{I}_{\mathrm{IH}}$ | Input leakage HIGH | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{S}}$ |  |  | 10 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{IL}}$ | Input leakage LOW | $\mathrm{V}_{\mathrm{I}}=0$ | -10 |  |  | $\mu \mathrm{~A}$ |
| CLK $_{\mathrm{F}}$ | Clock rate |  |  |  | 0.4 | MHz |

$I^{2} \mathrm{C}$ Bus Timing
$\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=1.8$ to 5 V , unless otherwise noted.

| Symbol | Parameter | Standard Mode $I^{2} C$-BUS |  | Fast Mode ${ }^{2}$ C-BUS |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max |  |
| fSCL | Operating frequency | 0 | 100 | 0 | 400 | kHz |
| $\mathrm{T}_{\text {BUF }}$ | Bus free time between STOP and START | 4.7 |  | 1.3 |  | $\mu \mathrm{s}$ |
| THD;STA | START condition hold time | 4.0 |  | 0.6 |  | $\mu \mathrm{s}$ |
| TSu;STA | START condition setup time | 4.7 |  | 0.6 |  | $\mu \mathrm{s}$ |
| THD; DAT | Data hold time | 0 |  | 0 |  | $\mu \mathrm{s}$ |
| T ${ }_{\text {VD; }}$ ACK | Data valid acknowledge |  | 0.6 |  | 0.6 | $\mu \mathrm{s}$ |
| T ${ }_{\text {VD; }{ }^{\text {DAT }}}$ | SCL LOW to data out valid |  | 0.6 |  | 0.6 | ns |
| TSU;DAT | Data setup time | 250 |  | 150 |  | ns |
| TLOW | Clock LOW period | 4.7 |  | 1.3 |  | $\mu \mathrm{s}$ |
| $\mathrm{T}_{\text {HIGH }}$ | Clock HIGH period | 4.0 |  | 0.6 |  | $\mu \mathrm{s}$ |
| $\mathrm{T}_{\mathrm{F}}$ | Clock/data fall time |  | 300 |  | 300 | ns |
| $\mathrm{T}_{\mathrm{R}}$ | Clock/data rise time |  | 1000 |  | 300 | ns |
| $\mathrm{T}_{\text {SP }}$ | Pulse width of spikes tolerance | 0.5 |  | 0.5 |  | $\mu \mathrm{s}$ |

## Electrical Characteristics (Continued)

| Protocol | START <br> condition <br> (S) | Bit 7 <br> MSB <br> (A7) | Bit 6 <br> (A6) |  |
| :---: | :---: | :---: | :--- | :--- |


| Bit 0 | Acknowledge | STOP <br> condition <br> LSB |  |
| :---: | :---: | :---: | :---: |
| (R/W) | $(A)$ | $(P)$ |  |




Figure 3. ${ }^{1} 2 \mathrm{C}$ Bus Timing Diagram

## Electrical Characteristics (Continued)

Table 1. Register List

| Reg No. |  | Name | Function | $\begin{gathered} \mathrm{R} / \mathrm{W} / \\ \mathrm{C} \end{gathered}$ | Byte of Parameter | Parameter | Default Code | Power-up Condition | Remark |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Hex | Dec |  |  |  |  |  |  |  |  |
| 0x00 | 0 | NOP | No operation | C | 0 |  | N/A |  | Does not execute a function. NOP is used to test successful $I^{2} C$ communication |
| Reset |  |  |  |  |  |  |  |  |  |
| 0x01 | 1 | SW_RESET | Software reset | C | 0 |  | N/A |  | Resets all registers to default values |
| Read ID |  |  |  |  |  |  |  |  |  |
| 0x02 | 2 | DEVICE_ID | Read Device ID | R | 2 | [15:0]: report "8910" in BCD | 0x8910 |  | Instructs the XR18910 to report its device ID 8910 in binary form (1000 100100010000 ) |
| 0x03 | 3 | VERSION_ID | Read HW \& SW version numbers | R | 2 | [15:12]: reserved [11:8]: Hardware version \# [7:0]: Software version \# | N/A |  | Initial $\mathrm{H} / \mathrm{W}$ version number is ' 0 '; Initial S/W version number is ' 01 '. |
| Sleep in/out |  |  |  |  |  |  |  |  |  |
| 0x04 | 4 | SLEEP_OUT _REG | Normal operating mode, system active | C | 0 |  | N/A | Active | Puts the XR18910 into active mode. (wake up) |
| 0x05 | 5 | SLEEP_IN _REG | Sleep Mode | C | 0 |  | N/A | Active | Puts the analog portion of the XR18910 into sleep mode. <br> During sleep mode, the only $l^{2} C$ command that can be received/ processed is the SLEEP_OUT command ( $0 \times 04$ ). All other register addresses will be ignored. |
| Basic Config |  |  |  |  |  |  |  |  |  |
| 0x06 | 6 | Gain | Gain select | R/W | 1 | [2:0]: Gain select | 0x00 | $\begin{gathered} \text { Gain } \\ =2 \end{gathered}$ | Eight gain settings are selectable (from $2 \mathrm{~V} / \mathrm{V}$ to $760 \mathrm{~V} / \mathrm{V}$ ), refer to the Gain Register Table for more information. |
| 0x07 | 7 | LDO | LDO Settings | R/W | 1 | [0]:LDO 3V, 2.65V <br> [1]:LDO disable | 0x00 | $\begin{aligned} & \text { LDO } \\ & =3 \mathrm{~V} \end{aligned}$ | Bit 0 controls the LDO voltage (0: 3 V ; 1:2.65V). <br> Bit 1 (Sleep Mode only). Bit 1 controls whether the LDO shuts down or stays on during Sleep Mode. (0: Enable; 1: Disable). When the XR18910 is active, the LDO is always on. |
| 0x08 | 8 | LDO Current Sense Select | LDO Current Sense | C | 0 |  | N/A | Off | When on, the LDO current is sensed and a proportional voltage is present at the output of the XR18910. <br> Current Sense Mode remains active until an input select command is received by the XR18910. |
| Channel Switch (Input MUX Select) |  |  |  |  |  |  |  |  |  |
| 0x10 | 16 | Select_ Input_1 | Select Channel 1 | C | 0 |  | N/A | Channel 1 is selected | Select +IN1, -IN1; Channel 1 |
| 0x12 | 18 | Select_ Input_2 | Select Channel 2 | C | 0 |  |  |  | Select +IN2, -IN2; Channel 2 |
| 0x14 | 20 | Select_ Input_3 | Select Channel 3 | C | 0 |  |  |  | Select +IN3, -IN3; Channel 3 |
| 0x15 | 21 | Select_ Input_4 | Select Channel 4 | C | 0 |  |  |  | Select +IN4, -IN4; Channel 4 |
| 0x18 | 24 | Select_ Input_5 | Select Channel 5 | C | 0 |  |  |  | Select +IN5, -IN5; Channel 5 |
| 0x1A | 26 | Select_ Input_6 | Select Channel 6 | C | 0 |  |  |  | Select +IN6, -IN6; Channel 6 |
| 0x1C | 28 | Select_ Input_7 | Select Channel 7 | C | 0 |  |  |  | Select +IN7, -IN7; Channel 7 |
| 0x1E | 30 | Select_ Input_8 | Select Channel 8 | C | 0 |  |  |  | Select +IN8, -IN8; Channel 8 |


| Reg No. |  | Name | Function | $\begin{gathered} \mathrm{R} / \mathrm{W} / \\ \mathrm{C} \end{gathered}$ | Byte of Parameter | Parameter | Default Code | Power-up Condition | Remark |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Hex | Dec |  |  |  |  |  |  |  |  |
| Offset DAC Config |  |  |  |  |  |  |  |  |  |
| 0x20 | 32 | DAC1 | Configures DAC offset applied to Channel 1 | R/W | 2 | [10]: DAC Sign [9:0]: DAC Range | 0x00 | OmV offset | Bit 10 controls the sign of the DAC offset voltage. Bits 9 thru 0 control the value of the DAC offset voltage. <br> [10]: DAC Sign $0=$ positive; $1=$ negative |
| 0x22 | 34 | DAC2 | Configures DAC offset applied to Channel 2 | R/W | 2 |  |  |  |  |
| 0x24 | 36 | DAC3 | Configures DAC offset applied to Channel 3 | R/W | 2 |  |  |  |  |
| 0x25 | 37 | DAC4 | Configures DAC offset applied to Channel 4 | R/W | 2 |  |  |  |  |
| 0x28 | 40 | DAC5 | Configures DAC offset applied to Channel 5 | R/W | 2 |  |  |  |  |
| 0x2A | 42 | DAC6 | Configures DAC offset applied to Channel 6 | R/W | 2 |  |  |  |  |
| 0x2C | 44 | DAC7 | Configures DAC offset applied to Channel 7 | R/W | 2 |  |  |  |  |
| 0x2E | 46 | DAC8 | Configures DAC offset applied to Channel 8 | R/W | 2 |  |  |  |  |

## NOTE:

Register numbers not listed above have no function.

Table 2. DAC Registers

| Hex | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Offset \% of FS Input | Voltage RTI |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x3FF | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 50 | 560 mV |
| 0x000 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0x7FF | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | -50 | -560mV |
| 0x400 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|  | DAC <br> Sign | 10-Bit DAC Range |  |  |  |  |  |  |  |  |  |  |  |

Table 3. Gain Registers

| Hex | D2 | D1 | D0 | Gain |
| :---: | :---: | :---: | :---: | :---: |
| 0x00 | 0 | 0 | 0 | 2 |
| 0x01 | 0 | 0 | 1 | 20 |
| 0x02 | 0 | 1 | 0 | 40 |
| 0x03 | 0 | 1 | 1 | 80 |
| 0x04 | 1 | 0 | 0 | 150 |
| $0 \times 05$ | 1 | 0 | 1 | 300 |
| 0x06 | 1 | 1 | 0 | 600 |
| $0 \times 07$ | 1 | 1 | 1 | 760 |

## Pin Configuration



NOTE:
MaxLinear recommends grounding the exposed pad.

## Pin Functions

| Pin Number | Pin Name | Description |
| :---: | :---: | :--- |
| 1 | VDD | Digital Supply |
| 2 | IN1+ | Positive Input 1 |
| 3 | IN1- | Negative Input 1 |
| 4 | IN2+ | Positive Input 2 |
| 5 | IN2- | Negative Input 2 |
| 6 | IN3+ | Positive Input 3 |
| 7 | IN3- | Negative Input 3 |
| 8 | IN4+ | Positive Input 4 |
| 9 | IN4- | Negative Input 4 |
| 10 | IN5+ | Positive Input 5 |
| 11 | IN5- | Negative Input 5 |
| 12 | IN6+ | Positive Input 6 |
| 13 | IN6- | Negative Input 6 |
| 14 | IN7+ | Positive Input 7 |
| 15 | IN7- | Negative Input 7 |
| 16 | IN8+ | Positive Input 8 |
| 17 | IN8- | Negative Input 8 |
| 18 | BRDG | BRDG Power Connection (LDO output) |
| 19 | AGND | Analog Ground |
| 20 | OUT | Output |
| 21 | VCC | Analog Supply |
| 22 | DGND | Digital Ground |
| 24 | SCL | Serial Clock Input |
|  | SDA | Serial Data Input/Output |

## Typical Performance Characteristics

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=1.8 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $1.5 \mathrm{~V}, \mathrm{G}=760$, unless otherwise noted.


Figure 4. Small Signal Pulse Response at $G=2$


Figure 6. Small Signal Pulse Response at $G=300$


Figure 8. Frequency Response at $\mathrm{G}=2$


Figure 5. Large Signal Pulse Response at $\mathrm{G}=2$


Figure 7. Large Signal Pulse Response at $\mathrm{G}=300$


Figure 9. Frequency Response at $\mathrm{G}=300$

## Typical Performance Characteristics (Continued)

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=1.8 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $1.5 \mathrm{~V}, \mathrm{G}=760$, unless otherwise noted.


Figure 10. LDO Current vs. Output Voltage


Figure 12. Output Offset Voltage vs. Output Current


Figure 14. Input Voltage Noise vs. Frequency


Figure 11. LDO Output Current


Figure 13. Output Offset vs. Input Common Mode Voltage


Figure 15. 0.1 Hz to 10 Hz RTI Voltage Noise

## Typical Performance Characteristics (Continued)

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=1.8 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $1.5 \mathrm{~V}, \mathrm{G}=760$, unless otherwise noted.


Figure 16. Sleep to Wake Time (DUT Output)


Figure 18. LDO Enable to Disable Time


Figure 17. Set-up Time - from $G=2$ to $G=300$ (DUT Output)


Figure 19. LDO Disable to Enable Time

## Functional Block Diagram



Figure 20. Functional Block Diagram

## Application Information

The XR18910 sensor interface includes a 8:1 differential multiplexer (MUX), a programmable gain instrumentation amplifier, a 10 -bit offset correction DAC and an LDO. An $I^{2} \mathrm{C}$ interface controls the many functions and features of the XR18910. The XR18910 is designed to integrate multiple bridge sensors with an ADC/MCU or FPGA.
Each bridge sensor connected to the XR18910 has its own inherent offset that if not calibrated out can decrease sensitivity and overall performance of the sensor system. The on-board DAC introduces an offset into the instrumentation amplifier to calibrate the offset voltage generated by the sensors. An independent offset can be set for each of the 8 channels. Only the offset voltage of the active channel is applied to the PGA.
The programmable gain instrumentation amplifier offers 8 selectable gains from $2 \mathrm{~V} / \mathrm{V}$ to $760 \mathrm{~V} / \mathrm{V}$ to amplify the signal such that it falls within the input range of the ADC.
An integrated LDO provides a regulated voltage to power the input bridge sensors and is selectable, between 3 V and 2.65 V . The LDO can be set to turn off when the XR18910 is in sleep mode to save power.

The XR18910 also provides the ability to monitor the LDO current. When the XR18910 is in current sense mode, an internal 2:1 MUX allows a voltage proportional to the LDO current to be present at the output. Once all channels have been calibrated, the LDO current can be used to indirectly monitor any voltage or resistive changes seen by the inputs.
The XR18910 also includes an internal 1.5 V reference that is used by the internal LDO circuitry and used to set the reference voltage for the programmable gain instrumentation amplifier.
During sleep mode, the analog components of the XR18910 are powered down for added power savings.
The XR18910 offers many functions, each controlled by the $I^{2} \mathrm{C}$ compatible serial interface:

- Input Selection
- Gain Selection
- Offset Correction
- LDO Enable/Select
- Current Sense Mode
- Sleep Mode (analog power down)


## Application Information (Continued)

## Power Up

After initial system power up, the $I^{2} C$ master must provide one SCL clock pulse prior to the first $\mathrm{I}^{2} \mathrm{C}$ access (first start condition). The first access to the XR18910 must be a RESET command.

SDA


SCL


Figure 21. $I^{2} \mathrm{C}$ Power Up

## $1^{2} \mathrm{C}$ Bus Interface

The $I^{2} \mathrm{C}$-bus interface consists of two lines: serial data (SDA) and serial clock (SCL). The XR18910 works as a slave and supports both standard mode transfer rates ( 100 kbps ) and fast mode transfer rates ( 400 kbps ) as defined in the $I^{2} \mathrm{C}$ Bus specification. The $I^{2} C$-bus interface follows all standard $I^{2} C$ protocols. Some information is provided below, for additional information, refer to the $I^{2} \mathrm{C}$-bus specifications.


Figure 22. $I^{2} \mathrm{C}$ Start and Stop Conditions
The basic $I^{2} \mathrm{C}$ access cycle for the XR18910 consists of:

- A start condition
- A slave address cycle
- Zero, one, or two data cycles - depending on the XR18910 register accessed
- A stop condition


## Start Condition

The master initiates data transfer by generating a start condition. The start condition is when a high-to-low transition occurs on the SDA line while SCL is high, as shown in Figure 22.

## Slave Address Cycle

After the start condition, the first byte sent by the master is the 7 -bit address and the read/write direction bit R/W on the SDA line. If the address matches the XR18910's internal fixed address, the XR18910 will respond with an acknowledge by pulling the SDA line low for one clock cycle while SCL is high.

## Data Cycle

After the master detects this acknowledge, the next byte transmitted by the master is the sub-address. This 8 -bit
sub-address contains the address of the register to access. The XR18910 Register List is shown in Table 1. Depending on the register accessed, there will be up to two additional data bytes transmitted by the master. Refer to the "Byte of Parameter" column in the Register Table. The XR18910 will respond to each write with an acknowledge.

## Stop Condition

To signal the end of the data transfer, the master generates a stop condition by pulling the SDA line from low to high while the SCL line is high, as shown in Figure 22.
Figures 23 and 24 illustrate a write and a read cycle. For complete details, see the $I^{2} \mathrm{C}$-bus specifications.

| $S$ | SLAVE <br> ADDRESS | $W$ | A | REGISTER <br> ADDRESS | A | nDATA | A | P |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

NOTES:
White Block = host to XR18910, Orange Block = XR18910 to host.
Figure 23. Master Writes to Slave (XR18910)

| S | SLAVE <br> ADDRESS | W | A | REGISTER <br> ADDRESS | A | S | SLAVE <br> ADDRESS | R | A | nDATA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | A | LAST |
| :---: |
| DATA | NA $\mid$ P

NOTES:
White Block = host to XR18910, Orange Block = XR18910 to host.
Figure 24. Master Reads from Slave (XR18910)

## $1^{2} \mathrm{C}$ Bus Addressing

The XR18910 uses a 7 -bit I ${ }^{2} \mathrm{C}$ address. For the standard XR18910, the default address is $0 \times 67$ (110 0111). There are three alternative addresses available to help insure that the XR18910 can be identified from the other devices on the $\mathrm{I}^{2} \mathrm{C}$-bus. Table 4 shows the different addresses that are available.

Table 4. XR18910 $I^{2} \mathrm{C}$ Address Map

| $I^{2} \mathrm{C}$ Address | Orderable Part Number |
| :---: | :---: |
| $0 \times 67$ | XR18910ILTR-67 |
| $0 \times 66$ | XR18910ILMTR-66 |
| $0 \times 65$ | XR18910ILMTR-65 |
| $0 \times 64$ | XR18910ILMTR-64 |

A read or write transaction is determined by the bit immediately following the $I^{2} C$ slave address. If this bit is ' 0 ', then it is a write transaction. If this bit is a ' 1 ', then it is a read transaction.
An $I^{2} C$ sub-address is sent by the $I^{2} C$ master following the slave address. The sub-address contains the XR18910 register address being accessed. Table 1 illustrates the available XR18910 register addresses.
After the last read or write transaction, the $I^{2} \mathrm{C}$-bus master will set the SCL signal back to its idle state (HIGH).

## Application Information (Continued)

## Inputs and Input Selection

The XR18910 includes 8 differential inputs and a 8:1 differential MUX that is controlled by an $I^{2} C$ compatible 2 wire serial interface. The XR18910 is designed to accept 8 differential inputs.

- If fewer than 4 differential inputs are required, tie the unused inputs to GND.
- If single ended inputs are required, tie the unused inputs to 1.5 V .

The input common mode range of the XR18910 is typically 0.6 V to 2.4 V when running from a 3.3 V supply. The XR18910 offers a very wide gain range. In most cases, the output voltage swing will be the limiting factor.
When the XR18910 is powered-up, the default input selected is Channel 1.
Inputs are selected via $\mathrm{I}^{2} \mathrm{C}$ using one of 8 register addresses $0 x 10,0 x 12,0 x 14,0 x 15,0 x 18,0 \times 1 \mathrm{~A}, 0 \times 1 \mathrm{C}$, or $0 \times 1 \mathrm{E}$. Refer to the Register List in Table 1.
Example: The example below illustrates how to select Channel 4.





| Step 5 | 9 |
| :--- | :--- |
| XR18910 sends acknowledge | A |


| Step 6 | 0 |
| :--- | :--- |
| Master sends stop condition | P |

## NOTES:

White Block = host to XR18910, Orange Block = XR18910 to host, Grey Block = Notes.

## Gain Selection

The XR18910 offers 8 selectable fixed gains ranging from $2 \mathrm{~V} / \mathrm{V}$ to $760 \mathrm{~V} / \mathrm{V}$. When the XR18910 is powered-up, the default gain is $2 \mathrm{~V} / \mathrm{V}$.
The gain is selected via $I^{2} C$ using the register address $0 \times 06$ followed by another byte of data to select the gain. Refer to the Register List in Table 1 and the Gain Register list in Table 3.

Example: The example below illustrates how to select a gain of $150 \mathrm{~V} / \mathrm{V}$.
To start communication with the XR18910, repeat steps 1-3 as shown in the Inputs and Input Selection section on page 14.

| Step 4 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Master sends address of register to <br> access | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 |
| Gain Select <br> register address $=0 \times 06$ |  |  |  |  |  |  |  |  |


| Step 5 | 9 |
| :--- | :--- |
| XR18910 sends acknowledge | A |

Since the Gain Select register was accessed, the XR18910 is expecting another byte of data from the master to complete the command. Refer to the "Byte of Parameter" column in the Register List (Table 1). D0 thru D2 are used to select the gain. Refer to the Gain Register list in Table 3, 150V/V is $\mathrm{D} 2=1, \mathrm{D} 1=0$, and $\mathrm{D} 0=0$. This translates to a hex code of $0 \times 04$, since a full byte of data ( 8 -bits) will be sent.


| Step 7 | 9 |
| :--- | :--- |
| XR18910 sends acknowledge | A |


| Step 8 | 0 |
| :--- | :--- |
| Master sends stop condition | P |

## NOTES:

White Block = host to XR18910, Orange Block = XR18910 to host, Grey Block = Notes.

## Application Information (Continued)

## Offset Correction

The XR18910 has a 10-bit offset correction DAC that can be used to provide digital calibration on each of the 8 inputs. Only the offset voltage of the active channel is applied to the PGA.
The DAC offset of each channel is controlled by the $I^{2} \mathrm{C}$ compatible interface. At any time, the master can read or write to any of the DAC offset registers. The DAC offset for each channel is set via $I^{2} C$ using the register addresses $0 \times 20$ thru $0 \times 2 \mathrm{~F}$ followed by another two bytes of data to set the polarity and value of the offset voltage. Refer to the Register List in Table 1.
A $\pm 560 \mathrm{mV}$ offset correction range is available. The full range of the DAC offset is only available at a gain of 2 . At higher gains, the output voltage range of the XR18910 will be exceeded if the full range of the DAC offset is used. The internal 10-bit DAC allows 1,024 different offset voltage settings between 0 mV and 560 mV . The polarity of the offset correction is set with an additional bit. The unit offset is determined by the following:

$$
\text { Unit Offset }=\frac{\text { Total Offset }}{\text { DAC Output Levels }}=\frac{560 \mathrm{mV}}{1024}=547 \mu \mathrm{~V}
$$

## From Table 3:

- $0 x 00$ (hex) or 00000000000 (binary) applies a 0 mV offset
- 0x3FF (hex) or 01111111111 (binary) applies a +560 mV offset
- 0x7FF (hex) or 11111111111 (binary) applies a -560mV offset

Each DAC output level provides an additional $547 \mu \mathrm{~V}$ of offset. To determine what DAC output level corresponds to a specific desired offset, use the following equation:

$$
x=\frac{\text { Desired Offset }}{\text { Unit Offset }}
$$

See example below for additional information.
Example: The example below illustrates how to set the DAC offset for channel 4 to a value of 75 mV .

To start communication with the XR18910, repeat steps 1-3 as shown in the Inputs and Input Selection section on page 14.

| Step 4 | 7 | 6 | 5 | 4 | 3 | 2 | 1 |  | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Master sends address of register to access | 0 | 0 | 1 | 0 | 0 | 1 | 0 |  | 1 |
|  | DAC4register address $=0 \times 25$ |  |  |  |  |  |  |  |  |


| Step 5 | 9 |
| :--- | :--- |
| XR18910 sends acknowledge | A |

Since a DAC Offset register was accessed, the XR18910 is expecting another two bytes of data from the master to complete the command. Refer to the "Byte of Parameter" column in the Register List (Table 1). D0 thru D9 are used to set the offset voltage and D10 is used to set the sign of the offset voltage, $0=$ positive and $1=$ negative. Refer to the DAC Offset register list in Table 2.
To determine what DAC output level corresponds to 75 mV , use the following equation:

$$
\text { DAC Output Level }=\frac{\text { Desired Offset }}{\text { Unit Offset }}=\frac{75 \mathrm{mV}}{547 \mu \mathrm{~V}}=137
$$

A decimal value of 137 corresponds to 75 mV . Therefore:

- 0x89 (hex) or 00010001001 (binary) applies a 75 mV offset
- 0x489 (hex) or 10010001001 (binary) applies a -75 mV offset

| Step 6 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Master sends 1 <br> of DAC offset register <br> data to select an offset <br> of +75 mV | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |


| Step 7 | 9 |
| :--- | :--- |
| XR18910 sends acknowledge | A |



| Step 9 | 9 |
| :--- | :--- |
| XR18910 sends acknowledge | A |


| Step 10 | 0 |
| :--- | :--- |
| Master sends stop condition | P |

## NOTES:

White Block = host to XR18910, Orange Block = XR18910 to host, Grey Block $=$ Notes.

## Application Information (Continued)

## LDO Enable / Select (Power to External Bridge Sensors)

The XR18910 includes an on-board LDO that provides a regulated voltage that can be used to power external input bridge sensors. Two voltage options are available, 3V and 2.65 V . The LDO voltage is selected via the $\mathrm{I}^{2} \mathrm{C}$ compatible two-wire serial interface.
When the XR18910 is powered-up, the default LDO voltage is 3 V .
When the XR18910 is active (not in sleep mode), the LDO is always on. If the LDO voltage is not used, the LDO output can be left floating. The LDO can either stay on or shut down while the XR18910 is in Sleep Mode.

- Set LDO to shut down while XR18910 is in Sleep Mode to save power
- Set LDO to stay on while XR18910 is in Sleep Mode to improve wake-up time

The LDO voltage and disable setting are selected via $I^{2} \mathrm{C}$ using the register address $0 \times 07$ followed by another byte of data to select the voltage and disable setting. Refer to the Register List in Table 1 and the example below for more information.
Example: The example below illustrates how to select an LDO voltage of 2.65 V and keep the LDO enabled during Sleep Mode.
To start communication with the XR18910, repeat steps 1-3 as shown in the Inputs and Input Selection section on page 14.

| Step 4 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Master sends address of register to access | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 |  |
|  | LDO Settings register address $=0 \times 07$ |  |  |  |  |  |  |  |  |



Since the LDO Settings register was accessed, the XR18910 is expecting another byte of data from the master to complete the command. Refer to the "Byte of Parameter" column in the Register List (Table 1). D0 and D1 are used to select the LDO voltage and enable/disable the LDO during Sleep Mode. Bit 0 (DO) controls the LDO voltage ( $0: 3 \mathrm{~V}$; $1: 2.65 \mathrm{~V}$ ). Bit 1 (D1) is only applicable in Sleep Mode. Bit 1 controls whether the LDO shuts down or stays on during sleep mode (0: Enable; 1: Disable). When the XR18910 is active, the LDO is always on.


| Step 7 | 9 |
| :--- | :--- |
| XR18910 sends acknowledge | A |


| Step 8 | 0 |
| :--- | :--- |
| Master sends stop condition | P |

## notes:

White Block = host to XR18910, Orange Block = XR18910 to host,
Grey Block = Notes.

## Current Sense Mode (Monitoring the LDO Current)

 Current Sense Mode is activated via $I^{2} \mathrm{C}$ using the register address $0 \times 08$. When activated, the LDO current is sensed and a proportional voltage is present at the output of the XR18910 (ILDO = VOUT/RL). Current Sense Mode stays active until the XR18910 receives any input select command ( $0 \times 10,0 \times 12,0 \times 14,0 \times 15,0 \times 18,0 \times 1 \mathrm{~A}, 0 \times 1 \mathrm{C}$, or $0 \times 1 \mathrm{E}$ ).Current sense mode can be used to monitor the change over time of the bridge impedance.

## Sleep Mode (Analog Power Down)

Sleep mode is activated via $I^{2} \mathrm{C}$ using the register address $0 \times 05$. When activated, the XR18910 will enter sleep mode. During sleep mode, the analog portion of the XR18910 is disabled. All register settings are retained during sleep mode.

During sleep mode, the nominal supply current will drop below $70 \mu \mathrm{~A}$ (with LDO on) and below $45 \mu \mathrm{~A}$ (with LDO off).
During sleep mode, the master can read the value in any register that saves a value during sleep mode. The only $I^{2} \mathrm{C}$ commands that can be received or processed are the SLEEP_OUT (wake up) command ( $0 \times 04$ ) and the LDO on/off and voltage command (0x07). All other register addresses will be ignored.
Register address $0 \times 04$ is used to return to normal operation (exit Sleep Mode).
By default, the XR18910 is active.

## Application Information (Continued)

Typical Application - 8:1 Bridge Sensor Interface
The XR18910 was designed to interface multiple bridge sensors with a microcontroller or FPGA as illustrated in Figure 25.
The bridge output signal is differential ( $\mathrm{V}_{\mathrm{O}_{+}}$and $\mathrm{V}_{\mathrm{O}_{-}}$). Ideally, the unloaded bridge output is zero ( $\mathrm{V}_{\mathrm{O}_{+}}$and $\mathrm{V}_{\mathrm{O}_{-}}$are identical). However, in-exact resistive values result in a difference between $\mathrm{V}_{\mathrm{O}_{+}}$and $\mathrm{V}_{\mathrm{O}}$. This bridge offset voltage can be substantial and vary between sensors. The XR18910 provides the ability to calibrate the bridge offset on each of the 8 bridge sensors using the on-board DAC.


Figure 25. 8:1 Bridge Sensor Interface

## Layout Considerations

General layout and supply bypassing play major roles in high frequency performance. Follow the steps below as a basis for high frequency layout:

- Include $6.8 \mu \mathrm{~F}$ and $0.1 \mu \mathrm{~F}$ ceramic capacitors for power supply decoupling
- Place the $6.8 \mu \mathrm{~F}$ capacitor within 0.75 inches of the power pin
- Place the $0.1 \mu \mathrm{~F}$ capacitor within 0.1 inches of the power pin
- Connection to the exposed pad is not required. Exposed pad can be connected to ground (GND).
- Minimize all trace lengths to reduce series inductances


## Mechanical Dimensions

TQFN24 $3.5 \times 3.5$


| SYMBOL | MIN | NOM | MAX |
| :---: | :---: | :---: | :---: |
| A | 0.70 | 0.75 | 0.80 |
| A1 | 0.00 | 0.02 | 0.05 |
| A3 | --- | $0.20 R e f$ | --- |
| $b$ | 0.15 | 0.20 | 0.25 |
| D | 3.50 BSC |  |  |
| E | 3.50 BSC |  |  |
| e | 0.40 BSC |  |  |
| D2 | 2.15 | 2.20 | 2.25 |
| E2 | 2.15 | 2.20 | 2.25 |
| L | 0.30 | 0.35 | 0.40 |
| K | 0.20 | - | - |
| aaa |  | 0.10 |  |
| $b b b$ |  | 0.10 |  |
| ccc |  | 0.10 |  |
| ddd |  | 0.05 |  |
| eee |  | 0.08 |  |
| N |  | 24 |  |

TERMINAL DETAILS

- ALL DIMENSIUNS ARE IN MILLIMETERS.
- DIMENSIUNS AND TQLERANCE PER JEDEC MD-220.

Drawing No.: POD-00000070
Revision: B

## Recommended Land Pattern and Stencil

TQFN24 $3.5 \times 3.5$


TYPICAL RECOMMENDED LAND PATTERN


TYPICAL RECOMMENDED STENCIL

Drawing No.: POD-00000070
Revision: B

## Ordering Information ${ }^{(1)}$

| Part Number | Operating Temperature Range | Lead-Free | Package | Packaging Method |
| :---: | :---: | :---: | :---: | :---: |
| XR18910ILTR-67 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | Yes ${ }^{(2)}$ | $\begin{aligned} & 3.5 \mathrm{~mm} \times 3.5 \mathrm{~mm} \\ & \text { TQFN- } 24 \end{aligned}$ | Tape and Reel |
| XR18910ILMTR-67 |  |  |  | Tape and Mini Reel |
| XR18910ILMTR-66 |  |  |  |  |
| XR18910ILMTR-65 |  |  |  |  |
| XR18910ILMTR-64 |  |  |  |  |
| XR18910ILEVB | Evaluation board |  |  |  |

NOTES:

1. Refer to www.exar.com/XR18910 for most up-to-date Ordering Information.
2. Visit www.exar.com for additional information on Environmental Rating.

## Revision History

| Revision | Date | Description |
| :---: | :---: | :--- |
| 1A | March 2016 | Initial Release |
| 1B | May 2016 | Added clarity to I ${ }^{2}$ C Bus Addressing section. Updated Table 4. Updated Step 2 in Inputs and Input <br> Selection section. |
| 1C | March 2018 | Updated to MaxLinear logo. Updated format and Ordering Information. Added I 2 C Power Up section. <br> Package name updated to TQFN. |

Corporate Headquarters: 5966 La Place Court Suite 100
Carlsbad, CA 92008
Tel.:+1 (760) 692-0711
Fax: +1 (760) 444-8598 www.maxlinear.com

High Performance Analog:
1060 Rincon Circle
San Jose, CA 95131
Tel.: +1 (669) 265-6100
Fax: +1 (669) 265-6101
Email: hpatechsupport@exar.com
www.exar.com


 mechanical, photocopying, recording, or otherwise), or for any purpose, without the express written permission of MaxLinear, Inc.

 risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of MaxLinear, Inc. is adequately protected under the circumstances.
 license agreement from MaxLinear, Inc., the furnishing of this document does not give you any license to these patents, trademarks, copyrights, or other intellectual property.
Company and product names may be registered trademarks or trademarks of the respective owners with which they are associated.
© 2016-2018 MaxLinear, Inc. All rights reserved

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Interface Development Tools category:
Click to view products by MaxLinear manufacturer:

Other Similar products are found below :
ADP5585CP-EVALZ CHA2066-99F AS8650-DB 416100120-3 XR18910ILEVB XR21B1421IL28-0A-EVB EVAL-ADM2491EEBZ MAXREFDES23DB\# MAX13235EEVKIT DFR0257 XR22404CG28EVB ZLR964122L ZLR88822L DC327A PIM511 PIM536 PIM517 DEV-17512 STR-FUSB3307MPX-PPS-GEVK ZSSC3240KIT P0551 MAX9121EVKIT PIM532 ZSC31010KITV2P1 UMFT4233HPEV MIKROE-2335 XR20M1172G28-0B-EB SI871XSOIC8-KIT 176418331862 EVB-USB82514 ATA6628-EK EVAL-CN0313-SDPZ 2264 MCP23X17EV PS081-EVA-HR MODULE 237 SMA2RJ45EVK/NOPB FR12-0002 MAFR-000455-001 BOB-13263 ORG4572-R01-UAR CPC5622-EVAL-600R SKYFR-000743 SKYFR-000827 SKYFR-000982 MIKROE-2750 292 DFR0065

