

# 16-Channel PWM Constant Current LED Driver for 1:8 Time-Multiplexing Applications

#### **Features**

- 3.0V-5.5V supply voltage
- 16 constant current output channels
- Constant output current range:
  - 2~45mA @ 5V supply voltage
  - 2~30mA @ 3.3V supply voltage
- Excellent output current accuracy:
   Between channels:: <±2.5%(Max.)</li>

Between ICs: <±3%(Max.)

- Built-in 4K-bit SRAM to support time-multiplexing for 1 ~ 8 scans
- 16-bit /14-bit color depth PWM control to improve visual refresh rate
- 6bit current gain, 12.5%~200%
- LED failure isolation
  - -LED failure induced cross elimination
- LED open detection
- Integrating ghost elimination circuit
- GCLK multiplier technology
- Maximum DCLK frequency: 30MHz



#### **Product Description**

MBI5051 is designed for LED video applications using internal Pulse Width Modulation (PWM) control with selectable 16-bit /14-bit color depth. MBI5051 features a 16-bit shift register which converts serial input data into each pixel's gray scale of the output port. Sixteen regulated current ports are designed to provide uniform and constant current sinks for driving LEDs with a wide range of V<sub>F</sub> variations. The output current can be preset through an external resistor. The innovative architecture with embedded SRAM is designed to support up to 1:8 time-multiplexing applications. Users only need to send the whole frame data once and to store in the embedded SRAM of the LED driver, instead of sending every time when the scan line is changed. It helps to save the data bandwidth and to achieve high grayscale with very low data clock rate. With scan-type Scrambled-PWM (S-PWM) technology, MBI5051 enhances PWM by scrambling the "on" time of each scan line into several "on" periods and sequentially drives each scan line for a short "on" period. The enhancement equivalently increases the visual refresh rate of scan-type LED displays. In addition, the innovative GCLK multiplier technique doubles visual refresh rate.

MBI5051 drives the corresponding LEDs to the brightness specified by image data. With MBI5051, all output channels can be built with 16-bit color depth (65,536 gray scales). When building a 16-bit color depth video, S-PWM technology reduces the flickers and improves the image fidelity.

Through compulsory error detection, MBI5051 detects individual LED for open-circuit errors without extra components. MBI5051 equipped an innovative cross elimination function, and it solves the cross phenomenon induced by failure LEDs. Besides, integrated ghost elimination circuit eases the ghost problems.

#### **Block Diagram**



Figure 1

#### **Pin Configuration**



#### **Terminal Description**

| Pin Name    | Function                                                                                                                              |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------|
| GND         | Ground terminal for control logic and current sink                                                                                    |
| SDI         | Serial-data input to the shift register                                                                                               |
| DCLK        | Clock input terminal used to shift data on rising edge and carries command information when LE is asserted.                           |
| LE          | Data strobe terminal and controlling command with DCLK                                                                                |
| OUT0 ~OUT15 | Constant current output terminals                                                                                                     |
| GCLK        | Gray scale clock terminal Clock input for gray scale. The gray scale display is counted by gray scale clock compared with input data. |
| SDO         | Serial-data output to the receiver-end SDI of next LED driver                                                                         |
| R-EXT       | Input terminal used to connect an external resistor for setting up output current for all output channels                             |
| VDD         | 3.3V/5V supply voltage terminal                                                                                                       |

### **Equivalent Circuits of Inputs and Outputs**

**GCLK, DCLK, SDI terminal** 



**LE Terminal** 



#### **SDO Terminal**



#### **Maximum Rating**

| Charac                       | teristic                                           | Symbol           | Rating                    | Unit |
|------------------------------|----------------------------------------------------|------------------|---------------------------|------|
| Supply Voltage               |                                                    | $V_{DD}$         | 0~7                       | V    |
| Input Pin Voltage (SDI, DCLK | , GCLK, LE)                                        | V <sub>IN</sub>  | -0.4~V <sub>DD</sub> +0.4 | V    |
| Sustaining Voltage at OUT Po | ort                                                | V <sub>DS</sub>  | -0.5~17                   | V    |
| Output Current               |                                                    | I <sub>OUT</sub> | +45                       | mA   |
| GND Terminal Current         |                                                    | I <sub>GND</sub> | 750                       | mA   |
| Power Dissipation            | GP Type                                            | Б                | 1.79                      | \A/  |
| (On 4 Layer PCB, Ta=25°C)*   | GFN Type                                           | $P_{D}$          | 3.19                      | W    |
| Thermal Resistance           | GP Type                                            |                  | 69.5                      | °CAM |
| (On 4 Layer PCB, Ta=25°C)*   | GFN Type                                           | $R_{th(j-a)}$    | 39.15                     | °C/W |
| Junction Temperature         |                                                    | $T_{j,max}$      | 150**                     | °C   |
| Operating Ambient Temperatu  | ıre                                                | T <sub>opr</sub> | -40~+85                   | °C   |
| Storage Temperature          |                                                    | T <sub>stg</sub> | -55~+150                  | °C   |
| ESD Rating                   | Human Body Mode<br>(MIL-STD-883H Method<br>3015.8) | НВМ              | Class 3A<br>(4KV)         | -    |
|                              | Machine Mode<br>(ANSI/ ESD S5.2-2009)              | MM               | Class M3<br>(350V)        | -    |

<sup>\*</sup>The PCB size is 76.2mm\*114.3mm in simulation. Please refer to JEDEC JESD51.

Note: The performance of thermal dissipation is strongly related to the size of thermal pad, thickness and layer numbers of the PCB. The empirical thermal resistance may be different from simulative value. User should plan for expected thermal dissipation performance by selecting package and arranging layout of the PCB to maximize the capability.

<sup>\*\*</sup>Operation at the maximum rating for extended periods may reduce the device reliability; therefore, the suggested junction temperature of the device is under 125°C.

for 1:8 Time-multiplexing Applications Electrical Characteristics ( $V_{DD}$ =5.0V, Ta=25°C)

|                                    | Characteris                 | tics                    | Symbol                                                      | Condition                                                   | on                     | Min.         | Тур.         | Max.     | Unit  |
|------------------------------------|-----------------------------|-------------------------|-------------------------------------------------------------|-------------------------------------------------------------|------------------------|--------------|--------------|----------|-------|
| Supply '                           | Voltage                     |                         | $V_{DD}$                                                    | -                                                           |                        | 4.5          | 5.0          | 5.5      | V     |
| Sustaini                           | ing Voltage at              | t OUT Ports             | $V_{DS}$                                                    | OUT0 ~ OUT15                                                |                        | -            | -            | 17.0     | V     |
|                                    |                             |                         | I <sub>OUT</sub>                                            | Refer to "Test Circuit Characteristics"                     | 2                      | -            | 45           | mA       |       |
| Output (                           | Current                     |                         | I <sub>OH</sub>                                             | SDO                                                         |                        | -            | -            | -1.0     | mA    |
|                                    |                             |                         | I <sub>OL</sub>                                             | SDO                                                         |                        | -            | -            | 1.0      | mA    |
| l / .                              | lte are                     | "H" level               | V <sub>IH</sub>                                             | Ta=-40~85°C                                                 |                        | $0.7xV_{DD}$ | -            | $V_{DD}$ | V     |
| Input Vo                           | oltage                      | "L" level               | V <sub>IL</sub>                                             | Ta=-40~85°C                                                 | GND                    | -            | $0.3xV_{DD}$ | V        |       |
| Output I                           | _eakage Curr                | ent                     | I <sub>OH</sub>                                             | V <sub>DS</sub> =17.0V                                      |                        | -            | -            | 0.5      | μA    |
| 0 1 1)                             |                             | 000                     | V <sub>OH</sub>                                             | I <sub>OH</sub> =-1.0mA                                     | V <sub>DD</sub> -0.4   | -            | -            | V        |       |
| Output \                           | Voltage                     | SDO                     | V <sub>OL</sub>                                             | I <sub>OL</sub> =+1.0mA                                     |                        | -            | -            | 0.4      | V     |
| Current Skew (Channel)             |                             |                         | dl <sub>OUT1</sub>                                          | I <sub>OUT</sub> =25mA<br>V <sub>DS</sub> =1.0V             | R <sub>ext</sub> =560Ω | -            | ±1.5         | ±2.5     | %     |
| Current                            | Skew (IC)                   |                         | dl <sub>OUT2</sub>                                          | $I_{OUT}$ =25mA<br>$V_{DS}$ =1.0V                           | R <sub>ext</sub> =560Ω | -            | ±1.5         | ±3.0     | %     |
|                                    | Current vs.<br>Voltage Regu | lation*                 | %/dV <sub>DS</sub>                                          | $V_{DS}$ within 1.0V and 3 $R_{ext}$ =560 $\Omega$ @25mA    | 3.0V                   | -            | ±0.1         | ±0.5     | % / V |
|                                    | Current vs.<br>Voltage Regu | ılation*                | %/dV <sub>DD</sub>                                          | $V_{DD}$ within 4.5V and $R_{ext}$ =560 $\Omega$ @25mA      | 5.5V                   | -            | ±1.0         | ±2.0     | % / V |
| LED Op                             | en Detection                | Threshold               | $V_{\text{OD,TH}}$                                          | -                                                           |                        | -            | 0.5          | -        | V     |
| Pull-dov                           | vn Resistor                 |                         | R <sub>IN</sub> (down)                                      | LE                                                          |                        | 250          | 450          | 800      | ΚΩ    |
|                                    | "Off"                       |                         | I <sub>DD</sub> (off) 1                                     | R <sub>ext</sub> =Open, OUT0 ~                              | OUT15 =Off             | -            | 3.4          | 6.0      |       |
| (SDI=DCLK=GCLK I <sub>DD</sub> (of |                             | I <sub>DD</sub> (off) 2 | $R_{\text{ext}}$ =560 $\Omega$ , $\overline{\text{OUT0}}$ ~ | OUT15 =Off                                                  | -                      | 7.7          | 12           |          |       |
| Supply<br>Current                  |                             |                         | I <sub>DD</sub> (off) 3                                     | $R_{ext}$ =360 $\Omega$ , $\overline{OUT0}$ ~               | OUT15 =Off             | -            | 9.7          | 15       | mA    |
|                                    | "On"<br>(SDI= DCLK=5MHz,    |                         |                                                             | $R_{\text{ext}}$ =560 $\Omega$ , $\overline{\text{OUT0}}$ ~ | -                      | 7.8          | 15           |          |       |
|                                    | GCLK=20MF                   |                         | I <sub>DD</sub> (on) 3                                      | R <sub>ext</sub> =360Ω,                                     | OUT15 =On              | -            | 9.8          | 20       |       |

<sup>\*</sup>One channel on.

## Electrical Characteristics (V<sub>DD</sub>=3.3V, Ta=25°C)

|          | Characteris                       | stics        | Symbol                  | Cone                                                        | dition                 | Min.                 | Тур. | Max.         | Unit  |
|----------|-----------------------------------|--------------|-------------------------|-------------------------------------------------------------|------------------------|----------------------|------|--------------|-------|
| Supply   | Voltage                           |              | $V_{DD}$                |                                                             | -                      | 3.0                  | 3.3  | 3.6          | V     |
| Sustain  | ing Voltage a                     | at OUT Ports | $V_{DS}$                | OUT0 ~ OUT15                                                | -                      | -                    | -    | 17.0         | V     |
|          |                                   |              | I <sub>OUT</sub>        | Refer to "Test Cir<br>Characteristics"                      | cuit for Electrical    | 2                    | -    | 30           | mA    |
| Output   | Current                           |              | I <sub>OH</sub>         | SDO                                                         |                        | -                    | ı    | -1.0         | mA    |
|          |                                   |              | I <sub>OL</sub>         | SDO                                                         |                        | 1                    | -    | 1.0          | mA    |
| Innut \/ | oltogo                            | "H" level    | V <sub>IH</sub>         | Ta=-40~85°C                                                 |                        | $0.7xV_{DD}$         | -    | $V_{DD}$     | V     |
| Input Vo | ollage                            | "L" level    | $V_{IL}$                | Ta=-40~85°C                                                 |                        | GND                  | -    | $0.3xV_{DD}$ | V     |
| Output   | Leakage Cur                       | rent         |                         | -                                                           | -                      | 0.5                  | μΑ   |              |       |
| Outout 1 | Output Voltage SDO                |              |                         | I <sub>OH</sub> =-1.0mA                                     |                        | V <sub>DD</sub> -0.4 | -    | -            | V     |
| Output   | Output Voltage SDO                |              |                         | I <sub>OL</sub> =+1.0mA                                     |                        | -                    | -    | 0.4          | V     |
| Current  | Skew (Chan                        | nnel)        | dl <sub>OUT1</sub>      | I <sub>OUT</sub> =25mA<br>V <sub>DS</sub> =1.0V             | R <sub>ext</sub> =560Ω | -                    | ±1.5 | ±2.5         | %     |
| Current  | Skew (IC)                         |              | dl <sub>OUT2</sub>      | $I_{OUT}$ =25mA<br>$V_{DS}$ =1.0V $R_{ext}$ =560 $\Omega$   |                        | -                    | ±1.5 | ±3.0         | %     |
|          | Current vs.<br>Voltage Regi       | ulation*     | %/dV <sub>DS</sub>      | V <sub>DS</sub> within 1.0V a<br>R <sub>ext</sub> =560Ω@25m |                        | -                    | ±0.1 | ±0.3         | % / V |
|          | Current vs.<br>Voltage Reg        | ulation*     | %/dV <sub>DD</sub>      | $V_{DD}$ within 3.0V a $R_{ext}$ =560 $\Omega$ @25m         |                        | -                    | ±1.0 | ±2.0         | % / V |
| LED Op   | en Detection                      | n Threshold  | $V_{\text{OD,TH}}$      | -                                                           |                        | -                    | 0.3  | -            | V     |
| Pull-dov | wn Resistor                       |              | R <sub>IN</sub> (down)  | LE                                                          |                        | 250                  | 450  | 800          | ΚΩ    |
|          | "Off"                             |              | I <sub>DD</sub> (off) 1 | R <sub>ext</sub> =Open, OUT                                 | 0 ~ OUT15 =Off         | -                    | 3.2  | 6            |       |
| Supply   | `                                 | =GCLK=0Hz)   | I <sub>DD</sub> (off) 2 | $R_{\text{ext}}$ =560 $\Omega$ , $\overline{\text{OUT}}$    |                        | -                    | 7.4  | 12           | mA    |
| Current  | "On" (SDI= DCLK=5MHz, GCLK=20MHz) |              | I <sub>DD</sub> (on) 2  | R <sub>ext</sub> =560Ω, OUT                                 | -                      | 7.4                  | 15   | ША           |       |

<sup>\*</sup>One channel on.

#### **Test Circuit for Electrical Characteristics**



Figure 2

Switching Characteristics (V<sub>DD</sub>=5.0V, Ta=25°C)

| Characteristics                        |                                 | Symbol                       | Condition                              | Min. | Тур. | Max.                                    | Unit |
|----------------------------------------|---------------------------------|------------------------------|----------------------------------------|------|------|-----------------------------------------|------|
|                                        | SDI - DCLK ↑                    | t <sub>SU0</sub>             |                                        | 5    | -    | -                                       | ns   |
| Catua Tima                             | LE↑ - DCLK↑                     | t <sub>SU1</sub>             |                                        | 8    | -    | - r - r - r - r - r - r - r - r - r - r | ns   |
| Setup Time                             | LE ↓ (Vsync) – GCLK             | t <sub>SU2</sub>             |                                        | 1200 | -    | -                                       | ns   |
|                                        | LE↓ - DCLK↑                     | t <sub>SU3</sub>             |                                        | 50   | -    | -                                       | ns   |
|                                        | DCLK↑ - SDI                     | t <sub>H0</sub>              |                                        | 6    | -    | -                                       | ns   |
| Hold Time                              | DCLK↑ - LE                      | t <sub>H1</sub>              |                                        | 8    | -    | -                                       | ns   |
|                                        | GCLK – LE ↑ (Vsync)             | t <sub>H2</sub>              |                                        | 300  | -    | -                                       | ns   |
|                                        | DCLK - SDO                      | t <sub>PD0</sub>             | V <sub>DD</sub> =5.0V                  | -    | 22   | 25                                      | ns   |
| Propagation Delay<br>Time              | GCLK – OUT2n **                 | t <sub>PD1</sub>             | $V_{DD}$ -5.0 V $V_{IH}$ = $V_{DD}$    | -    | 35   | -                                       | ns   |
| Time                                   | LE – SDO                        | t <sub>PD2</sub> ***         | $V_{IL}$ =GND $R_{ext}$ =1.4K $\Omega$ | -    | 30   | 40                                      | ns   |
| Staggered Delay of<br>Output           | OUT2n+1**                       | t <sub>DL1</sub>             | $V_{DS}=1V$ $R_L=300\Omega$            | -    | 5    | -                                       | ns   |
| Pulse Width                            | LE                              | $t_{w(LE)}$                  | C <sub>L</sub> =10pF                   | 15   | -    | -                                       | ns   |
| Command to Comma                       | nd                              | Tcc                          | $C_1$ =100nF<br>$C_2$ =10µF            | 50   | -    | -                                       | ns   |
| Data Clock Frequency                   | /                               | F <sub>DCLK</sub>            | C <sub>SDO</sub> =10pF                 | -    | -    | 30                                      | MHz  |
| Gray Scale Clock Free                  | quency***                       | F <sub>GCLK</sub>            | V <sub>LED</sub> =4.0V                 | -    | -    | 33                                      | MHz  |
| GCLK frequency<br>(when GCLK multiplie | r is enabled )                  | F <sub>GCLK</sub>            |                                        | -    | -    | 16.6                                    | MHz  |
| Min Clock(GCLK/ DCI                    | LK) Pulse Width****             | t <sub>W(CLK)</sub>          |                                        | 12   | -    | -                                       | ns   |
| Ratio of (GCLK freq)/                  | (DCLK freq)                     | R <sub>(GCLK/DCL</sub><br>K) |                                        | 20   | -    | -                                       | %    |
| Compulsory Error Det                   | ection Operation time*****      | t <sub>ERR-C</sub>           |                                        | 700  | -    | -                                       | ns   |
| Output Rise Time of Output Ports       |                                 | t <sub>OR</sub>              |                                        | -    | 15   | 25                                      | ns   |
| Output Fall Time of O                  | utput Fall Time of Output Ports |                              |                                        | -    | 15   | 25                                      | ns   |
| Dead Time                              |                                 | t <sub>dth</sub>             |                                        | 300  | -    | -                                       | ns   |
| Dead Time (Low state                   | 2)                              | t <sub>dtl</sub>             |                                        | 1200 | -    | _                                       | ns   |

<sup>\*</sup>Output waveforms have good uniformity among channels.

<sup>\*\*</sup> Refer to the Timing Waveform, where n=0, 1, 2, 3, 4, 5, 6, 7.

<sup>\*\*\*</sup>In timing of "configuration read", the next DCLK rising edge should be t<sub>PD2</sub> after LE's falling edge.

<sup>\*\*\*\*</sup>The Gray Scale Clock period must be 50% duty cycle when the function of GCLK multiplier is enabled.

<sup>\*\*\*\*\*\*</sup>Users have to leave more time than the maximum error detection time for the error detection.

Switching Characteristics (V<sub>DD</sub>=3.3V, Ta=25°C)

| Characteristics                                                                                                                                                                                                                                                 |                     | Symbol                 | Condition                                         | Min. | Тур. | Max. | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------|---------------------------------------------------|------|------|------|------|
|                                                                                                                                                                                                                                                                 | SDI - DCLK↑         | t <sub>SU0</sub>       |                                                   | 7    | -    | -    | ns   |
| Catura Tima                                                                                                                                                                                                                                                     | LE – DCLK ↑         | t <sub>SU1</sub>       |                                                   | 10   | -    | -    | ns   |
| Setup Time                                                                                                                                                                                                                                                      | LE ↓ (Vsync) – GCLK | t <sub>SU2</sub>       |                                                   | 1200 | -    | -    | ns   |
|                                                                                                                                                                                                                                                                 | LE↓ - DCLK↑         | t <sub>SU3</sub>       |                                                   | 52   | -    | -    | ns   |
|                                                                                                                                                                                                                                                                 | DCLK↑ - SDI         | t <sub>H0</sub>        |                                                   | 8    | -    | -    | ns   |
| Hold Time                                                                                                                                                                                                                                                       | DCLK↑ - LE          | t <sub>H1</sub>        |                                                   | 10   | -    | -    | ns   |
|                                                                                                                                                                                                                                                                 | GCLK – LE ↓ (Vsync) | t <sub>H2</sub>        |                                                   | 300  | -    | -    | ns   |
|                                                                                                                                                                                                                                                                 | DCLK - SDO          | t <sub>PD0</sub>       | \/ 0.0\/                                          | _    | 30   | 33   | ns   |
| Propagation Delay<br>Time                                                                                                                                                                                                                                       | GCLK - OUT2 *       | t <sub>PD1</sub>       | $V_{DD}$ =3.3 $V$<br>$V_{IH}$ = $V_{DD}$          | -    | 45   | -    | ns   |
| Time                                                                                                                                                                                                                                                            | LE – SDO            | t <sub>PD2</sub> ***   | V <sub>IL</sub> =GND                              | -    | 40   | 50   | ns   |
| Staggered Delay of<br>Output                                                                                                                                                                                                                                    | OUT2n+1**           | t <sub>DL1</sub>       | $R_{ext}$ =1.4KΩ<br>$V_{DS}$ =1V<br>$R_{L}$ =300Ω | _    | 8    | -    | ns   |
| Pulse Width                                                                                                                                                                                                                                                     | LE                  | t <sub>w(LE)</sub>     | C <sub>∟</sub> =10pF                              | 16   | -    | -    | ns   |
| Command to Comman                                                                                                                                                                                                                                               | ıd                  | tcc                    | $C_1$ =100nF<br>$C_2$ =10µF                       | 52   | -    | -    | ns   |
| Data Clock Frequency                                                                                                                                                                                                                                            |                     | F <sub>DCLK</sub>      | C <sub>SDO</sub> =10pF                            | -    | -    | 25   | MHz  |
| Gray Scale Clock Freq                                                                                                                                                                                                                                           | juency****          | F <sub>GCLK</sub>      | V <sub>LED</sub> =4.0V                            | -    | -    | 20   | MHz  |
| GCLK frequency<br>(when GCLK multiplier                                                                                                                                                                                                                         | · is enabled)       | F <sub>GCLK</sub>      |                                                   | -    | -    | 10   | MHz  |
|                                                                                                                                                                                                                                                                 | •                   | t <sub>W(CLK)</sub>    |                                                   | 13   | -    | -    | ns   |
| Ratio of (GCLK freq)/ (                                                                                                                                                                                                                                         | DCLK freq)          | R <sub>(GCLK/DCL</sub> |                                                   | 20   | -    | -    | %    |
| Ratio of (GCLK freq)/ (DCLK freq) Compulsory Error Detection Operation time*****                                                                                                                                                                                |                     | t <sub>ERR-C</sub>     |                                                   | 700  | -    | -    | ns   |
| ray Scale Clock Frequency****  CLK frequency when GCLK multiplier is enabled) lin Clock(GCLK/ DCLK) Pulse Width**** atio of (GCLK freq)/ (DCLK freq) ompulsory Error Detection Operation time** utput Rise Time of Output Ports utput Fall Time of Output Ports |                     | t <sub>OR</sub>        |                                                   | -    | 20   | 25   | ns   |
| Output Fall Time of Ou                                                                                                                                                                                                                                          | itput Ports         | t <sub>OF</sub>        |                                                   | -    | 20   | 25   | ns   |
| Dead Time                                                                                                                                                                                                                                                       |                     | tdth                   |                                                   | 300  | -    | -    | ns   |
| Dead Time (Low state)                                                                                                                                                                                                                                           | )                   | tdtl                   |                                                   | 1200 | -    | -    | ns   |

<sup>\*</sup>Output waveforms have good uniformity among channels.

<sup>\*\*</sup> Refer to the Timing Waveform, where n=0, 1, 2, 3, 4, 5, 6, 7.

<sup>\*\*\*</sup>In timing of "configuration read", the next DCLK rising edge should be  $t_{PD2}$  after LE's falling edge.

<sup>\*\*\*\*</sup>The Gray Scale Clock period must be 50% duty cycle when the function of GCLK multiplier is enabled.

<sup>\*\*\*\*\*\*</sup>Users have to leave more time than the maximum error detection time for the error detection.

### **Test Circuit for Switching Characteristics**



Figure 3

### **Timing Waveform**





#### **Control Command**

|                                  | Signa | als Combination                                | Description                                                                     |
|----------------------------------|-------|------------------------------------------------|---------------------------------------------------------------------------------|
| Command Name                     | LE    | Number of DCLK Rising Edge when LE is asserted | Action of Command                                                               |
| Stop Compulsory Error detection  | High  | 1                                              | Stop compulsory LED open detection.                                             |
| Data Latch                       | High  | 1                                              | Serial data are transferred to the input data buffers.                          |
| VSYNC                            | High  | 2                                              | Vertical Synchronal signal. Displaying frame will be updated to output channel. |
| Write Configuration 1*           | High  | 4                                              | Serial data are written to the configuration register.1                         |
| Read Configuration 1             | High  | 5                                              | Serial data are read from the configuration register.1                          |
| Start Compulsory Error detection | High  | 7                                              | Start compulsory LED open detection                                             |
| Write Configuration 2*           | High  | 8                                              | Serial data are written to the configuration register.2                         |
| Read Configuration 2             | High  | 9                                              | Serial data are read from the configuration register.2                          |
| Software Reset                   | High  | 10                                             | Reset the behavior of MBI5051 except the value of configuration registers.      |
| Pre-Active                       | High  | 14                                             | Pre-Active command needs to be sent before "Write Configuration" command.       |

<sup>\*</sup>Those commands can only be activated after Pre-Active command; otherwise, they will be invalid.

**Note:** When the power is on, Vsync command will be valid only after 16 times of "Data Latch" commands that have been sent in advance.

The following figures show the waveforms of commands which require or don't require "Pre-Active" ahead.

#### Commands which don't require Pre-Active ahead



#### **Commands which require Pre-Active ahead**



#### **Waveform of Commands**

The following figures show the waveforms of each command.

#### **Data Latch**



Data Latch command is used to latch the 16-bit shift register from SDI to internal SRAM buffer. When this command is received, the last 16 bits data before the falling edge of LE will be latched into SRAM, as shown in the above waveform, and MSB bit needs to be sent first.

#### **Vertical Sync (VSYNC)**



"VSYNC" command is used to update frame data on output channels (OUTC~OUT15). There are some timing limitations between signal "LE" and "GCLK"; and please refer to the section of "Vsync Command Operation" for details.

#### **Write Configuration**



"Write configuration" command is used to program the configuration register of MBI5051. The "Pre-Active" command must be sent in advance. When this command is received, the last 16 bits data before the falling edge of LE will be latched into configuration register, as shown in the above waveform, and MSB bit needs to be sent first.

#### **Read Configuration**



"Read configuration" command is used to read the configuration register of MBI5051. When this command is received, the 16-bit data of configuration register will be shifted out from SDO pin, as shown in the above waveform, and MSB bit will be shifted out first.

#### **Software Reset**



"Software reset" command makes MBI5051 go back to the initial state except configuration register value. After this command is received, the output channels will be turned off and will display again with last gray-scale value after new "Vsync" command is received.

### **Definition of Configuration Register 1**

| MSB |   |   |   |   |   |   |   |   |   |   |   |   |   |   | LSB |
|-----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|-----|
| F   | Е | D | C | В | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |

e.g. Default Value

| F | Е | D | С | В | Α | 9 | 8 | 7 | 6 | 5      | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|---|--------|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 101011 |   |   |   |   |   |

Default setting of configuration register is 16'h032B

| Bit | Attribute                     | Definition              | Value                                   | Function                                                                                                                                                                   |
|-----|-------------------------------|-------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F   | Read/ Write                   | Lower ghost             | 0 (Default)                             | 0: Disable                                                                                                                                                                 |
| ·   | rtodd, wiito                  | elimination             |                                         | 1: Enabled                                                                                                                                                                 |
| E~B | Reserved                      | Reserved                | 0000 (Default)                          | Reserved                                                                                                                                                                   |
| A-8 | Read/ Write                   | Number of scan lines    | 000<br>001<br>010<br>011 (Default)<br>~ | 000: 1 lines<br>001: 2 lines<br>010: 3 lines<br>011: 4 lines (default)<br>100: 5 lines<br>101: 6 lines<br>110: 7 lines<br>111: 8 lines                                     |
| 7   | Read/ Write                   | Grav scale mode         | 0 (Default)                             | The 65536 GCLKs (16-bit) PWM cycle is divided into 64 sections, each section has 1024 GCLKs.  The 16384 GCLKs (14-bit) PWM cycle is divided into 32 sections, each section |
|     | 7 Read/ Write Gray scale mode |                         | 1                                       | has 512 GCLKs. User still send 16bit data with 2 bit 0 in LSB bits. Ex.{14'h1234, 2'h0}.                                                                                   |
| 6   | Dood/ Write                   | CCL K multiplier        | 0 (Default)                             | GCLK multiplier disable                                                                                                                                                    |
| 6   | Read/ Write                   | GCLK multiplier         | 1                                       | GCLK multiplier enable                                                                                                                                                     |
| 5~0 | Read/ Write                   | Current gain adjustment | 000000~111111                           | 6'b101011 (Default) Allow 64-step programmable current gain from 12.5 % to 200%.                                                                                           |

## **Definition of Configuration Register 2**

| ľ | MSB |   |   |   |   |   |   |   |   |   |   |   |   |   |   | LSB |
|---|-----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|-----|
|   | F   | Е | D | С | В | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |

e.g. Default Value

| F | E | D | С | В | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |

Default setting of configuration register is 16'h1010

| Bit | Attribute  | Definition            | Value         | Function                                                                                       |
|-----|------------|-----------------------|---------------|------------------------------------------------------------------------------------------------|
| F∼B | Reserved   | Reserved              | Reserved      | Reserved                                                                                       |
| Α   | Read/Write | Double refresh rate   | 0(Default)    | 0: Disable<br>1: Enable                                                                        |
| 9~4 | Reserved   | Reserved              | Reserved      | Reserved                                                                                       |
| 3~1 | Read/Write | dim line compensation | 000 (Default) | 000: 0 ns, 100: 20ns<br>001: 5 ns, 101: 25ns<br>010: 10 ns, 110: 30ns<br>011: 15 ns, 111: 35ns |
| 0   | Reserved   | Reserved              | Reserved      | Reserved                                                                                       |

#### **Number of Scan Line**

MBI5051 supports 1 to 8 scan lines. Please set the configuration register1 bit [A:8] according to the application. The default value '011' is 4 scan lines.

#### **Gray Scale Mode and Scan-type S-PWM**

MBI5051 provides a selectable 16-bit or 14-bit gray scale by setting the configuration register1 bit [7]. The default value is set to '0' for 16-bit color depth. In 14-bit gray scale mode, users should still send 16-bit data with 2-bit '0' in LSB bits. For example, {14'h1234, 2'h0}.

MBI5051 has a smart S-PWM technology for scan type. With S-PWM, the total PWM cycles can be broken into MSB (Most Significant Bits) and LSB (Least Significant Bits) of gray scale cycles. The MSB information can be broken down into many refresh cycles to achieve overall same high bit resolution.

#### **GCLK Multiplier**

MBI5051 provides a GCLK multiplier function by setting the configuration register1 bit [6]. The default value is set to '0' for GCLK multiplier disable.

GCLK multiplier disabled (configuration register1 bit [6] = 0)

#### Display sequence of 64 scrambles



: Output ports are turned "on".

GCLK multiplier enabled (configuration register1 bit [6] = 1)

#### Display sequence of 64 scrambles



: Output ports are turned "on".

#### **Operation Principles**

Scan type application structure



The above figure shows the suggested application structure of scan type scheme with 16 scan lines. The gray-scale data are sent by pin "SDI and SDO" with the commands formed by pin "LE" and "DCLK". The output ports from 16 channels ( $\overline{OUT0} \sim \overline{OUT15}$ ) will output the PWM result for each scan line at different time, so there must be one "Switch" to multiplex for each scan line. The switching sequence and method and the command usage will be described in the application note.

#### **Constant Current**

In LED display application, MBI5051 provides nearly no variation in current from channel to channel and from IC to IC. This can be achieved by:

- 1) The maximuml current variation between channels is less than 2.5%, and that between ICs is less than ±3%
- 2) In addition, the current characteristic of output stage is flat and user can refer to the figure below. The output current can be kept constant regardless of the variations of LED forward voltages ( $V_F$ ). This guarantees LED to be performed on the same brightness as user's specification.





#### **Setting Output Current**

The output current ( $I_{OUT}$ ) is set by an external resistor,  $R_{ext}$ . The default relationship between  $I_{OUT}$  and  $R_{ext}$  is shown in the following figure.



Also, the output current can be calculated from the equation:

 $V_{R-EXT}$ =0.6Volt x G;  $I_{OUT}$ = ( $V_{R-EXT}/R_{ext}$ ) x G x 24

Whereas  $R_{ext}$  is the resistance of the external resistor connected to R-EXT terminal and  $V_{R-EXT}$  is its voltage. G is the digital current gain, which is set by the bit5 – bit0 of the configuration register. The default value of G is 1. The formula and setting for G are described in next section.

#### **Current Gain Adjustment**





The 6 bits (bit 5~bit 0) of the configuration register set the gain of output current, i.e., G. As total 6-bit in number, i.e., ranging from 6'b000000 to 6'b111111, these bits allow user to set the output current gain up to 64 levels. These bits can be further defined inside configuration register as follows:

| F | Е | D | С | В | Α | 9 | 8 | 7 | 6 | 5  | 4   | 3   | 2   | 1   | 0   |
|---|---|---|---|---|---|---|---|---|---|----|-----|-----|-----|-----|-----|
| 1 | - | - | - | - | - | 1 | - | - | - | НС | DA4 | DA3 | DA2 | DA1 | DA0 |

- 1. Bit 5 is HC bit. The setting is in low current band when HC=0, and in high current band when HC=1.
- 2. Bit 4 to bit 0 are DA4 ~ DA0.

The relationship between these bits and current gain G is:

HC=1, D=(65xG-33)/3

HC=0, D=(256xG-32)/3

and D in the above decimal numeration can be converted to its equivalent in binary form by the following equation:

D= DA4x2<sup>4</sup>+DA3x2<sup>3</sup>+DA2x2<sup>2</sup>+DA1x2<sup>1</sup>+DA0x2<sup>0</sup>

In other words, these bits can be looked as a floating number with 1-bit exponent HC and 5-bit mantissa DA4~DA0. For example,

HC=1, G=1.246, D=(65x1.246-33)/3=16

the D in binary form would be:

 $D=16=1x2^4+0x2^3+0x2^2+0x2^1+0x2^0$ 

The 6 bits (bit 5~bit 0) of the configuration register are set to 6'b110000.

#### **Package Power Dissipation (PD)**

The maximum allowable package power dissipation is determined as  $P_D(max) = (Tj-Ta)/R_{th(j-a)}$ . When 16 output channels are turned on simultaneously, the actual package power dissipation is

 $P_D(act)=(I_{DD}xV_{DD})+(I_{OUT}xDutyxV_{DS}x16)$ . Therefore, to keep  $P_D(act)\leq P_D(max)$ , the allowable maximum output current as a function of duty cycle is:

 $I_{OUT} \! = \! \{ \! [(Tj \! - \! Ta) / R_{th(j \! - \! a)}] \! - \! (I_{DD}xV_{DD}) \! \} / V_{DS} / Duty / 16, \text{ where } Tj \! = \! 150^{\circ}C.$ 

Please see the follow table for  $P_D$  and  $R_{th(j-a)}$  for different packages:

| Device Type | R <sub>th(j-a)</sub> (°C/W) | <b>P</b> <sub>D</sub> (W) |  |  |
|-------------|-----------------------------|---------------------------|--|--|
| GP          | 69.50                       | 1.79                      |  |  |
| GFN         | 39.15                       | 3.19                      |  |  |

The maximum power dissipation,  $P_D(max)=(Tj-Ta)/R_{th(j-a)}$ , decreases as the ambient temperature increases.



#### LED Supply Voltage (V<sub>LED</sub>)

MBI5051 is designed to operate with  $V_{DS}$  ranging from 0.4V to 1.0V (depending on  $I_{OUT}$ =0.5~20mA) considering the package power dissipating limits.  $V_{DS}$  may be higher enough to make  $P_{D~(act)} > P_{D~(max)}$  when  $V_{LED}$ =5V and  $V_{DS}$ = $V_{LED}$ - $V_F$ , in which  $V_{LED}$  is the load supply voltage. In this case, it is recommended to use the lowest possible supply voltage or to set an external voltage reducer,  $V_{DROP}$ .

A voltage reducer lets  $V_{DS}=(V_{LED}-V_F)-V_{DROP}$ .

Resistors or Zener diode can be used in the applications as shown in the following figures.





Figure 5

#### **Switching Noise Reduction**

LED drivers are frequently used in switch-mode applications which always behave with switching noise due to the parasitic inductance on PCB. To eliminate switching noise, refer to "Application Note for 8-bit and 16-bit LED Drivers-Overshoot".

#### Soldering Process of "Pb-free & Green" Package Plating\*

Macroblock has defined "Pb-Free & Green" to mean semiconductor products that are compatible with the current RoHS requirements and selected 100% pure tin (Sn) to provide forward and backward compatibility with both the current industry-standard SnPb-based soldering processes and higher-temperature Pb-free processes. Pure tin is widely accepted by customers and suppliers of electronic devices in Europe, Asia and the US as the lead-free surface finish of choice to replace tin-lead. Also, it adopts tin/lead (SnPb) solder paste, and please refer to the JEDEC J-STD-020C for the temperature of solder bath. However, in the whole Pb-free soldering processes and materials, 100% pure tin (Sn) will all require from 245oC to 260oC for proper soldering on boards, referring to JEDEC J-STD-020C as shown below.

For managing MSL3 Package, it should refer to JEDEC J-STD-020C about floor life management & refer to JEDEC J-STD-033C about re-bake condition while IC's floor life exceeds MSL3 limitation.



| Package Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm³<br>≧2000 |
|-------------------|--------------------------------|------------------------------------|---------------------|
| <1.6mm            | 260 +0 °C                      | 260 +0 °C                          | 260 +0 °C           |
| 1.6mm – 2.5mm     | 260 +0 °C                      | 250 +0 °C                          | 245 +0 °C           |
| ≧2.5mm            | 250 +0 °C                      | 245 +0 °C                          | 245 +0 °C           |

<sup>\*</sup>Note: For details, please refer to Macroblock's "Policy on Pb-free & Green Package".

### **Package Outline**



MBI5051 GP Outline Drawing



MBI5051GFN Outline Drawing

#### **Product Top Mark Information**



#### **Product Revision History**

|                   | <b>.</b>                   |
|-------------------|----------------------------|
| Datasheet Version | <b>Devise Version Code</b> |
| V1.00             | Α                          |
| V1.01             | Α                          |
| V1.02             | Α                          |
| V2.00             | В                          |
| V2.01             | В                          |

**Product Ordering Information** 

| Product Ordering Number* | RoHS Compliant Package Type | Weight (g) |  |
|--------------------------|-----------------------------|------------|--|
| MBI5051GP-B              | SSOP24L-150-0.64            | 0.11       |  |
| MBI5051GFN-B             | QFN24L-4*4-0.5              | 0.0379     |  |

<sup>\*</sup>Please place your order with the "product ordering number" information on your purchase order (PO).

# for 1:8 Time-multiplexing Applications **Disclaimer**

Macroblock reserves the right to make changes, corrections, modifications, and improvements to their products and documents or discontinue any product or service. Customers are advised to consult their sales representative for the latest product information before ordering. All products are sold subject to the terms and conditions supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. Macroblock's products are not designed to be used as components in device intended to support or sustain life or in military applications. Use of Macroblock's products in components intended for surgical implant into the body, or other applications in which failure of Macroblock's products could create a situation where personal death or injury may occur, is not authorized without the express written approval of the Managing Director of Macroblock. Macroblock will not be held liable for any damages or claims resulting from the use of its products in medical and military applications.

Related technologies applied to the product are protected by patents. All text, images, logos and information contained on this document is the intellectual property of Macroblock. Unauthorized reproduction, duplication, extraction, use or disclosure of the above mentioned intellectual property will be deemed as infringement.

### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for LED Display Drivers category:

Click to view products by MBI manufacturer:

Other Similar products are found below:

STP16CPP05XTTR SCT2027CSSG KP22306WGA KP1199AWPA KP1199BWPA WS9088AS7P GN1628T BCT3236EGH-TR
HT1628BRWZ KP1192SPA KP1182SPA KP1262FSPA KP1072LSPA KP1191SPA KP18001WPA KP1070LSPA KP1221SPA
KP107ALSPA GN1640T MBI5253GP-A MBI5124GM-B WS90561T S7P WS9821B S7P WS9032GS7P LYT3315D M08888G-11
M08890G-13 BCR420U SCT2001ASIG SCT2024CSOG SCT2024CSSG SCT2024CSTG SCT2167CSSG AL8400QSE-7 PR4401 PR4403
PCA9685PW STP16CPC05XTTR WS2821B PR4402 M08898G-13 RT8471GJ5 RT9284A-20GJ6E TLC59482DBQR ISL97634IRT14ZTK AW36413CSR LP5562TMX DLD101Q-7 WS2818B BCR401U