# 200V Low Charge Injection 8-Channel High Voltage Analog Switch

#### **Features**

- ► HVCMOS® technology for high performance
- ► Very low quiescent power dissipation (-10µA)
- Output on-resistance typically 11Ω
- Low parasitic capacitance
- ▶ DC to 50MHz small signal frequency response
- ► -60dB typical off-isolation at 5.0MHz
- ► CMOS logic circuitry for low power
- Excellent noise immunity
- Serial shift register logic control with latches
- ► Flexible operating supply voltages
- Surface mount packages

### **Applications**

- Medical ultrasound imaging
- ▶ Non-destructive evaluation

### **General Description**

The Supertex HV219 is a low switch resistance, low charge injection, 8-channel, 200V, analog switch integrated circuit (IC) intended primarily for medical ultrasound imaging. The device can also be used for NDE (non-destructive evaluation) applications. The HV219 is a lower switch resistance,  $11\Omega$  versus  $22\Omega$ , version of the Supertex HV20220 device. The lower switch resistance will help reduce insertion loss. It has the same pin configuration as that of the Supertex HV20220PJ and the HV20220FG.

The device is manufactured using Supertex's HVCMOS® (high voltage CMOS) technology with high voltage bilateral DMOS structures for the outputs and low voltage CMOS logic for the input control. The outputs are configured as eight independent single pole single throw 11 $\Omega$  analog switches. The input logic is an 8-bit serial to parallel shift register followed by an 8-bit parallel latch. The switch states are determined by the data in the latch. Logic high will correspond to a closed switch and logic low as an opened switch.

The HV219 is designed to operate on various combinations of high voltage supplies. For example the  $V_{\rm pp}$  and  $V_{\rm NN}$  supplies can be: +40V/-160V, +100V/-100V, or +160V/-40V. This allows the user to maximize the signal voltage for uni-polar negative, bi-polar, or uni-polar positive.

### **Block Diagram**



### **Ordering Information**

| Part Number    | Package Option | Packing   |
|----------------|----------------|-----------|
| HV219FG-G      | 48-Lead LQFP   | 250/Tray  |
| HV219FG-G M931 | 40-Leau LQFP   | 1000/Reel |
| HV219PJ-G      | 28-Lead PLCC   | 38/Tube   |
| HV219PJ-G M904 | Zo-Leau PLCC   | 500/Reel  |

<sup>-</sup>G denotes a lead (Pb)-free / RoHS compliant package

### **Absolute Maximum Ratings**

| Parameter                                          | Value                                        |
|----------------------------------------------------|----------------------------------------------|
| V <sub>DD</sub> logic power supply voltage         | -0.5V to +15V                                |
| V <sub>PP</sub> - V <sub>NN</sub> supply voltage   | 220V                                         |
| V <sub>PP</sub> positive high voltage supply       | -0.5V to V <sub>NN</sub> +200V               |
| V <sub>NN</sub> negative high voltage supply       | +0.5V to -200V                               |
| Logic input voltages                               | -0.5V to V <sub>DD</sub> +0.3V               |
| Analog signal range                                | $V_{_{\mathrm{NN}}}$ to $V_{_{\mathrm{PP}}}$ |
| Peak analog signal current/channel                 | 3.0A                                         |
| Storage temperature                                | -65°C to +150°C                              |
| Power dissipation:<br>28-Lead PLCC<br>48-Lead LQFP | 1.2W<br>1.0W                                 |

Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability. All voltages are referenced to device

### **Operating Conditions**

| Sym              | Parameter                          | Value                          |
|------------------|------------------------------------|--------------------------------|
| V <sub>DD</sub>  | Logic power supply voltage         | 4.5V to 13.2V                  |
| V <sub>PP</sub>  | Positive high voltage supply       | 40V to V <sub>NN</sub> +200V   |
| V <sub>NN</sub>  | Negative high voltage supply       | -40V to -160V                  |
| V <sub>IH</sub>  | High level input logic voltage     | $V_{DD}$ -1.5V to $V_{DD}$     |
| V <sub>IL</sub>  | Low-level input logic voltage      | 0V to 1.5V                     |
| V <sub>SIG</sub> | Analog signal voltage peak-to-peak | $V_{NN}$ +10V to $V_{PP}$ -10V |
| T <sub>A</sub>   | Operating free air temperature     | 0°C to 70°C                    |

### **Pin Configuration**





### **Product Marking**



Package may or may not include the following marks: Si or

#### 48-Lead LQFP



Package may or may not include the following marks: Si or

28-Lead PLCC

### **Typical Thermal Resistance**

| Package      | $oldsymbol{	heta}_{j_{oldsymbol{a}}}$ |
|--------------|---------------------------------------|
| 48-Lead LQFP | 52°C/W                                |
| 28-Lead PLCC | 48°C/W                                |

### **Power Up/Down Sequence**

- 1. Power up/down sequence is arbitrary except GND must be powered up first and powered down last. This applies for applications powering GND of the IC with different voltages.
- $V_{\rm SIG}$  must always be at or in between  $V_{\rm PP}$  and  $V_{\rm NN}$  or floating during power up/down transition. Rise and fall times of the power supplies  $V_{\rm DD}$ ,  $V_{\rm PP}$  and  $V_{\rm NN}$  should not be less than 1.0ms.

## DC Electrical Characteristics (over recommended operating conditions unless otherwise noted)

|                   |                                            | 0°C  |     | +25°C |      | +70°C |      |        |       |                                                                           |  |  |
|-------------------|--------------------------------------------|------|-----|-------|------|-------|------|--------|-------|---------------------------------------------------------------------------|--|--|
| Sym               | Parameter                                  | Min  | Max | Min   | Тур  | Max   | Min  | Max    | Units | Conditions                                                                |  |  |
|                   |                                            | -    | 15  | -     | 13   | 19    | -    | 24     |       | $I_{SIG} = 5.0 \text{mA}$ $V_{PP} = +40 \text{V}$                         |  |  |
|                   |                                            | -    | 13  | -     | 11   | 14    | -    | 16     |       | $I_{SIG} = 200 \text{mA}$ $V_{NN}^{PP} = -160 \text{V}$                   |  |  |
|                   | Small signal switch                        | -    | 13  | -     | 11   | 14    | -    | 15     |       | $I_{SIG} = 5.0 \text{mA}$ $V_{PP} = +100 \text{V}$                        |  |  |
| R <sub>ons</sub>  | on-resistance                              | -    | 9.0 | -     | 9.0  | 12    | -    | 14     | Ω     | $I_{SIG} = 200 \text{mA}$ $V_{NN} = -100 \text{V}$                        |  |  |
|                   |                                            | -    | 12  | -     | 10   | 13    | -    | 15     |       | $I_{SIG} = 5.0 \text{mA}$ $V_{PP} = +160 \text{V}$                        |  |  |
|                   |                                            | -    | 11  | -     | 8    | 13    | -    | 14     |       | $I_{SIG} = 200 \text{mA}$ $V_{NN} = -40 \text{V}$                         |  |  |
| ΔR <sub>ons</sub> | Small signal switch on-resistance matching | -    | 20  | -     | 5.0  | 20    | -    | 20     | %     | $I_{SIG} = 5.0 \text{mA}, V_{PP} = +100 \text{V}, V_{NN} = -100 \text{V}$ |  |  |
| R <sub>ONL</sub>  | Large signal switch on-resistance          | -    | -   | -     | 8.0  | -     | -    | -      | Ω     | $V_{SIG} = V_{PP} - 10V, I_{SIG} = 1.0A$                                  |  |  |
| I <sub>SOL</sub>  | Switch off leakage per switch              | -    | 5.0 | -     | 1.0  | 10    | -    | 15     | μΑ    | V <sub>SIG</sub> = V <sub>PP</sub> -10V & V <sub>NN</sub> +10V            |  |  |
| V <sub>os</sub>   | DC offset switch off                       | -    | 300 | -     | 100  | 300   | -    | 300    | mV    | $R_{LOAD} = 100k\Omega$                                                   |  |  |
| os                | DC offset switch on                        | -    | 500 | -     | 100  | 500   | -    | 500    | mV    | $R_{LOAD} = 100k\Omega$                                                   |  |  |
| l <sub>PPQ</sub>  | Quiescent V <sub>PP</sub> supply current   | -    | -   | -     | 10   | 50    | -    | -      | μA    | All switches off                                                          |  |  |
| I <sub>NNQ</sub>  | Quiescent V <sub>NN</sub> supply current   | _    | -   | -     | -10  | -50   | -    | -      | μA    | All switches off                                                          |  |  |
| I <sub>PPQ</sub>  | Quiescent V <sub>PP</sub> supply current   | -    | -   | -     | 10   | 50    | -    | -      | μA    | All switches on,<br>I <sub>sw</sub> = 5.0mA                               |  |  |
| I <sub>NNQ</sub>  | Quiescent V <sub>NN</sub> supply current   | -    | -   | -     | -10  | -50   | -    | -      | μA    | All switches on,<br>I <sub>sw</sub> = 5.0mA                               |  |  |
| I <sub>sw</sub>   | Switch output peak current                 | -    | 3.0 | -     | 3.0  | 2.0   | -    | 2.0    | Α     | V <sub>SIG</sub> duty cycle < 0.1%                                        |  |  |
| f <sub>sw</sub>   | Output switch frequency                    | _    | -   | -     | -    | 50    | -    | -      | kHz   | Duty cycle = 50%                                                          |  |  |
|                   |                                            | -    | 6.5 | -     | -    | 7.0   | -    | 8.0    |       | $V_{PP} = +40V$ All output switches                                       |  |  |
| I <sub>PP</sub>   | Average V <sub>PP</sub> supply current     | -    | 4.0 | -     | -    | 5.0   | -    | 5.5    | mA    | $V_{PP} = +100V$ are turning on and off                                   |  |  |
|                   |                                            | -    | 4.0 | -     | -    | 5.0   | -    | 5.5    |       | $V_{PP} = +160V$ at 50kHz<br>$V_{NN} = -40V$ with no load                 |  |  |
|                   |                                            | -    | 6.5 | -     | -    | 7.0   | -    | 8.0    |       | $V_{PP} = +40V$ All output switches                                       |  |  |
| I <sub>NN</sub>   | Average V <sub>NN</sub> supply current     | -    | 4.0 | -     | -    | 5.0   | -    | 5.5    | mA    | $V_{PP} = +100V$ are turning $V_{NN} = -100V$ on and off                  |  |  |
|                   |                                            | -    | 4.0 | -     | -    | 5.0   | -    | 5.5    |       | $V_{PP} = +160V$ at 50kHz<br>$V_{NN} = -40V$ with no load                 |  |  |
| I <sub>DD</sub>   | Average V <sub>DD</sub> supply current     | -    | 4.0 | -     | -    | 4.0   | -    | 4.0 mA |       | $f_{CLK} = 5.0MHz, V_{DD} = 5.0V$                                         |  |  |
| I <sub>DDQ</sub>  | Quiescent V <sub>DD</sub> supply current   | -    | 10  | -     | -    | 10    | -    | 10     | μA    | All logic inputs are static                                               |  |  |
| I <sub>SOR</sub>  | Data out source current                    | 0.45 | -   | 0.45  | 0.70 | -     | 0.40 | -      | mA    | $V_{OUT} = V_{DD} - 0.7V$                                                 |  |  |
| ISINK             | Data out sink current                      | 0.45 | -   | 0.45  | 0.70 | -     | 0.40 | -      | mA    | V <sub>OUT</sub> = 0.7V                                                   |  |  |
| C <sub>IN</sub>   | Large input capacitance                    | -    | 10  | _     | -    | 10    | -    | 10     | pF    |                                                                           |  |  |

# AC Electrical Characteristics (over recommended operating conditions, $V_{DD} = 5.0V$ , unless otherwise noted)

|                      |                                       | 0°C |     | +25°C |      | +70°C      |     |     |       |                                                                           |
|----------------------|---------------------------------------|-----|-----|-------|------|------------|-----|-----|-------|---------------------------------------------------------------------------|
| Sym                  | Parameter                             | Min | Max | Min   | Тур  | Max        | Min | Max | Units | Conditions                                                                |
| t <sub>sd</sub>      | Set-up time before LE rises           | 150 | -   | 150   | -    | -          | 150 | -   | ns    |                                                                           |
| t <sub>WLE</sub>     | Time width of LE                      | 150 | -   | 150   | -    | -          | 150 | -   | ns    |                                                                           |
| t <sub>DO</sub>      | Clock delay time to data out          | -   | 150 | -     | -    | 150        | -   | 150 | ns    |                                                                           |
| t <sub>wcl</sub>     | Time width of CL                      | 150 | -   | 150   | -    | -          | 150 | -   | ns    |                                                                           |
| t <sub>su</sub>      | Set-up time data to clock             | 15  | -   | 15    | 8.0  | -          | 20  | -   | ns    |                                                                           |
| t <sub>H</sub>       | Hold time data from clock             | 35  | -   | 35    | -    | -          | 35  | -   | ns    |                                                                           |
| f <sub>CLK</sub>     | Clock frequency                       | -   | 5.0 | -     | -    | 5.0        | ı   | 5.0 | MHz   | 50% duty cycle,<br>$f_{DATA} = f_{CLK}/2$                                 |
| tr, tf               | Clock rise and fall times             | -   | 50  | -     | -    | 50         | -   | 50  | ns    |                                                                           |
| T <sub>ON</sub>      | Turn-on time                          | -   | 5.0 | -     | -    | 5.0        | -   | 5.0 | μs    | $V_{SIG} = V_{PP} - 10V$                                                  |
| T <sub>OFF</sub>     | Turn-off time                         | -   | 5.0 | -     | -    | 5.0        | -   | 5.0 | μs    | $R_{LOAD}^{SIG} = 10k\Omega$                                              |
|                      |                                       | -   | 20  | -     | -    | 20         | -   | 20  |       | $V_{PP} = +40V, V_{NN} = -160V$                                           |
| dv/dt                | Maximum V <sub>SIG</sub> slew rate    | -   | 20  | -     | -    | 20         | -   | 20  | V/ns  | $V_{PP} = +100V, V_{NN} = -100V$                                          |
|                      |                                       | -   | 20  | -     | -    | 20         | -   | 20  |       | $V_{pp} = +160V, V_{NN} = -40V$                                           |
| K <sub>o</sub>       | Off isolation                         | -30 | -   | -30   | -33  | -          | -   | -   | dB    | f = 5.0MHz,<br>1.0KΩ//15pF load                                           |
|                      |                                       | -58 | -   | -58   | -    | -          | -   | -   |       | f = 5.0MHz, 50Ω load                                                      |
| K <sub>CR</sub>      | Switch crosstalk                      | -   | -   | -60   | -    | -          | -   | -   | dB    | f = 5.0MHz, 50Ω load                                                      |
| I <sub>ID</sub>      | Output switch isolation diode current | -   | 300 | -     | -    | 300        | -   | 300 | mA    | 300ns pulse width,<br>2% duty cycle                                       |
| C <sub>SG(OFF)</sub> | Off capacitance SW to GND             | 14  | 25  | 14    | 20   | 25         | 14  | 25  | pF    | 0V, f = 1.0MHz                                                            |
| C <sub>SG(ON)</sub>  | On capacitance SW to GND              | 40  | 60  | 40    | 50   | 60         | 40  | 60  | pF    | 0V, f = 1.0MHz                                                            |
| +V <sub>SPK</sub>    |                                       | -   | -   | -     | -    | 150        | -   | -   |       | V <sub>PP</sub> = +40V,                                                   |
| -V <sub>SPK</sub>    |                                       | -   | -   | -     | -    | 200        | -   | -   |       | $V_{NN}^{rr}$ = -160V, $R_{LOAD}$ = 50 $\Omega$                           |
| +V <sub>SPK</sub>    | Output voltage spike                  | -   | -   | -     | -    | 150        | -   | -   | mV    | $V_{pp} = +100V,$                                                         |
| -V <sub>SPK</sub>    |                                       | -   | -   | -     | -    | 200<br>150 | -   | -   |       | $V_{NN} = -100V, R_{LOAD} = 50\Omega$                                     |
| +V <sub>SPK</sub>    |                                       |     | _   | _     | _    | 200        |     | _   |       | $V_{PP} = +160V,$<br>$V_{NN} = -40V, R_{LOAD} = 50\Omega$                 |
| SPK                  | SPK                                   |     | -   | -     | 1450 | -          | -   | -   |       | $V_{PP} = +40V,$<br>$V_{NN} = -160V, V_{SIG} = 0V$                        |
| QC                   | Charge injection                      | -   | -   | -     | 1050 | -          | -   | -   | рС    | $V_{PP} = +100V,$<br>$V_{NN} = -100V, V_{SIG} = 0V$                       |
|                      |                                       | -   | -   | -     | 550  | -          | -   | -   |       | V <sub>PP</sub> = +160V,<br>V <sub>NN</sub> = -40V, V <sub>SIG</sub> = 0V |

#### **Truth Table**

| ·  | Da | ata in | 8-Bit | Shift I | Regist | ter |    | LE | CI |     |     | Ou  | tput Sv  | vitch St | ate |     |     |
|----|----|--------|-------|---------|--------|-----|----|----|----|-----|-----|-----|----------|----------|-----|-----|-----|
| D0 | D1 | D2     | D3    | D4      | D5     | D6  | D7 | LE | CL | SW0 | SW1 | SW2 | SW3      | SW4      | SW5 | SW6 | SW7 |
| L  |    |        |       |         |        |     |    | L  | L  | OFF |     |     |          |          |     |     |     |
| Н  |    |        |       |         |        |     |    | L  | L  | ON  |     |     |          |          |     |     |     |
|    | L  |        |       |         |        |     |    | L  | L  |     | OFF |     |          |          |     |     |     |
|    | Н  |        |       |         |        |     |    | L  | L  |     | ON  |     |          |          |     |     |     |
|    |    | L      |       |         |        |     |    | L  | L  |     |     | OFF |          |          |     |     |     |
|    |    | Н      |       |         |        |     |    | L  | L  |     |     | ON  |          |          |     |     |     |
|    |    |        | L     |         |        |     |    | L  | L  |     |     |     | OFF      |          |     |     |     |
|    |    |        | Н     |         |        |     |    | L  | L  |     |     |     | ON       |          |     |     |     |
|    |    |        |       | L       |        |     |    | L  | L  |     |     |     |          | OFF      |     |     |     |
|    |    |        |       | Н       |        |     |    | L  | L  |     |     |     |          | ON       |     |     |     |
|    |    |        |       |         | L      |     |    | L  | L  |     |     |     |          |          | OFF |     |     |
|    |    |        |       |         | Н      |     |    | L  | L  |     |     |     |          |          | ON  |     |     |
|    |    |        |       |         |        | L   |    | L  | L  |     |     |     |          |          |     | OFF |     |
|    |    |        |       |         |        | Н   |    | L  | L  |     |     |     |          |          |     | ON  |     |
|    |    |        |       |         |        |     | L  | L  | L  |     |     |     |          |          |     |     | OFF |
|    |    |        |       |         |        |     | Н  | L  | L  |     |     |     |          |          |     |     | ON  |
| Х  | Х  | Х      | Х     | Х       | Х      | Х   | Х  | Н  | L  |     |     | Н   | old Prev | ious Sta | ate |     |     |
| Х  | Х  | Х      | Х     | Х       | Х      | Х   | Х  | Х  | Н  | OFF | OFF | OFF | OFF      | OFF      | OFF | OFF | OFF |

#### Notes:

- 1. The eight switches operate independently.
- 2. Serial data is clocked in on the L to H transition clock.
- 3. The switches go to a state retaining their present condition at the rising edge of the  $\overline{LE}$ .
- 4. When  $\overline{LE}$  is low, the shift register data flows through the latch.
- 5. Shift register clocking has no effect on the switch states if  $\overline{LE}$  is high.
- 6. The clear input overrides all other inputs.

## **Logic Timing Waveforms**



### **Test Circuits**



# Pin Description 48-Lead LQFP

| Pin | Name |
|-----|------|
| 1   | SW5  |
| 2   | NC   |
| 3   | SW4  |
| 4   | NC   |
| 5   | SW4  |
| 6   | NC   |
| 7   | NC   |
| 8   | SW3  |
| 9   | NC   |
| 10  | SW3  |
| 11  | NC   |
| 12  | SW2  |

| Pin | Name |
|-----|------|
| 13  | NC   |
| 14  | SW2  |
| 15  | NC   |
| 16  | SW1  |
| 17  | NC   |
| 18  | SW1  |
| 19  | NC   |
| 20  | SW0  |
| 21  | NC   |
| 22  | SW0  |
| 23  | NC   |
| 24  | VPP  |

| Pin | Name |
|-----|------|
| 25  | VNN  |
| 26  | NC   |
| 27  | NC   |
| 28  | GND  |
| 29  | VDD  |
| 30  | NC   |
| 31  | NC   |
| 32  | NC   |
| 33  | DIN  |
| 34  | CLK  |
| 35  | ĪĒ   |
| 36  | CLR  |

| Pin | Name |
|-----|------|
| 37  | DOUT |
| 38  | NC   |
| 39  | SW7  |
| 40  | NC   |
| 41  | SW7  |
| 42  | NC   |
| 43  | SW6  |
| 44  | NC   |
| 45  | SW6  |
| 46  | NC   |
| 47  | SW5  |
| 48  | NC   |

# Pin Description 28-Lead PLCC

| Pin | Name |
|-----|------|
| 1   | SW3  |
| 2   | SW3  |
| 3   | SW2  |
| 4   | SW2  |
| 5   | SW1  |
| 6   | SW1  |
| 7   | SW0  |

| Pin | Name |
|-----|------|
| 8   | SW0  |
| 9   | NC   |
| 10  | VPP  |
| 11  | NC   |
| 12  | VNN  |
| 13  | GND  |
| 14  | VDD  |

| Pin | Name |  |  |  |  |
|-----|------|--|--|--|--|
| 15  | NC   |  |  |  |  |
| 16  | DIN  |  |  |  |  |
| 17  | CLK  |  |  |  |  |
| 18  | ĪĒ   |  |  |  |  |
| 19  | CL   |  |  |  |  |
| 20  | DOUT |  |  |  |  |
| 21  | SW7  |  |  |  |  |

| Pin | Name |
|-----|------|
| 22  | SW7  |
| 23  | SW6  |
| 24  | SW6  |
| 25  | SW5  |
| 26  | SW5  |
| 27  | SW4  |
| 28  | SW4  |

# 48-Lead LQFP Package Outline (FG)

## 7.00x7.00mm body, 1.60mm height (max), 0.50mm pitch



#### Note:

A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.

| Symbo          | ol  | Α     | A1   | A2   | b    | D     | D1    | E     | E1    | е           | L    | L1          | L2          | θ          |
|----------------|-----|-------|------|------|------|-------|-------|-------|-------|-------------|------|-------------|-------------|------------|
| Dimension (mm) | MIN | 1.40* | 0.05 | 1.35 | 0.17 | 8.80* | 6.80* | 8.80* | 6.80* | 0.50<br>BSC | 0.45 | 1.00<br>REF | 0.25<br>BSC | <b>0</b> ° |
|                | NOM | -     | -    | 1.40 | 0.22 | 9.00  | 7.00  | 9.00  | 7.00  |             | 0.60 |             |             | 3.5°       |
|                | MAX | 1.60  | 0.15 | 1.45 | 0.27 | 9.20* | 7.20* | 9.20* | 7.20* |             | 0.75 |             |             | <b>7</b> ° |

JEDEC Registration MS-026, Variation BBC, Issue D, Jan. 2001.

\* This dimension is not specified in the JEDEC drawing.

Drawings are not to scale.

Supertex Doc. #: DSPD-48LQFPFG Version, D041309.

## 28-Lead PLCC Package Outline (PJ)

.453x.453in. body, .180in. height (max), .050in. pitch



#### Notes:

- A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.
- 2. Actual shape of this feature may vary.

| Symbol                |     | Α    | <b>A1</b> | A2   | b    | b1   | D    | D1   | E    | E1   | е           | R    |
|-----------------------|-----|------|-----------|------|------|------|------|------|------|------|-------------|------|
| Dimension<br>(inches) | MIN | .165 | .090      | .062 | .013 | .026 | .485 | .450 | .485 | .450 |             | .025 |
|                       | NOM | .172 | .105      | -    | -    | -    | .490 | .453 | .490 | .453 | .050<br>BSC | .035 |
|                       | MAX | .180 | .120      | .083 | .021 | .032 | .495 | .456 | .495 | .456 |             | .045 |

JEDEC Registration MS-018, Variation AB, Issue A, June, 1993.

Drawings not to scale.

Supertex Doc. #: DSPD-28PLCCPJ, Version B031111.

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="http://www.supertex.com/packaging.html">http://www.supertex.com/packaging.html</a>.)

**Supertex inc.** does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." **Supertex inc.** does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the **Supertex inc.** (website: http://www.supertex.com)

©2013 **Supertex inc.** All rights reserved. Unauthorized use or reproduction is prohibited.

### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Analogue Switch ICs category:

Click to view products by Microchip manufacturer:

Other Similar products are found below:

FSA3051TMX NLAS4684FCTCG NLAS5223BLMNR2G NLX2G66DMUTCG 425541DB 425528R 099044FB NLAS5123MNR2G
PI5A4157CEX NLAS4717EPFCT1G PI5A3167CCEX SLAS3158MNR2G PI5A392AQE PI5A4157ZUEX PI5A3166TAEX FSA634UCX
XS3A1T3157GMX TC4066BP(N,F) DG302BDJ-E3 PI5A100QEX HV2605FG-G HV2301FG-G RS2117YUTQK10 RS2118YUTQK10
RS2227XUTQK10 ADG452BRZ-REEL7 MAX4066ESD+ MAX391CPE+ MAX4730EXT+T MAX314CPE+ BU4066BCFV-E2
MAX313CPE+ BU4S66G2-TR NLASB3157MTR2G TS3A4751PWR NLAST4599DFT2G NLAST4599DTT1G DG300BDJ-E3
DG2503DB-T2-GE1 TC4W53FU(TE12L,F) HV2201FG-G 74HC2G66DC.125 DG3257DN-T1-GE4 ADG619BRMZ-REEL
ADG1611BRUZ-REEL7 DG2535EDQ-T1-GE3 LTC201ACN#PBF 74LV4066DB,118 ISL43410IUZ FSA2275AUMX