# **MCP3221**

# Low Power 12-Bit A/D Converter With I<sup>2</sup>C<sup>TM</sup> Interface

#### **Features**

- 12-bit resolution
- ±1 LSB DNL, ±2 LSB INL max.
- 250 µA max conversion current
- 5 nA typical standby current, 1 µA max.
- I<sup>2</sup>C<sup>™</sup>-compatible serial interface
  - 100 kHz I<sup>2</sup>C Standard Mode
  - 400 kHz I<sup>2</sup>C Fast Mode
- Up to 8 devices on a single 2-Wire bus
- 22.3 ksps in I<sup>2</sup>C Fast Mode
- · Single-ended analog input channel
- · On-chip sample and hold
- On-chip conversion clock
- Single-supply specified operation: 2.7V to 5.5V
- Temperature range:
  - Industrial: -40°C to +85°C
  - Extended: -40°C to +125°C
- Small SOT-23-5 package

#### **Applications**

- · Data Logging
- Multi-zone Monitoring
- Hand-Held Portable Applications
- · Battery-Powered Test Equipment
- · Remote or Isolated Data Acquisition

### Package Type



#### **Description**

The Microchip Technology Inc. MCP3221 is a successive approximation A/D converter with 12-bit resolution. Available in the SOT-23-5 package, this device provides one single-ended input with very low power consumption. Based on an advanced CMOS technology, the MCP3221 provides a low maximum conversion current and standby current of 250  $\mu A$  and 1  $\mu A$ , respectively. Low current consumption, combined with the small SOT-23 package, make this device ideal for battery-powered and remote data acquisition applications.

Communication to the MCP3221 is performed using a 2-wire, I<sup>2</sup>C compatible interface. Standard (100 kHz) and Fast (400 kHz) I<sup>2</sup>C modes are available with the device. An on-chip conversion clock enables independent timing for the I<sup>2</sup>C and conversion clocks. The device is also addressable, allowing up to eight devices on a single 2-wire bus.

The MCP3221 runs on a single supply voltage that operates over a broad range of 2.7V to 5.5V. This device also provides excellent linearity of  $\pm 1$  LSB differential non-linearity and  $\pm 2$  LSB integral non-linearity, maximum.

### **Functional Block Diagram**



# 1.0 ELECTRICAL CHARACTERISTICS

# **Absolute Maximum Ratings †**

| V <sub>DD</sub>                         | 7.0V                          |
|-----------------------------------------|-------------------------------|
| Analog input pin w.r.t. V <sub>SS</sub> | 0.6V to V <sub>DD</sub> +0.6V |
| SDA and SCL pins w.r.t. V <sub>SS</sub> | 0.6V to V <sub>DD</sub> +1.0V |
| Storage temperature                     | 65°C to +150°C                |
| Ambient temp. with power applied        | 65°C to +125°C                |
| Maximum Junction Temperature            | 150°C                         |
| ESD protection on all pins (HBM)        | ≥ 4 kV                        |

† Stresses above those listed under "Maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

#### DC ELECTRICAL SPECIFICATIONS

 Electrical Characteristics: Unless otherwise noted, all parameters apply at  $V_{DD} = 5.0V$ ,  $V_{SS} = GND$ ,  $R_{PU} = 2 kΩ$ 
 $T_{AMB} = -40$ °C to +85°C,  $I^2$ C Fast Mode Timing:  $f_{SCL} = 400$  kHz (Note 3).

 Parameters
 Sym
 Min
 Typ
 Max
 Units
 Conditions

| Parameters                           | Sym                                   | Min                   | Тур                  | Max                  | Units | Conditions                                               |
|--------------------------------------|---------------------------------------|-----------------------|----------------------|----------------------|-------|----------------------------------------------------------|
| DC Accuracy                          |                                       |                       |                      |                      |       |                                                          |
| Resolution                           |                                       |                       | 12                   |                      | bits  |                                                          |
| Integral Nonlinearity                | INL                                   | _                     | ±0.75                | ±2                   | LSB   |                                                          |
| Differential Nonlinearity            | DNL                                   |                       | ±0.5                 | ±1                   | LSB   | No missing codes                                         |
| Offset Error                         |                                       | -                     | ±0.75                | ±2                   | LSB   |                                                          |
| Gain Error                           |                                       |                       | -1                   | ±3                   | LSB   |                                                          |
| Dynamic Performance                  |                                       |                       |                      |                      |       |                                                          |
| Total Harmonic Distortion            | THD                                   | _                     | -82                  | _                    | dB    | V <sub>IN</sub> = 0.1V to 4.9V @ 1 kHz                   |
| Signal-to-Noise and Distortion       | SINAD                                 | -                     | 72                   |                      | dB    | V <sub>IN</sub> = 0.1V to 4.9V @ 1 kHz                   |
| Spurious-Free Dynamic Range          | SFDR                                  | 1                     | 86                   |                      | dB    | $V_{IN} = 0.1V \text{ to } 4.9V @ 1 \text{ kHz}$         |
| Analog Input                         |                                       |                       |                      |                      |       |                                                          |
| Input Voltage Range                  |                                       | V <sub>SS</sub> -0.3  | _                    | V <sub>DD</sub> +0.3 | V     | $2.7 \text{V} \leq \text{V}_{DD} \leq 5.5 \text{V}$      |
| Leakage Current                      |                                       | -1                    | _                    | +1                   | μΑ    |                                                          |
| SDA/SCL (open-drain output):         |                                       |                       |                      |                      |       |                                                          |
| Data Coding Format                   |                                       | St                    | traight Bina         | ıry                  |       |                                                          |
| High-level input voltage             | $V_{IH}$                              | $0.7~\mathrm{V_{DD}}$ | _                    |                      | V     |                                                          |
| Low-level input voltage              | $V_{IL}$                              |                       | _                    | 0.3 V <sub>DD</sub>  | >     |                                                          |
| Low-level output voltage             | $V_{OL}$                              | -                     | _                    | 0.4                  | V     | $I_{OL} = 3 \text{ mA}, R_{PU} = 1.53 \text{ k}\Omega$   |
| Hysteresis of Schmitt trigger inputs | $V_{HYST}$                            | 1                     | 0.05 V <sub>DD</sub> |                      | >     | f <sub>SCL</sub> = 400 kHz only                          |
| Input leakage current                | ILI                                   | -1                    | _                    | +1                   | μΑ    | $V_{IN} = 0.1 V_{DD}$ and $0.9 V_{DD}$                   |
| Output leakage current               | $I_{LO}$                              | -1                    | _                    | +1                   | μA    | $V_{OUT} = 0.1 V_{SS}$ and $0.9 V_{DD}$                  |
| Pin capacitance (all inputs/outputs) | C <sub>IN</sub> ,<br>C <sub>OUT</sub> | _                     | _                    | 10                   | pF    | T <sub>AMB</sub> = 25°C, f = 1 MHz;<br>( <b>Note 2</b> ) |
| Bus Capacitance                      | C <sub>B</sub>                        | _                     | _                    | 400                  | pF    | SDA drive low, 0.4V                                      |

- **Note 1:** "Sample time" is the time between conversions once the address byte has been sent to the converter. Refer to Figure 5-6.
  - 2: This parameter is periodically sampled and not 100% tested.
  - 3:  $R_{PU}$  = Pull-up resistor on SDA and SCL.
  - **4:** SDA and SCL =  $V_{SS}$  to  $V_{DD}$  at 400 kHz.
  - 5: t<sub>ACQ</sub> and t<sub>CONV</sub> are dependent on internal oscillator timing. See Figure 5-5 and Figure 5-6 for relation to SCL.

# DC ELECTRICAL SPECIFICATIONS (CONTINUED)

**Electrical Characteristics:** Unless otherwise noted, all parameters apply at  $V_{DD} = 5.0V$ ,  $V_{SS} = GND$ ,  $R_{PU} = 2 \text{ k}\Omega$   $T_{AMB} = -40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$ ,  $I^{2}\text{C}$  Fast Mode Timing:  $f_{SCL} = 400 \text{ kHz}$  (**Note 3**).

| Panamatana                    |                   | BA: | T     |      | 1111- | 0                                            |
|-------------------------------|-------------------|-----|-------|------|-------|----------------------------------------------|
| Parameters                    | Sym               | Min | Тур   | Max  | Units | Conditions                                   |
| Power Requirements            |                   |     |       |      |       |                                              |
| Operating Voltage             | V <sub>DD</sub>   | 2.7 | _     | 5.5  | V     |                                              |
| Conversion Current            | I <sub>DD</sub>   | _   | 175   | 250  | μA    |                                              |
| Standby Current               | I <sub>DDS</sub>  | _   | 0.005 | 1    | μΑ    | SDA, SCL = V <sub>DD</sub>                   |
| Active bus current            | I <sub>DDA</sub>  | _   | _     | 120  | μA    | Note 4                                       |
| Conversion Rate               |                   |     |       |      |       |                                              |
| Conversion Time               | t <sub>CONV</sub> | _   | 8.96  | _    | μs    | Note 5                                       |
| Analog Input Acquisition Time | t <sub>ACQ</sub>  | _   | 1.12  | _    | μs    | Note 5                                       |
| Sample Rate                   | f <sub>SAMP</sub> | _   | _     | 22.3 | ksps  | f <sub>SCL</sub> = 400 kHz ( <b>Note 1</b> ) |

- **Note 1:** "Sample time" is the time between conversions once the address byte has been sent to the converter. Refer to Figure 5-6.
  - 2: This parameter is periodically sampled and not 100% tested.
  - 3:  $R_{PU}$  = Pull-up resistor on SDA and SCL.
  - **4:** SDA and SCL =  $V_{SS}$  to  $V_{DD}$  at 400 kHz.
  - **5:** t<sub>ACQ</sub> and t<sub>CONV</sub> are dependent on internal oscillator timing. See Figure 5-5 and Figure 5-6 for relation to SCL.

#### **TEMPERATURE SPECIFICATIONS**

| Parameters                   | Symbol         | Min | Тур | Max  | Units | Conditions |  |  |
|------------------------------|----------------|-----|-----|------|-------|------------|--|--|
| Temperature Ranges           |                |     |     |      |       |            |  |  |
| Industrial Temperature Range | T <sub>A</sub> | -40 | _   | +85  | °C    |            |  |  |
| Extended Temperature Range   | T <sub>A</sub> | -40 | _   | +125 | °C    |            |  |  |
| Operating Temperature Range  | T <sub>A</sub> | -40 | _   | +125 | °C    |            |  |  |
| Storage Temperature Range    | T <sub>A</sub> | -65 | _   | +150 | °C    |            |  |  |
| Thermal Package Resistances  |                |     |     |      |       |            |  |  |
| Thermal Resistance, 5L-SOT23 | $\theta_{JA}$  | _   | 256 | _    | °C/W  |            |  |  |

# **TIMING SPECIFICATIONS**

| Electrical Characteristics: All p | arameters app       | y at V <sub>DD</sub> = 2.7\ | / - 5.5V, \ | <sub>SS</sub> = GNE | ), T <sub>AMB</sub> = | -40°C to +85°C.                                           |
|-----------------------------------|---------------------|-----------------------------|-------------|---------------------|-----------------------|-----------------------------------------------------------|
| Parameters                        | Sym                 | Min                         | Тур         | Max                 | Units                 | Conditions                                                |
| I <sup>2</sup> C Standard Mode    |                     |                             |             |                     |                       |                                                           |
| Clock frequency                   | f <sub>SCL</sub>    | 0                           | _           | 100                 | kHz                   |                                                           |
| Clock high time                   | T <sub>HIGH</sub>   | 4000                        | _           | _                   | ns                    |                                                           |
| Clock low time                    | T <sub>LOW</sub>    | 4700                        | _           | _                   | ns                    |                                                           |
| SDA and SCL rise time             | T <sub>R</sub>      | _                           | _           | 1000                | ns                    | From V <sub>IL</sub> to V <sub>IH</sub> ( <b>Note 1</b> ) |
| SDA and SCL fall time             | T <sub>F</sub>      | _                           | _           | 300                 | ns                    | From V <sub>IL</sub> to V <sub>IH</sub> ( <b>Note 1</b> ) |
| START condition hold time         | T <sub>HD:STA</sub> | 4000                        | _           | _                   | ns                    |                                                           |
| START condition setup time        | T <sub>SU:STA</sub> | 4700                        | _           | _                   | ns                    |                                                           |
| Data input setup time             | T <sub>SU:DAT</sub> | 250                         | _           | _                   | ns                    |                                                           |
| STOP condition setup time         | T <sub>SU:STO</sub> | 4000                        | _           | _                   | ns                    |                                                           |
| STOP condition hold time          | T <sub>HD:STD</sub> | 4000                        | _           | _                   | ns                    |                                                           |
| Output valid from clock           | T <sub>AA</sub>     | _                           | _           | 3500                | ns                    |                                                           |
| Bus free time                     | T <sub>BUF</sub>    | 4700                        | _           | _                   | ns                    | Note 2                                                    |
| Input filter spike suppression    | T <sub>SP</sub>     | _                           | _           | 50                  | ns                    | SDA and SCL pins (Note 1)                                 |
| I <sup>2</sup> C Fast Mode        |                     |                             |             |                     |                       |                                                           |
| Clock frequency                   | F <sub>SCL</sub>    | 0                           | _           | 400                 | kHz                   |                                                           |
| Clock high time                   | T <sub>HIGH</sub>   | 600                         | _           | _                   | ns                    |                                                           |
| Clock low time                    | T <sub>LOW</sub>    | 1300                        | _           | _                   | ns                    |                                                           |
| SDA and SCL rise time             | T <sub>R</sub>      | 20 + 0.1C <sub>B</sub>      | _           | 300                 | ns                    | From V <sub>IL</sub> to V <sub>IH</sub> (Note 1)          |
| SDA and SCL fall time             | T <sub>F</sub>      | 20 + 0.1C <sub>B</sub>      | _           | 300                 | ns                    | From V <sub>IL</sub> to V <sub>IH</sub> (Note 1)          |
| START condition hold time         | T <sub>HD:STA</sub> | 600                         | _           | _                   | ns                    |                                                           |
| START condition setup time        | T <sub>SU:STA</sub> | 600                         | _           | _                   | ns                    |                                                           |
| Data input hold time              | T <sub>HD:DAT</sub> | 0                           | _           | 0.9                 | ms                    |                                                           |
| Data input setup time             | T <sub>SU:DAT</sub> | 100                         | _           | _                   | ns                    |                                                           |
| STOP condition setup time         | T <sub>SU:STO</sub> | 600                         | _           | _                   | ns                    |                                                           |
| STOP condition hold time          | T <sub>HD:STD</sub> | 600                         | _           | _                   | ns                    |                                                           |
| Output valid from clock           | T <sub>AA</sub>     | _                           | _           | 900                 | ns                    |                                                           |
| Bus free time                     | T <sub>BUF</sub>    | 1300                        | _           | _                   | ns                    | Note 2                                                    |
| Input filter spike suppression    | T <sub>SP</sub>     | _                           | _           | 50                  | ns                    | SDA and SCL pins (Note 1)                                 |

- Note 1: This parameter is periodically sampled and not 100% tested.
  - 2: Time the bus must be free before a new transmission can start.



FIGURE 1-1: Standard and Fast Mode Bus Timing Data.

#### 2.0 TYPICAL PERFORMANCE CURVES

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.



FIGURE 2-1: INL vs. Clock Rate.



FIGURE 2-2: INL vs.  $V_{DD} - \dot{f}^2 C^{TM}$ Standard Mode ( $f_{SCL} = 100 \text{ kHz}$ ).



**FIGURE 2-3:** INL vs. Code (Representative Part).



**FIGURE 2-4:** INL vs. Clock Rate  $(V_{DD} = 2.7V)$ .



**FIGURE 2-5:** INL vs.  $V_{DD} - f^2C^{TM}$  Fast Mode ( $f_{SCL} = 400 \text{ kHz}$ ).



**FIGURE 2-6:** INL vs. Code (Representative Part,  $V_{DD} = 2.7V$ ).



FIGURE 2-7: INL vs. Temperature.



FIGURE 2-8: DNL vs. Clock Rate.



**FIGURE 2-9:** DNL vs.  $V_{DD}$  -  $I^2C^{TM}$  Standard Mode ( $f_{SCL} = 100 \text{ kHz}$ ).



**FIGURE 2-10:** INL vs. Temperature  $(V_{DD} = 2.7V)$ .



**FIGURE 2-11:** DNL vs. Clock Rate  $(V_{DD} = 2.7V)$ .



**FIGURE 2-12:** DNL vs.  $V_{DD} - l^2 C^{TM}$  Fast Mode ( $f_{SCL} = 400 \text{ kHz}$ ).



**FIGURE 2-13:** DNL vs. Code (Representative Part).



FIGURE 2-14: DNL vs. Temperature.



**FIGURE 2-15:** Gain Error vs.  $V_{DD}$ .



**FIGURE 2-16:** DNL vs. Code (Representative Part,  $V_{DD} = 2.7V$ ).



**FIGURE 2-17:** DNL vs. Temperature  $(V_{DD} = 2.7V)$ .



FIGURE 2-18: Offset Error vs. V<sub>DD</sub>.



FIGURE 2-19: Gain Error vs. Temperature.



FIGURE 2-20: SNR vs. Input Frequency.



FIGURE 2-21: THD vs. Input Frequency.



FIGURE 2-22: Offset Error vs. Temperature.



FIGURE 2-23: SINAD vs. Input Frequency.



FIGURE 2-24: SINAD vs. Input Signal Level.



**FIGURE 2-25:** ENOB vs.  $V_{DD}$ .



FIGURE 2-26: SFDR vs. Input Frequency.



**FIGURE 2-27:** Spectrum Using  $l^2C^{TM}$  Fast Mode (Representative Part, 1 kHz Input Frequency).



FIGURE 2-28: ENOB vs. Input Frequency.



**FIGURE 2-29:** Spectrum Using  $l^2C^{TM}$  Standard Mode (Representative Part, 1 kHz Input Frequency).



**FIGURE 2-30:**  $I_{DD}$  (Conversion) vs.  $V_{DD}$ .



**FIGURE 2-31:** I<sub>DD</sub> (Conversion) vs. Clock Rate.



Temperature (°C)

**FIGURE 2-32:** I<sub>DD</sub> (Conversion) vs. Temperature.



FIGURE 2-33:  $I_{DDA}$  (Active Bus) vs.  $V_{DD}$ .



**FIGURE 2-34:** I<sub>DDA</sub> (Active Bus) vs. Clock Rate.



**FIGURE 2-35:** I<sub>DDA</sub> (Active Bus) vs. Temperature.



FIGURE 2-36: I<sub>DDS</sub> (Standby) vs. V<sub>DD</sub>.



**FIGURE 2-37:** I<sub>DDS</sub> (Standby) vs. Temperature.



**FIGURE 2-38:** Analog Input Leakage vs. Temperature.

#### 2.1 Test Circuits



FIGURE 2-39: Typical Test Configuration.

#### 3.0 PIN FUNCTIONS

TABLE 3-1: PIN FUNCTION TABLE

| Name            | Function                   |
|-----------------|----------------------------|
| $V_{DD}$        | +2.7V to 5.5V Power Supply |
| V <sub>SS</sub> | Ground                     |
| A <sub>IN</sub> | Analog Input               |
| SDA             | Serial Data In/Out         |
| SCL             | Serial Clock In            |

# 3.1 $V_{DD}$ and $V_{SS}$

The  $V_{DD}$  pin, with respect to  $V_{SS}$ , provides power to the device as well as a voltage reference for the conversion process. Refer to **Section 6.4 "Device Power and Layout Considerations"**, "Device Power and Layout Considerations", for tips on power and grounding.

#### 3.2 Analog Input (A<sub>IN</sub>)

AIN is the input pin to the sample-and-hold circuitry of the Successive Approximation Register (SAR) converter. Care should be taken in driving this pin. Refer to **Section 6.1 "Driving the Analog Input"**, "Driving the Analog Input". For proper conversions, the voltage on this pin can vary from  $V_{SS}$  to  $V_{DD}$ .

#### 3.3 Serial Data (SDA)

SDA is a bidirectional pin used to transfer addresses and data into and out of the device. Since it is an opendrain terminal, the SDA bus requires a pull-up resistor to  $V_{DD}$  (typically 10 k $\Omega$  for 100 kHz and 2 k $\Omega$  for 400 kHz SCL clock speeds). Refer to **Section 6.2** "Connecting to the I²C Bus", "Connecting to the I²C Bus", for more information.

For normal data transfer, SDA is allowed to change only during SCL low. Changes during SCL high are reserved for indicating the START and STOP conditions. Refer to **Section 5.1** "I<sup>2</sup>C Bus Characteristics", "I<sup>2</sup>C Bus Characteristics".

## 3.4 Serial Clock (SCL)

SCL is an input pin used to synchronize the data transfer to and from the device on the SDA pin and is an open-drain terminal. Therefore, the SCL bus requires a pull-up resistor to  $V_{DD}$  (typically 10 k $\Omega$  for 100 kHz and 2 k $\Omega$  for 400 kHz SCL clock speeds. Refer to **Section 6.2 "Connecting to the I**<sup>2</sup>**C Bus"**, "Connecting to the I<sup>2</sup>C Bus").

For normal data transfer, SDA is allowed to change only during SCL low. Changes during SCL high are reserved for indicating the START and STOP conditions. Refer to **Section 6.1 "Driving the Analog Input"**, "Driving the Analog Input".

#### 4.0 DEVICE OPERATION

The MCP3221 employs a classic SAR architecture. This architecture uses an internal sample and hold capacitor to store the analog input while the conversion is taking place. At the end of the acquisition time, the input switch of the converter opens and the device uses the collected charge on the internal sample-and-hold capacitor to produce a serial 12-bit digital output code. The acquisition time and conversion is self-timed using an internal clock. After each conversion, the results are stored in a 12-bit register that can be read at any time.

Communication with the device is accomplished with a 2-wire, I<sup>2</sup>C interface. Maximum sample rates of 22.3 ksps are possible with the MCP3221 in a continuous-conversion mode and an SCL clock rate of 400 kHz.

#### 4.1 Digital Output Code

The digital output code produced by the MCP3221 is a function of the input signal and power supply voltage,  $V_{DD}$ . As the  $V_{DD}$  level is reduced, the LSB size is reduced accordingly. The theoretical LSB size is shown below.

#### **EQUATION**

$$LSB \ SIZE = \frac{V_{DD}}{4096}$$

 $V_{DD}$  = Supply voltage

The output code of the MCP3221 is transmitted serially with MSB first. The format of the code is straight binary.

## 4.2 Conversion Time (t<sub>CONV</sub>)

The conversion time is the time required to obtain the digital result once the analog input is disconnected from the holding capacitor. With the MCP3221, the specified conversion time is typically 8.96  $\mu$ s. This time is dependent on the internal oscillator and is independent of SCL.

# 4.3 Acquisition Time (t<sub>ACO</sub>)

The acquisition time is the amount of time the sample cap array is acquiring charge.

The acquisition time is, typically, 1.12  $\mu s.$  This time is dependent on the internal oscillator and independent of SCL.

#### 4.4 Sample Rate

Sample rate is the inverse of the maximum amount of time that is required from the point of acquisition of the first conversion to the point of acquisition of the second conversion.

The sample rate can be measured either by single or continuous conversions. A single conversion includes a Start Bit, Address Byte, Two Data Bytes and a Stop bit. This sample rate is measured from one Start Bit to the next Start Bit.

For continuous conversions (requested by the Master by issuing an acknowledge after a conversion), the maximum sample rate is measured from conversion to conversion or a total of 18 clocks (two data bytes and two Acknowledge bits). Refer to **Section 5.2 "Device Addressing"**, "Device Addressing".



FIGURE 4-1: Transfer Function.

### 4.5 Differential Non-Linearity (DNL)

In the ideal A/D converter transfer function, each code has a uniform width. That is, the difference in analog input voltage is constant from one code transition point to the next. Differential nonlinearity (DNL) specifies the deviation of any code in the transfer function from an ideal code width of 1 LSB. The DNL is determined by subtracting the locations of successive code transition points after compensating for any gain and offset errors. A positive DNL implies that a code is longer than the ideal code width, while a negative DNL implies that a code is shorter than the ideal width.

#### 4.6 Integral Non-Linearity (INL)

Integral nonlinearity (INL) is a result of cumulative DNL errors and specifies how much the overall transfer function deviates from a linear response. The method of measurement used in the MCP3221 A/D converter to determine INL is the "end-point" method.

#### 4.7 Offset Error

Offset error is defined as a deviation of the code transition points that are present across all output codes. This has the effect of shifting the entire A/D transfer function. The offset error is measured by finding the difference between the actual location of the first code transition and the desired location of the first transition. The ideal location of the first code transition is located at 1/2 LSB above  $\rm V_{SS}$ .

#### 4.8 Gain Error

The gain error determines the amount of deviation from the ideal slope of the A/D converter transfer function. Before the gain error is determined, the offset error is measured and subtracted from the conversion result. The gain error can then be determined by finding the location of the last code transition and comparing that location to the ideal location. The ideal location of the last code transition is 1.5 LSBs below full-scale or  $V_{DD}$ .

## 4.9 Conversion Current (I<sub>DD</sub>)

The average amount of current over the time required to perform a 12-bit conversion.

# 4.10 Active Bus Current (I<sub>DDA</sub>)

The average amount of current over the time required to monitor the I<sup>2</sup>C bus. Any current the device consumes while it is not being addressed is referred to as "Active Bus" current.

# 4.11 Standby Current (I<sub>DDS</sub>)

The average amount of current required while no conversion is occurring and while no data is being output (i.e., SCL and SDA lines are quiet).

# 4.12 I<sup>2</sup>C Standard Mode Timing

 $\ensuremath{\text{I}^2\text{C}}$  specification where the frequency of SCL is 100 kHz.

# 4.13 I<sup>2</sup>C Fast Mode Timing

 $\mbox{I}^2\mbox{C}$  specification where the frequency of SCL is 400 kHz.

#### 5.0 SERIAL COMMUNICATIONS

#### 5.1 I<sup>2</sup>C Bus Characteristics

The following bus protocol has been defined:

- Data transfer may be initiated only when the bus is not busy.
- During data transfer, the data line must remain stable whenever the clock line is high. Changes in the data line while the clock line is high will be interpreted as a START or STOP condition.

Accordingly, the following bus conditions have been defined (refer to Figure 5-1).

#### 5.1.1 BUS NOT BUSY (A)

Both data and clock lines remain high.

#### 5.1.2 START DATA TRANSFER (B)

A high-to-low transition of the SDA line while the clock (SCL) is high determines a START condition. All commands must be preceded by a START condition.

#### 5.1.3 STOP DATA TRANSFER (C)

A low-to-high transition of the SDA line while the clock (SCL) is high determines a STOP condition. All operations must be ended with a STOP condition.

#### 5.1.4 DATA VALID (D)

The state of the data line represents valid data when, after a START condition, the data line is stable for the duration of the clock signal's high period.

The data on the line must be changed during the low period of the clock signal. There is one clock pulse per bit of data. Each data transfer is initiated with a START condition and terminated with a STOP condition. The number of data bytes transferred between the START and STOP conditions is determined by the master device and is unlimited.

#### 5.1.5 ACKNOWLEDGE

Each receiving device, when addressed, is obliged to generate an acknowledge bit after the reception of each byte. The master device must generate an extra clock pulse which is associated with this acknowledge bit.

The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable-low during the high period of the acknowledge-related clock pulse. Setup and hold times must be taken into account. During reads, a master device must signal an end of data to the slave by not generating an acknowledge bit on the last byte that has been clocked out of the slave (NAK). In this case, the slave (MCP3221) will release the bus to allow the master device to generate the STOP condition.

The MCP3221 supports a bidirectional, 2-wire bus and data transmission protocol. The device that sends data onto the bus is the transmitter and the device receiving data is the receiver. The bus has to be controlled by a master device which generates the serial clock (SCL), controls the bus access and generates the START and STOP conditions, while the MCP3221 works as a slave device. Both master and slave devices can operate as either transmitter or receiver, but the master device determines which mode is activated.



FIGURE 5-1: Data Transfer Sequence on the Serial Bus.

#### 5.2 Device Addressing

The address byte is the first byte received following the START condition from the master device. The first part of the control byte consists of a 4-bit device code, which is set to 1001 for the MCP3221. The device code is followed by three address bits: A2, A1 and A0. The default address bits are 101. Contact the Microchip factory for additional address bit options. The address bits allow up to eight MCP3221 devices on the same bus and are used to determine which device is accessed.

The eighth bit of the slave address determines if the master device wants to read conversion data or write to the MCP3221. When set to a '1', a read operation is selected. When set to a '0', a write operation is selected. There are no writable registers on the MCP3221. Therefore, this bit must be set to a '1' in order to initiate a conversion.

The MCP3221 is a slave device that is compatible with the I<sup>2</sup>C 2-wire serial interface protocol. A hardware connection diagram is shown in Figure 6-2. Communication is initiated by the microcontroller (master device), which sends a START bit followed by the address byte.

On completion of the conversion(s) performed by the MCP3221, the microcontroller must send a STOP bit to end communication.

The last bit in the device address byte is the  $R/\overline{W}$  bit. When this bit is a logic '1', a conversion will be executed. Setting this bit to logic '0' will also result in an "acknowledge" (ACK) from the MCP3221, with the device then releasing the bus. This can be used for device polling. Refer to **Section 6.3 "Device Polling"**, "Device Polling", for more information.



FIGURE 5-2: Device Addressing.

## 5.3 Executing a Conversion

This section will describe the details of communicating with the MCP3221 device. Initiating the sample-and-hold acquisition, reading the conversion data and executing multiple conversions will be discussed.

# 5.3.1 INITIATING THE SAMPLE AND HOLD

The acquisition and conversion of the input signal begins with the falling edge of the R/W bit of the address byte. At this point, the internal clock initiates the sample, hold and conversion cycle, all of which are internal to the ADC.



**FIGURE 5-3:** Initiating the Conversion, Address Byte.



**FIGURE 5-4:** Initiating the Conversion, Continuous Conversions.

The input signal will initially be sampled with the first falling edge of the clock following the transmission of a logic-high  $R/\overline{W}$  bit. Additionally, with the rising edge of the SCL, the ADC will transmit an acknowledge bit (ACK = 0). The master must release the data bus during this clock pulse to allow the MCP3221 to pull the line low (refer to Figure 5-3).

For consecutive samples, sampling begins on the falling edge of the LSB of the conversion result, which is two bytes long. Refer to Figure 5-6 a for timing diagram.

#### 5.3.2 READING THE CONVERSION DATA

Once the MCP3221 acknowledges the address byte, the device will transmit four '0' bits followed by the upper four data bits of the conversion. The master device will then acknowledge this byte with an ACK = Low. With the following 8 clock pulses, the MCP3221 will transmit the lower eight data bits from the conversion. The master then sends an ACK = high, indicating to the MCP3221 that no more data is requested. The master can then send a stop bit to end the transmission.



FIGURE 5-5: Executing a Conversion.

#### 5.3.3 CONSECUTIVE CONVERSIONS

For consecutive samples, sampling begins on the falling edge of the LSB of the conversion result. See Figure 5-6 for timing.



FIGURE 5-6: Continuous Conversion.

#### 6.0 APPLICATIONS INFORMATION

# 6.1 Driving the Analog Input

The MCP3221 has a single-ended analog input (AIN). For proper conversion results, the voltage at the AIN pin must be kept between  $V_{SS}$  and  $V_{DD}$ . If the converter has no offset error, gain error, INL or DNL errors, and the voltage level of AIN is equal to or less than  $V_{SS}$  + 1/2 LSB, the resultant code will be 000h. Additionally, if the voltage at AIN is equal to or greater than  $V_{DD}$  - 1.5 LSB, the output code will be FFFh.

The analog input model is shown in Figure 6-1. In this diagram, the source impedance ( $R_{SS}$ ) adds to the internal sampling switch ( $R_{S}$ ) impedance, directly affecting the time required to charge the capacitor ( $C_{SAMPLE}$ ). Consequently, a larger source impedance increases the offset error, gain error and integral linearity errors of the conversion. Ideally, the impedance of the signal source should be near zero. This is achievable with an operational amplifier, such as the MCP6022, which has a closed-loop output impedance of tens of ohms.



FIGURE 6-1: Analog Input Model, A<sub>IN</sub>.

# 6.2 Connecting to the I<sup>2</sup>C Bus

The I<sup>2</sup>C bus is an open-collector bus, requiring pull-up resistors connected to the SDA and SCL lines. This configuration is shown in Figure 6-2.



**FIGURE 6-2:** Pull-up Resistors on I<sup>2</sup>C Bus.

The number of devices connected to the bus is limited only by the maximum bus capacitance of 400 pF. A possible configuration using multiple devices is shown in Figure 6-3.



**FIGURE 6-3:** Multiple Devices on  ${}^{\beta}C^{TM}$  Bus.

#### 6.3 Device Polling

In some instances, it may be necessary to test for MCP3221 presence on the  $l^2C$  bus without performing a conversion. This operation is described in Figure 6-4. Here we are setting the  $R/\overline{W}$  bit in the address byte to a zero. The MCP3221 will then acknowledge by pulling SDA low during the ACK clock and then release the bus back to the  $l^2C$  master. A stop or repeated start bit can then be issued from the master and  $l^2C$  communication can continue.



FIGURE 6-4: Device Polling.

# 6.4 Device Power and Layout Considerations

#### 6.4.1 POWERING THE MCP3221

 $V_{DD}$  supplies the power to the device as well as the reference voltage. A bypass capacitor value of 0.1  $\mu F$  is recommended. Adding a 10  $\mu F$  capacitor in parallel is recommended to attenuate higher frequency noise present in some systems.



FIGURE 6-5: Powering the MCP3221.

#### 6.4.2 LAYOUT CONSIDERATIONS

When laying out a printed circuit board for use with analog components, care should be taken to reduce noise wherever possible. A bypass capacitor from  $V_{DD}$  to ground should always be used with this device and should be placed as close as possible to the device pin. A bypass capacitor value of 0.1  $\mu F$  is recommended.

Digital and analog traces should be separated as much as possible on the board, with no traces running underneath the device or the bypass capacitor. Extra precautions should be taken to keep traces with high-frequency signals (such as clock lines) as far as possible from analog traces.

Use of an analog ground plane is recommended in order to keep the ground potential the same for all devices on the board. Providing V<sub>DD</sub> connections to devices in a "star" configuration can also reduce noise by eliminating current return paths and associated errors (Figure 6-6). For more information on layout tips when using the MCP3221 or other ADC devices, refer to AN688, "Layout Tips for 12-Bit A/D Converter Applications".



**FIGURE 6-6:** V<sub>DD</sub> traces arranged in a 'Star' configuration in order to reduce errors caused by current return paths.

# 6.4.3 USING A REFERENCE FOR SUPPLY

The MCP3221 uses  $V_{DD}$  as both power and a reference. In some applications, it may be necessary to use a stable reference to achieve the required accuracy. Figure 6-7 shows an example using the MCP1541 as a 4.096V, 2% reference.



**FIGURE 6-7:** Stable Power and Reference Configuration.

## 7.0 PACKAGING INFORMATION

# 7.1 Package Marking Information

#### 5-Pin SOT-23A (EIAJ SC-74) Device



| Part Number     | Address Option | SOT-23 |
|-----------------|----------------|--------|
| MCP3221A0T-I/OT | 000            | EE     |
| MCP3221A1T-I/OT | 001            | EH     |
| MCP3221A2T-I/OT | 010            | EB     |
| MCP3221A3T-I/OT | 011            | EC     |
| MCP3221A4T-I/OT | 100            | ED     |
| MCP3221A5T-I/OT | 101            | S1 *   |
| MCP3221A6T-I/OT | 110            | EF     |
| MCP3221A7T-I/OT | 111            | EG     |

| MCP3221A0T-E/OT | 000 | GE   |
|-----------------|-----|------|
| MCP3221A1T-E/OT | 001 | GH   |
| MCP3221A2T-E/OT | 010 | GB   |
| MCP3221A3T-E/OT | 011 | GC   |
| MCP3221A4T-E/OT | 100 | GD   |
| MCP3221A5T-E/OT | 101 | GA * |
| MCP3221A6T-E/OT | 110 | GF   |
| MCP3221A7T-E/OT | 111 | GG   |

<sup>\*</sup> Default option. Contact Microchip Factory for other address options.

Legend: XX...X Customer-specific information

Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)

WW Week code (week of January 1 is week '01')

NNN Alphanumeric traceability code

(e3) Pb-free JEDEC designator for Matte Tin (Sn)

This package is Pb-free. The Pb-free JEDEC designator (e3) can be found on the outer packaging for this package.

**Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information.

# 5-Lead Plastic Small Outline Transistor (OT) (SOT23)

Note:

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units |      |      |         | MILLIMETERS |      |      |
|----------------------------|-------|------|------|---------|-------------|------|------|
| Dimension Limit            | s     | MIN  | NOM  | NOM MAX |             | NOM  | MAX  |
| Number of Pins             | n     |      | 5    |         |             | 5    |      |
| Pitch                      | р     |      | .038 |         |             | 0.95 |      |
| Outside lead pitch (basic) | p1    |      | .075 |         |             | 1.90 |      |
| Overall Height             | Α     | .035 | .046 | .057    | 0.90        | 1.18 | 1.45 |
| Molded Package Thickness   | A2    | .035 | .043 | .051    | 0.90        | 1.10 | 1.30 |
| Standoff                   | A1    | .000 | .003 | .006    | 0.00        | 0.08 | 0.15 |
| Overall Width              | E     | .102 | .110 | .118    | 2.60        | 2.80 | 3.00 |
| Molded Package Width       | E1    | .059 | .064 | .069    | 1.50        | 1.63 | 1.75 |
| Overall Length             | D     | .110 | .116 | .122    | 2.80        | 2.95 | 3.10 |
| Foot Length                | L     | .014 | .018 | .022    | 0.35        | 0.45 | 0.55 |
| Foot Angle                 | f     | 0    | 5    | 10      | 0           | 5    | 10   |
| Lead Thickness             | С     | .004 | .006 | .008    | 0.09        | 0.15 | 0.20 |
| Lead Width                 | В     | .014 | .017 | .020    | 0.35        | 0.43 | 0.50 |
| Mold Draft Angle Top       | а     | 0    | 5    | 10      | 0           | 5    | 10   |
| Mold Draft Angle Bottom    | b     | 0    | 5    | 10      | 0           | 5    | 10   |

<sup>\*</sup> Controlling Parameter

#### Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .005" (0.127mm) per side. EIAJ Equivalent: SC-74A

Drawing No. C04-091

Revised 09-12-05

# **MCP3221**

**NOTES:** 

# **APPENDIX A: REVISION HISTORY**

# **Revision D (January 2013)**

• Added a note to each package outline drawing.

# Revision C (July 2006)

• Section 5.2 Device Address: Changed 4-bit device code to "1001". Changed three address bits to "101".

# Revision B (May 2003)

• Numerous changes throughout document.

# **Revision A (November 2005)**

• Original Release of this Document.

| N/  | D2 | 1 | 1 | 1 |
|-----|----|---|---|---|
| IVI | Р3 | Z | Z | 1 |

NOTES:

# PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO. XX         | <u> </u>                                                                                                | <u>/XX</u>                             | 1   | Exa | mples:            |                                          |
|---------------------|---------------------------------------------------------------------------------------------------------|----------------------------------------|-----|-----|-------------------|------------------------------------------|
| Device Addre        | ess Temperature                                                                                         | <br>Package                            | á   | a)  | MCP3221A0T-I/OT:  | Industrial, A0 Address,<br>Tape and Reel |
| Optio               | ons Range                                                                                               |                                        | t   | b)  | MCP3221A1T-I/OT:  | Industrial, A1 Address,<br>Tape and Reel |
| Device:             | MCP3221T: 12-Bit 2-<br>(Tape ar                                                                         | -Wire Serial A/D Converter<br>nd Reel) |     | c)  | MCP3221A2T-I/OT:  | Industrial, A2 Address,<br>Tape and Reel |
| Towns on December 1 | 4000 +- +0500                                                                                           | ,                                      |     | d)  | MCP3221A3T-I/OT:  | Industrial, A3 Address,<br>Tape and Reel |
| Temperature Range:  | $I = -40^{\circ}\text{C to } +85^{\circ}\text{C}$<br>$E = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ |                                        | 6   | e)  | MCP3221A4T-I/OT:  | Industrial, A4 Address,<br>Tape and Reel |
| Address Options:    | XX A2                                                                                                   | A1 A0                                  | f   | f)  | MCP3221A5T-I/OT:  | Industrial, A5 Address,<br>Tape and Reel |
|                     |                                                                                                         | 0 0<br>0 1                             | ٥   | g)  | MCP3221A6T-I/OT:  | Industrial, A6 Address,<br>Tape and Reel |
|                     |                                                                                                         | 1 0<br>1 1                             | h   | h)  | MCP3221A7T-I/OT:  | Industrial, A7 Address,<br>Tape and Reel |
|                     | A4 = 1                                                                                                  | 1 1<br>0 0                             | a   | a)  | MCP3221A0T-E/OT:  | Extended, A0 Address,<br>Tape and Reel   |
|                     |                                                                                                         | 0 1<br>1 0                             | l k | b)  | MCP3221A1T-E/OT:  | Extended, A1 Address, Tape and Reel      |
|                     | A7 = 1 * Default option Cont:                                                                           | 1 1 act Microchip factory for other    |     | c)  | MCP3221A2T-E/OT:  | •                                        |
|                     | address options                                                                                         | act microsing factory for earlor       |     | d)  | MCP3221A3T-E/OT:  | Extended, A3 Address, Tape and Reel      |
| Package:            | OT = SOT-23, 5-lea                                                                                      | d (Tape and Reel)                      |     | e)  | MCP3221A4T-E/OT:  | Extended, A4 Address,<br>Tape and Reel   |
|                     |                                                                                                         |                                        | f   | f)  | MCP3221A5T-E/OT:  | Extended, A5 Address,<br>Tape and Reel   |
|                     |                                                                                                         |                                        | g   | g)  | MCP3221A6T-E/OT:  | Extended, A6 Address,<br>Tape and Reel   |
|                     |                                                                                                         |                                        | ŀ   | h)  | MCP3221A7T-IE/OT: | Extended, A7 Address,<br>Tape and Reel   |

# **MCP3221**

**NOTES:** 

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
  intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. & KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2002-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 9781620768938

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



# **Worldwide Sales and Service**

#### **AMERICAS**

**Corporate Office** 2355 West Chandler Blvd.

Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277

Technical Support:

http://www.microchip.com/

support

Web Address: www.microchip.com

Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Cleveland

Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** 

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit

Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Indianapolis Noblesville, IN

Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara

Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

**Toronto** 

Mississauga, Ontario,

Canada

Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

**Asia Pacific Office** 

Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong

Tel: 852-2401-1200 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733

Fax: 61-2-9868-6755 China - Beijing

Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

China - Chengdu

Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongging

Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Hangzhou

Tel: 86-571-2819-3187 Fax: 86-571-2819-3189

China - Hong Kong SAR

Tel: 852-2943-5100 Fax: 852-2401-3431

China - Nanjing

Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai

Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang

Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

China - Shenzhen

Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

China - Wuhan

Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian

Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

China - Xiamen

Tel: 86-592-2388138 Fax: 86-592-2388130

China - Zhuhai

Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore

Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi

Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune

Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

Japan - Osaka

Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

Japan - Tokyo

Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

Korea - Daegu

Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul

Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang Tel: 60-4-227-8870

Fax: 60-4-227-4068

Philippines - Manila

Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu

Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung

Tel: 886-7-213-7828 Fax: 886-7-330-9305

Taiwan - Taipei

Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

Thailand - Bangkok Tel: 66-2-694-1351

Fax: 66-2-694-1350

#### **EUROPE**

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen

Tel: 45-4450-2828

Fax: 45-4485-2829

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Munich

Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen

Tel: 31-416-690399 Fax: 31-416-690340

Spain - Madrid

Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

UK - Wokingham Tel: 44-118-921-5869 Fax: 44-118-921-5820

11/29/12

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Analog to Digital Converters - ADC category:

Click to view products by Microchip manufacturer:

Other Similar products are found below:

ADC0804LCD ADC0808 MCP37211-200I/TE MAX15511TGTL+ MCP3202T-CI/MS ADE1201ACCZ ADE1202ACCZ LTC1090CN
LTC1605IG LTC2238IUH LTC1418AIG LTC1605ACG LTC1605AIG LTC2208IUP ADS1282HPW LTC1297DCN8 LTC1741CFW
MCP3422A0-E/MS MCP3426A2-E/MC MCP3426A3-E/MC MCP3427-E/MF TLC0820ACN TLC2543IN TLV2543IDW
NCD9830DBR2G ADS5231IPAG ADS7807U ADS7891IPFBT ADS8328IBPW AMC1204BDWR ADS7959QDBTRQ1
ADS7955QDBTRQ1 ADS7807UB ADS7805UB ADS1220IPWR MCP3426A0-E/MS MCP3422A0-E/MC AD9220AR MAX11212AEUB+
MAX11135ATI+ TLV1570CDW TLC3574IDWR TLC0838CDWR AD7914BRUZ-REEL7 AD977ABRZ ADC101S021CIMFX/NOPB
ADC12130CIWM/NOPB MAX11626EEE+ MAX11136ATI+ MCP3426A1-EMC