## 1 Mbit / 2 Mbit / 4 Mbit (x8) Multi-Purpose Flash

The SST39SF010A / SST39SF020A / SST39SF040 are CMOS Multi-Purpose Flash (MPF) devices manufactured with SST proprietary, high performance CMOS SuperFlash technology. The split-gate cell design and thick oxide tunneling injector attain better reliability and manufacturability compared with alternate approaches. The SST39SF010A / SST39SFO20A / SST39SF040 write (Program or Erase) with a 4.5-5.5V power supply, and conforms to JEDEC standard pinouts for x8 memories

## Features

- Organized as 128K x8 / 256K x8 / 512K x8
- Single 4.5-5.5V Read and Write Operations
- Superior Reliability
- Endurance: 100,000 Cycles (typical)
- Greater than 100 years Data Retention
- Low Power Consumption
(typical values at 14 MHz )
- Active Current: 10 mA (typical)
- Standby Current: $30 \mu \mathrm{~A}$ (typical)
- Sector-Erase Capability
- Uniform 4 KByte sectors
- Fast Read Access Time:
$-55 \mathrm{~ns}$
$-70 \mathrm{~ns}$
- Latched Address and Data
- Automatic Write Timing
- Internal $\mathrm{V}_{\text {PP }}$ Generation
- Fast Erase and Byte-Program
- Sector-Erase Time: 18 ms (typical)
- Chip-Erase Time: 70 ms (typical)
- Byte-Program Time: $14 \mu \mathrm{~s}$ (typical)
- Chip Rewrite Time:

2 seconds (typical) for SST39SF010A 4 seconds (typical) for SST39SF020A 8 seconds (typical) for SST39SF040

- End-of-Write Detection
- Toggle Bit
- Data\# Polling
- TTL I/O Compatibility
- JEDEC Standard
- Flash EEPROM Pinouts and command sets
- Packages Available
- 32-lead PLCC
-32-lead TSOP ( $8 \mathrm{~mm} \times 14 \mathrm{~mm}$ )
-32-pin PDIP
- All devices are RoHS compliant


## 1 Mbit / 2 Mbit / 4 Mbit Multi-Purpose Flash SST39SF010A / SST39SF020A / SST39SF040

## Product Description

The SST39SF010A/020A/040 are CMOS Multi-Purpose Flash (MPF) manufactured with SST's proprietary, high performance CMOS SuperFlash technology. The split-gate cell design and thick oxide tunneling injector attain better reliability and manufacturability compared with alternate approaches. The SST39SF010A/020A/040 devices write (Program or Erase) with a $4.5-5.5 \mathrm{~V}$ power supply. The SST39SF010A/020A/040 devices conform to JEDEC standard pinouts for $x 8$ memories.

Featuring high performance Byte-Program, the SST39SF010A/020A/040 devices provide a maximum Byte-Program time of $20 \mu \mathrm{sec}$. These devices use Toggle Bit or Data\# Polling to indicate the completion of Program operation. To protect against inadvertent write, they have on-chip hardware and Software Data Protection schemes. Designed, manufactured, and tested for a wide spectrum of applications, these devices are offered with a guaranteed typical endurance of 100,000 cycles. Data retention is rated at greater than 100 years.

The SST39SF010A/020A/040 devices are suited for applications that require convenient and economical updating of program, configuration, or data memory. For all system applications, they significantly improve performance and reliability, while lowering power consumption. They inherently use less energy during erase and program than alternative flash technologies. The total energy consumed is a function of the applied voltage, current, and time of application. Since for any given voltage range, the SuperFlash technology uses less current to program and has a shorter erase time, the total energy consumed during any Erase or Program operation is less than alternative flash technologies. These devices also improve flexibility while lowering the cost for program, data, and configuration storage applications.

The SuperFlash technology provides fixed Erase and Program times, independent of the number of Erase/Program cycles that have occurred. Therefore the system software or hardware does not have to be modified or de-rated as is necessary with alternative flash technologies, whose Erase and Program times increase with accumulated Erase/Program cycles.

To meet high density, surface mount requirements, the SST39SF010A/020A/040 are offered in 32-lead PLCC and 32-lead TSOP packages. A 600 mil, 32-pin PDIP is also available. See Figures 2, 3, and 4 for pin assignments.

## 1 Mbit / 2 Mbit / 4 Mbit Multi-Purpose Flash SST39SF010A / SST39SF020A / SST39SF040

## Block Diagram



Figure 1: Functional Block Diagram

## 1 Mbit / 2 Mbit / 4 Mbit Multi-Purpose Flash SST39SF010A / SST39SF020A / SST39SF040

## Pin Assignment



Figure 2: Pin Assignments for 32-lead PLCC


Figure 3: Pin Assignments for 32-lead TSOP (8mm x 14mm)


Figure 4: Pin Assignments for 32-pin PDIP

Data Sheet
Table 1: Pin Description

| Symbol | Pin Name | Functions |
| :--- | :--- | :--- |
| $\mathrm{A}_{\mathrm{MS}}{ }^{1}-\mathrm{A}_{0}$ | Address Inputs | To provide memory addresses. <br> During Sector-Erase $\mathrm{A}_{\mathrm{MS}}-\mathrm{A}_{12}$ address lines will select the sector. |
| DQ $_{7}$-DQ |  | Data Input/output |
| CE\# | To output data during Read cycles and receive input data during Write cycles. <br> Data is internally latched during a Write cycle. <br> The outputs are in tri-state when OE\# or CE\# is high. |  |
| OE\# | Chip Enable | To activate the device when CE\# is low. |
| WE\# | Output Enable | To gate the data output buffers. |
| $V_{D D}$ | Power Supply | To control the Write operations. |
| $V_{S S}$ | Ground |  |
| NC | No Connection | Unconnected pins. |

1. $A_{M S}=$ Most significant address
$A_{M S}=A_{16}$ for SST39SF010A, $A_{17}$ for SST39SF020A, and $A_{18}$ for SST39SF040

## 1 Mbit / 2 Mbit / 4 Mbit Multi-Purpose Flash SST39SF010A / SST39SF020A / SST39SF040

Data Sheet

## Device Operation

Commands are used to initiate the memory operation functions of the device. Commands are written to the device using standard microprocessor write sequences. A command is written by asserting WE\# low while keeping CE\# low. The address bus is latched on the falling edge of WE\# or CE\#, whichever occurs last. The data bus is latched on the rising edge of WE\# or CE\#, whichever occurs first.

## Read

The Read operation of the SST39SF010A/020A/040 is controlled by CE\# and OE\#, both have to be low for the system to obtain data from the outputs. CE\# is used for device selection. When CE\# is high, the chip is deselected and only standby power is consumed. OE\# is the output control and is used to gate data from the output pins. The data bus is in high impedance state when either CE\# or OE\# is high. Refer to the Read cycle timing diagram (Figure 5) for further details.

## Byte-Program Operation

The SST39SF010A/020A/040 are programmed on a byte-by-byte basis. Before programming, the sector where the byte exists must be fully erased. The Program operation is accomplished in three steps. The first step is the three-byte load sequence for Software Data Protection. The second step is to load byte address and byte data. During the Byte-Program operation, the addresses are latched on the falling edge of either CE\# or WE\#, whichever occurs last. The data is latched on the rising edge of either CE\# or WE\#, whichever occurs first. The third step is the internal Program operation which is initiated after the rising edge of the fourth WE\# or CE\#, whichever occurs first. The Program operation, once initiated, will be completed, within $20 \mu \mathrm{~s}$. See Figures 6 and 7 for WE\# and CE\# controlled Program operation timing diagrams and Figure 16 for flowcharts. During the Program operation, the only valid reads are Data\# Polling and Toggle Bit. During the internal Program operation, the host is free to perform additional tasks. Any commands written during the internal Program operation will be ignored.

## Sector-Erase Operation

The Sector-Erase operation allows the system to erase the device on a sector-by-sector basis. The sector architecture is based on uniform sector size of 4 KByte. The Sector-Erase operation is initiated by executing a six-byte command load sequence for Software Data Protection with Sector-Erase command $(30 \mathrm{H})$ and sector address (SA) in the last bus cycle. The sector address is latched on the falling edge of the sixth WE\# pulse, while the command $(30 \mathrm{H})$ is latched on the rising edge of the sixth WE\# pulse. The internal Erase operation begins after the sixth WE\# pulse. The End-of-Erase can be determined using either Data\# Polling or Toggle Bit methods. See Figure 10 for timing waveforms. Any commands written during the Sector-Erase operation will be ignored.

## Chip-Erase Operation

The SST39SF010A/020A/040 provide Chip-Erase operation, which allows the user to erase the entire memory array to the " 1 s " state. This is useful when the entire device must be quickly erased.

The Chip-Erase operation is initiated by executing a six- byte Software Data Protection command sequence with Chip-Erase command ( 10 H ) with address 5555 H in the last byte sequence. The internal Erase operation begins with the rising edge of the sixth WE\# or CE\#, whichever occurs first. During the internal Erase operation, the only valid read is Toggle Bit or Data\# Polling. See Table 4 for the command sequence, Figure 11 for timing diagram, and Figure 19 for the flowchart. Any commands written during the Chip-Erase operation will be ignored.

## Write Operation Status Detection

The SST39SF010A/020A/040 provide two software means to detect the completion of a Write (Program or Erase) cycle, in order to optimize the system Write cycle time. The software detection includes two status bits: Data\# Polling $\left(\mathrm{DQ}_{7}\right)$ and Toggle Bit $\left(\mathrm{DQ}_{6}\right)$. The End-of-Write detection mode is enabled after the rising edge of WE\# which initiates the internal Program or Erase operation.

The actual completion of the nonvolatile write is asynchronous with the system; therefore, either a Data\# Polling or Toggle Bit read may be simultaneous with the completion of the Write cycle. If this occurs, the system may possibly get an erroneous result, i.e., valid data may appear to conflict with either $\mathrm{DQ}_{7}$ or $\mathrm{DQ}_{6}$. In order to prevent spurious rejection, if an erroneous result occurs, the software routine should include a loop to read the accessed location an additional two (2) times. If both reads are valid, then the device has completed the Write cycle, otherwise the rejection is valid.

## Data\# Polling (DQ7)

When the SST39SF010A/020A/040 are in the internal Program operation, any attempt to read $\mathrm{DQ}_{7}$ will produce the complement of the true data. Once the Program operation is completed, $\mathrm{DQ}_{7}$ will produce true data. Note that even though $\mathrm{DQ}_{7}$ may have valid data immediately following the completion of an internal Write operation, the remaining data outputs may still be invalid: valid data on the entire data bus will appear in subsequent successive Read cycles after an interval of $1 \mu \mathrm{~s}$. During internal Erase operation, any attempt to read $\mathrm{DQ}_{7}$ will produce a ' 0 '. Once the internal Erase operation is completed, $\mathrm{DQ}_{7}$ will produce a ' 1 '. The Data\# Polling is valid after the rising edge of fourth WE\# (or CE\#) pulse for Program operation. For Sector- or Chip-Erase, the Data\# Polling is valid after the rising edge of sixth WE\# (or CE\#) pulse. See Figure 8 for Data\# Polling timing diagram and Figure 17 for a flowchart.

## Toggle Bit ( $\mathrm{DQ}_{6}$ )

During the internal Program or Erase operation, any consecutive attempts to read $\mathrm{DQ}_{6}$ will produce alternating 0 s and 1 s , i.e., toggling between 0 and 1. When the internal Program or Erase operation is completed, the toggling will stop. The device is then ready for the next operation. The Toggle Bit is valid after the rising edge of fourth WE\# (or CE\#) pulse for Program operation. For Sector- or Chip-Erase, the Toggle Bit is valid after the rising edge of sixth WE\# (or CE\#) pulse. See Figure 9 for Toggle Bit timing diagram and Figure 17 for a flowchart.

## Data Protection

The SST39SF010A/020A/040 provide both hardware and software features to protect nonvolatile data from inadvertent writes.

## Hardware Data Protection

Noise/Glitch Protection: A WE\# or CE\# pulse of less than 5 ns will not initiate a Write cycle.
$\underline{V}_{D D}$ Power Up/Down Detection: The Write operation is inhibited when $V_{D D}$ is less than 2.5 V .
Write Inhibit Mode: Forcing OE\# low, CE\# high, or WE\# high will inhibit the Write operation. This prevents inadvertent writes during power-up or power-down.

## Software Data Protection (SDP)

The SST39SF010A/020A/040 provide the JEDEC approved Software Data Protection scheme for all data alteration operations, i.e., Program and Erase. Any Program operation requires the inclusion of a series of three-byte sequence. The three-byte load sequence is used to initiate the Program operation, providing optimal protection from inadvertent Write operations, e.g., during the system power-up or power-down. Any Erase operation requires the inclusion of six-byte load sequence. The SST39SF010A/020A/040 devices are shipped with the Software Data Protection permanently enabled. See Table 4 for the specific software command codes. During SDP command sequence, invalid commands will abort the device to read mode, within $T_{R C}$.

## Product Identification

The Product Identification mode identifies the device as the SST39SF040, SST39SF010A, or SST39SF020A and manufacturer as SST. This mode may be accessed by software operations. Users may wish to use the software Product Identification operation to identify the part (i.e., using the device ID) when using multiple manufacturers in the same socket. For details, Table 4 for software operation, Figure 12 for the software ID entry and read timing diagram and Figure 18 for the ID entry command sequence flowchart.

Table 2: Product Identification

|  | Address | Data |
| :--- | :---: | :---: |
| Manufacturer's ID | 0000 H | BFH |
| Device ID <br> SST39SF010A |  |  |
| SST39SF020A | 0001 H | B5H |
| SST39SF040 | 0001 H | B6H |

T2.2 25022

## Product Identification Mode Exit/Reset

In order to return to the standard Read mode, the Software Product Identification mode must be exited. Exit is accomplished by issuing the Exit ID command sequence, which returns the device to the Read operation. Please note that the software reset command is ignored during an internal Program or Erase operation. See Table 4 for software command codes, Figure 13 for timing waveform and Figure 18 for a flowchart.

## Operations

Table 3: Operation Modes Selection

| Mode | CE\# | OE\# | WE\# | DQ | Address |
| :--- | :---: | :---: | :---: | :--- | :--- |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{D}_{\mathrm{OUT}}$ | $\mathrm{A}_{\mathrm{IN}}$ |
| Program | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{D}_{\mathrm{IN}}$ | $\mathrm{A}_{\mathrm{IN}}$ |
| Erase | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{X}^{1}$ | Sector address, XXH for Chip-Erase |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | High Z | X |
| Write Inhibit | X | $\mathrm{V}_{\mathrm{IL}}$ | X | High Z/ Dout | X |
|  | X | X | $\mathrm{V}_{\mathrm{IH}}$ | High Z/ Dout | X |
| Product Identification |  |  |  |  |  |
| Software Mode | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ |  | See Table 4 |

1. $X$ can be $\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$, but no other value.

Table 4: Software Command Sequence

| Command Sequence | 1st Bus Write Cycle |  | 2nd Bus Write Cycle |  | 3rd Bus Write Cycle |  | 4th Bus Write Cycle |  | 5th Bus Write Cycle |  | 6th Bus Write Cycle |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Addr ${ }^{1}$ | Data | Addr ${ }^{1}$ | Data | Addr ${ }^{1}$ | Data | Addr ${ }^{1}$ | Data | Addr ${ }^{1}$ | Data | Addr ${ }^{1}$ | Data |
| Byte-Program | 5555H | AAH | 2AAAH | 55H | 5555H | AOH | $B^{\prime}{ }^{2}$ | Data |  |  |  |  |
| Sector-Erase | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | SAx ${ }^{3}$ | 30 H |
| Chip-Erase | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | 5555H | 10H |
| Software ID Entry ${ }^{4,5}$ | 5555H | AAH | 2AAAH | 55H | 5555H | 90H |  |  |  |  |  |  |
| Software ID Exit ${ }^{6}$ | XXH | FOH |  |  |  |  |  |  |  |  |  |  |
| Software ID Exit ${ }^{6}$ | 5555H | AAH | 2AAAH | 55H | 5555H | FOH |  |  |  |  |  |  |

1. Address format $A_{14}-A_{0}(H e x)$, Addresses $A_{M S}-A_{15}$ can be $V_{I L}$ or $V_{I H}$, but no other value, for the Command sequence.
$A_{\text {MS }}=$ Most significant address
$A_{\text {MS }}=$ A $_{16}$ for SST39SF010A, A 17 for SST39SF020A, and A 18 for SST39SF040
2. $B A=$ Program Byte address
3. $S A_{x}$ for Sector-Erase; uses $A_{M S}-A_{12}$ address lines
4. The device does not remain in Software Product ID mode if powered down.
5. With $\mathrm{A}_{\mathrm{MS}}-\mathrm{A}_{1}=0$; SST Manufacturer's $I D=B F H$, is read with $\mathrm{A}_{0}=0$,

SST39SF010A Device ID $=B 5 H$, is read with $A_{0}=1$
SST39SF020A Device ID $=B 6 H$, is read with $A_{0}=1$
SST39SF040 Device ID $=B 7 H$, is read with $A_{0}=1$
6. Both Software ID Exit operations are equivalent

## 1 Mbit / 2 Mbit / 4 Mbit Multi-Purpose Flash SST39SF010A / SST39SF020A / SST39SF040

Absolute Maximum Stress Ratings (Applied conditions greater than those listed under "Absolute Maximum Stress Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these conditions or conditions greater than those defined in the operational sections of this data sheet is not implied. Exposure to absolute maximum stress rating conditions may affect device reliability.)

Temperature Under Bias . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -65² C to $+150^{\circ} \mathrm{C}$
D. C. Voltage on Any Pin to Ground Potential . . . . . . . . . . . . . . . . . . . . . . . . . . . . . - 0.5 V to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$

Transient Voltage (<20ns) on Any Pin to Ground Potential . . . . . . . . . . . . . . . . - 2.0 V to $\mathrm{V}_{\mathrm{DD}}+2.0 \mathrm{~V}$
Voltage on Ag Pin to Ground Potential . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.5 V to 13.2V
Package Power Dissipation Capability ( $\mathrm{Ta}=25^{\circ} \mathrm{C}$ ) $\ldots \ldots$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.0W
Through Hold Lead Soldering Temperature (10 Seconds) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 300 C
Surface Mount Lead Soldering Temperature (3 Seconds) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $240^{\circ} \mathrm{C}$
Output Short Circuit Current ${ }^{1}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 100 mA

1. Outputs shorted for no more than one second. No more than one output shorted at a time.

Table 5: Operating Range

| Range | Ambient Temp | $\mathrm{V}_{\mathrm{DD}}$ |
| :--- | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $4.5-5.5 \mathrm{~V}$ |
| Industrial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $4.5-5.5 \mathrm{~V}$ |

Table 6: AC Conditions of Test ${ }^{1}$

| Input Rise/Fall Time | Output Load |
| :---: | :---: |
| 5 ns | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ for 55 ns |
|  | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ for 70 ns |

Table 7: DC Operating Characteristics $\mathrm{V}_{\mathrm{DD}}=4.5-5.5 \mathrm{~V}^{1}$

| Symbol | Parameter | Limits |  |  | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Units |  |
| $\mathrm{I}_{\mathrm{DD}}$ | Power Supply Current |  |  |  | Address input= $\mathrm{V}_{\mathrm{ILT}} / V_{\mathrm{IHT}}$, at $\mathrm{f}=1 / \mathrm{T}_{\mathrm{RC}} \mathrm{Min}$ $V_{D D}=V_{D D} \operatorname{Max}$ |
|  | Read ${ }^{2}$ |  | 25 | mA | CE\#= $\mathrm{V}_{\text {IL }}$, OE\#=WE\#= $\mathrm{V}_{\text {IH }}$, all I/Os open |
|  | Program and Erase |  | 35 | mA | CE\#=WE\#= $\mathrm{V}_{\text {IL }}$, OE\#= $\mathrm{V}_{\text {IH }}$ |
| $\mathrm{I}_{\text {SB1 }}$ | Standby VDD Current (TTL input) |  | 3 | mA | CE\#= $\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{DD}} \mathrm{Max}$ |
| $\mathrm{I}_{\text {SB2 }}$ | Standby VDD Current (CMOS input) |  | 100 | $\mu \mathrm{A}$ | $\mathrm{CE}=\mathrm{V}_{\mathrm{IHC}}, \mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{DD}} \mathrm{Max}$ |
| ILI | Input Leakage Current |  | 1 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {IN }}=\mathrm{GND}$ to $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{DD}} \mathrm{Max}$ |
| ILO | Output Leakage Current |  | 10 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {OUT }}=\mathrm{GND}$ to $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{DD}} \mathrm{Max}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | 0.8 | V | $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{DD}} \mathrm{Min}$ |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage | 2.0 |  | V | $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\text {D }}$ Max |
| $\mathrm{V}^{\text {IHC }}$ | Input High Voltage (CMOS) | $\mathrm{V}_{\mathrm{DD}}-0.3$ |  | V | $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{DD}} \mathrm{Max}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage |  | 0.4 | V | $\mathrm{I}_{\mathrm{OL}}=2.1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{DD}} \mathrm{Min}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | 2.4 |  | V | $\mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{DD}} \mathrm{Min}$ |

1. Typical conditions for the Active Current shown on the front data sheet page are average values at $25^{\circ} \mathrm{C}$ (room temperature), and $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ for SF devices. Not $100 \%$ tested.
2. Values are for 70 ns conditions. See the Multi-Purpose Flash Power Rating application note for further information.

Table 8: Recommended System Power-up Timings

| Symbol | Parameter | Minimum | Units |
| :--- | :--- | :---: | :---: |
| $\mathrm{T}_{\text {PU-READ }}{ }^{1}$ | Power-up to Read Operation | 100 | $\mu \mathrm{~s}$ |
| $\mathrm{~T}_{\text {PU-WRITE }}{ }^{1}$ | Power-up to Program/Erase Operation | 100 | $\mu \mathrm{~s}$ |

1. This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.

Table 9: Capacitance ( $\mathrm{Ta}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{Mhz}$, other pins open)

| Parameter | Description | Test Condition | Maximum |
| :--- | :--- | :---: | :---: |
| $\mathrm{C}_{\mathrm{I} /{ }^{1}}$ | $\mathrm{I} / \mathrm{O}$ Pin Capacitance | $\mathrm{V}_{\mathrm{I} / \mathrm{O}}=0 \mathrm{~V}$ | 12 pF |
| $\mathrm{C}_{\mathrm{IN}}{ }^{1}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ | 6 pF |

1. This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.

Table 10: Reliability Characteristics

| Symbol | Parameter | Minimum Specification | Units | Test Method |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{N}_{\mathrm{END}}{ }^{1,2}$ | Endurance | 10,000 | Cycles | JEDEC Standard A 117 |
| $\mathrm{~T}_{\mathrm{DR}}{ }^{1}$ | Data Retention | 100 | Years | JEDEC Standard A103 |
| $\mathrm{I}_{\mathrm{LTH}}{ }^{1}$ | Latch Up | $100+\mathrm{I}_{\mathrm{DD}}$ | mA | JEDEC Standard 78 |

T10.2 25022

1. This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.
2. $\mathrm{N}_{\text {END }}$ endurance rating is qualified as a 10,000 cycle minimum for the whole device. A sector- or block-level rating would result in a higher minimum specification.

## AC Characteristics

Table 11: Read Cycle Timing Parameters $V_{D D}=4.5-5.5 \mathrm{~V}$

| Symbol | Parameter | SST39SF010A/020A/040-55 |  | SST39SF010A/020A/040-70 |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max |  |
| $\mathrm{T}_{\mathrm{RC}}$ | Read Cycle Time | 55 |  | 70 |  | ns |
| $\mathrm{T}_{\text {CE }}$ | Chip Enable Access Time |  | 55 |  | 70 | ns |
| $\mathrm{T}_{\text {AA }}$ | Address Access Time |  | 55 |  | 70 | ns |
| Toe | Output Enable Access Time |  | 35 |  | 35 | ns |
| TCLz ${ }^{1}$ | CE\# Low to Active Output | 0 |  | 0 |  | ns |
| Tolz ${ }^{1}$ | OE\# Low to Active Output | 0 |  | 0 |  | ns |
| $\mathrm{T}_{\mathrm{CHz}}{ }^{1}$ | CE\# High to High-Z Output |  | 20 |  | 25 | ns |
| ToHz ${ }^{1}$ | OE\# High to High-Z Output |  | 20 |  | 25 | ns |
| $\mathrm{TOH}^{1}$ | Output Hold from Address Change | 0 |  | 0 |  | ns |

1. This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.

Table 12: Program/Erase Cycle Timing Parameters

| Symbol | Parameter | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {BP }}$ | Byte-Program Time |  | 20 | $\mu \mathrm{s}$ |
| $\mathrm{T}_{\text {AS }}$ | Address Setup Time | 0 |  | ns |
| $\mathrm{T}_{\text {AH }}$ | Address Hold Time | 30 |  | ns |
| $\mathrm{T}_{\text {CS }}$ | WE\# and CE\# Setup Time | 0 |  | ns |
| $\mathrm{T}_{\mathrm{CH}}$ | WE\# and CE\# Hold Time | 0 |  | ns |
| Toes | OE\# High Setup Time | 0 |  | ns |
| Toeh | OE\# High Hold Time | 10 |  | ns |
| TCP | CE\# Pulse Width | 40 |  | ns |
| TWP | WE\# Pulse Width | 40 |  | ns |
| TWPH ${ }^{1}$ | WE\# Pulse Width High | 30 |  | ns |
| $\mathrm{T}_{\mathrm{CPH}}{ }^{1}$ | CE\# Pulse Width High | 30 |  | ns |
| $\mathrm{T}_{\text {DS }}$ | Data Setup Time | 40 |  | ns |
| $\mathrm{T}_{\mathrm{DH}}{ }^{1}$ | Data Hold Time | 0 |  | ns |
| $\mathrm{T}_{\text {IDA }}{ }^{1}$ | Software ID Access and Exit Time |  | 150 | ns |
| $\mathrm{T}_{\text {SE }}$ | Sector-Erase |  | 25 | ms |
| TSCE | Chip-Erase |  | 100 | ms |

1. This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.


1147 F03.1
Note: $A_{M S}=$ Most significant address
$A_{M S}=A_{16}$ for SST39SF010A, $A_{17}$ for SST39SF020A, and $A_{18}$ for SST39SF040

Figure 5: Read Cycle Timing Diagram


Figure 6: WE\# Controlled Program Cycle Timing Diagram


Note: $A_{M S}=$ Most significant address
$A_{M S}=A_{16}$ for SST39SF010A, $A_{17}$ for SST39SF020A, and $A_{18}$ for SST39SF040
Figure 7: CE\# Controlled Program Cycle Timing Diagram


Figure 8: Data\# Polling Timing Diagram


1147 F07.1
Note: Toggled bit output is always high first.
$A_{\text {MS }}=$ Most significant address
$A_{\text {MS }}=A_{16}$ for SST39SF010A, A $A_{17}$ for SST39SF020A, and $A_{18}$ for SST39SF040
Figure 9: Toggle Bit Timing Diagram


Figure 10:WE\# Controlled Sector-Erase Timing Diagram


Figure 11:WE\# Controlled Chip-Erase Timing Diagram


Note: Device ID = B5H for SST39SF010A, B6H for SST39SF020A, and B7H for SST39SF040

Figure 12:Software ID Entry and Read


Figure 13:Software ID Exit and Reset


AC test inputs are driven at $\mathrm{V}_{\mathrm{IHT}}(3.0 \mathrm{~V})$ for a logic " 1 " and $\mathrm{V}_{\text {ILT }}(\mathrm{OV})$ for a logic " 0 ". Measurement reference points for inputs and outputs are $\mathrm{V}_{I T}(1.5 \mathrm{~V})$ and $\mathrm{V}_{\text {OT }}$ (1.5V). Input rise

Figure 14:AC Input/Output Reference Waveforms


Figure 15:A Test Load Example


Figure 16:Byte-Program Algorithm


Figure 17:Wait Options


Figure 18:Software Product Command Flowcharts


Figure 19:Erase Command Sequence

## Product Ordering Information


$39=$ Multi-Purpose Flash

1. Environmental suffix " E " denotes non- Pb solder. SST non-Pb solder devices are "RoHS Compliant".

## Valid combinations for SST39SF010A

SST39SF010A-55-4C-NHE
SST39SF010A-55-4C-WHE
SST39SF010A-70-4C-NHE SST39SF010A-70-4C-WHE
SST39SF010A-70-4C-PHE
SST39SF010A-55-4I-NHE
SST39SF010A-55-4I-WHE
SST39SF010A-70-4I-NHE
SST39SF010A-70-4I-WHE

## Valid combinations for SST39SF020A

SST39SF020A-55-4C-NHE SST39SF020A-70-4C-NHE SST39SF020A-55-4I-NHE SST39SF020A-70-4I-NHE

SST39SF020A-55-4C-WHE SST39SF020A-70-4C-WHE SST39SF020A-55-4I-WHE SST39SF020A-70-4I-WHE

## Valid combinations for SST39SF040

| SST39SF040-55-4C-NHE | SST39SF040-55-4C-WHE |
| :--- | :--- |
| SST39SF040-70-4C-NHE | SST39SF040-70-4C-WHE |
| SST39SF040-55-4I-NHE | SST39SF040-55-4I-WHE |
| SST39SF040-70-4I-NHE | SST39SF040-70-4I-WHE |

SST39SF020A-70-4C-PHE
路

Note:Valid combinations are those products in mass production or will be in mass production. Consult your SST sales representative to confirm availability of valid combinations and to determine availability of new combinations.

## 1 Mbit / 2 Mbit / 4 Mbit Multi-Purpose Flash SST39SF010A / SST39SF020A / SST39SF040

## Packaging Diagrams



Figure 20:32-lead Plastic Lead Chip Carrier (PLCC) SST Package Code: NH


Figure 21:32-lead Thin Small Outline Package (TSOP) $8 \mathrm{~mm} \times 14 \mathrm{~mm}$ SST Package Code: WH

## 1 Mbit / 2 Mbit / 4 Mbit Multi-Purpose Flash SST39SF010A / SST39SF020A / SST39SF040



Figure 22:32-pin Plastic Dual In-line Pins (PDIP) SST Package Code: PH

Table 13: Revision History

| Revision | Description | Date |
| :---: | :---: | :---: |
| 02 | - 2002 Data Book | May 2002 |
| 03 | - Changes to Table 7 on page 12 <br> - Added footnote for MPF power usage and Typical conditions <br> - Clarified the Test Conditions for Power Supply Current and Read parameters <br> - Clarified IDD Write to be Program and Erase | Mar 2003 |
| 04 | - Document status changed from "Preliminary Specification" to "Data Sheet" <br> - Changed IDD Program and Erase max values from 25 to 35 in Table 7 on page 12 | Oct 2003 |
| 05 | - 2004 Data Book <br> - Added non-Pb MPNs and removed footnote (See page 24) | Nov 2003 |
| 06 | - Corrected Revision History for Version 04: <br> IDD max value was incorrectly stated as 30 mA instead of 35 mA | Aug 2004 |
| 07 | - Removed leaded parts from valid combinations. See PSN-D0PB0001 | Mar 2009 |
| 08 | - Changed endurance from 10,000 to 100,000 in Product Description, page 1 | Sep 2009 |
| 09 | - End of Life for all 45 ns valid combinations. See S71147(02). <br> - Added replacement 55 ns valid combinations | Jan 2010 |
| A | - All 45 ns parts reinstated. <br> - Applied new document format <br> - Released document under letter revision system <br> - Updated spec number from S71147 to DS25022 | Jul 2011 |
| B | - End of Life for all 45 ns valid combinations. <br> - Updated Table 6 and Table 11 | Apr 2013 |
| C | - Corrected typo in "Product Ordering Information" on page 23. | Apr 2016 |

## ISBN:978-1-5224-0456-9

© 2016 Microchip Technology Inc.
SST, Silicon Storage Technology, the SST logo, SuperFlash, and MTP are registered trademarks of Microchip Technology, Inc. MPF, SQI, Serial Quad I/O, and Z-Scale are trademarks of Microchip Technology, Inc. All other trademarks and registered trademarks mentioned herein are the property of their respective owners.

Specifications are subject to change without notice. Refer to www.microchip.com for the most recent documentation. For the most current package drawings, please see the Packaging Specification located at http://www.microchip.com/packaging.
Memory sizes denote raw storage capacity; actual usable capacity may be less.
Microchip makes no warranty for the use of its products other than those expressly contained in the Standard Terms and Conditions of Sale.

For sales office locations and information, please see www.microchip.com.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for NOR Flash category:
Click to view products by Microchip manufacturer:

Other Similar products are found below :
615309A MBM29F200TC-70PFTN-SFLE1 MBM29F800BA-90PF-SFLE1 86112009069990933135 AM29BL162CB-80RDPE1
AM29F200BB-90DPI 1 AT25DF021A-MHN-Y AT25DF256-SSHN-T EAN62691701 MX29F200CTMI-70G PC28F320J3F75A 8905959
$252 \underline{\text { S29AL008J55BFIR20 S29AL016J70FFI022 S29AS016J70BHIF40 S99-50389 P AM29F016D-120DPI } 1 \text { AM29F400BB-55SI }}$
MBM29F400BC-90PFVGTSFLE1 MBM29F800BA-70PFTN-SFLE1 AT25DF011-MAHN-T AT25DF011-SSHN-T AT25DF011-XMHN-T
AT25DF041B-MHN-Y AT45DB161E-CCUD-T RP-SDCCTH0 S29GL256P11FFI012 S29PL127J70BAI020 S99-50052 W29GL256SL9T
W29GL128CH9C W29GL128CH9B W29GL032CL7B MX25L3233FMI-08G S99-50243 P S29GL512T12TFN010 S29GL512T10DHI020
S26KS128SDGBHI030 S26KL256SDABHB030 S26KL128SDABHB020 PC28F640J3F75B W29GL256SH9C S99-50239
S29GL032N11FFIS12 S26KS512SDABHB030 S26KL256SDABHA020 S25FS128SAGMFV100 S25FS064SDSNFN030
S29AL016D90MAI020(SPANSION)

