### SY58603U



# 4.25Gbps Precision CML Buffer with Internal Termination and Fail Safe Input

### **General Description**

The SY58603U is a 2.5/3.3V, high-speed, fully differential CML buffer optimized to provide less than 10ps<sub>pp</sub> total jitter. The SY58603U can process clock signals as fast as 2.5GHz or data patterns up to 4.25Gbps.

The differential input includes Micrel's unique, 3-pin input termination architecture that interfaces to LVPECL, LVDS or CML differential signals, (AC-coupled or DC-coupled) as small as 100mV ( $200\text{mV}_{pp}$ ) without any level-shifting or termination resistor networks in the signal path. For AC-coupled input interface applications, an integrated voltage reference ( $V_{\text{REF-AC}}$ ) is provided to bias the  $V_{\text{T}}$  pin. The output is 400mV CML, with extremely fast rise/fall times guaranteed to be less than 85ps.

The SY58603U operates from a 2.5V ±5% supply or 3.3V ±10% supply and is guaranteed over the full industrial temperature range (-40°C to +85°C). For applications that require LVPECL or LVDS outputs, consider the SY58604U and SY58605U, buffers with 800mV and 325mV output swings respectively. The SY58603U is part of Micrel's high-speed, Precision Edge® product line.

Data sheets and support documentation can be found on Micrel's web site at: <a href="https://www.micrel.com">www.micrel.com</a>.

### **Functional Block Diagram**



United States Patent No. RE44,134
Precision Edge is a registered trademark of Micrel, Inc.

August 2007

#### Precision Edge®

#### **Features**

- Precision 400mV CML buffer
- Guaranteed AC performance over temperature and voltage:
  - DC-to >4.25Gbps throughput
  - <300ps propagation delay (IN-to-Q)</li>
  - <85ps rise/fall times</p>
- Fail Safe Input
  - Prevents output from oscillating when input is invalid
- Ultra-low jitter design
  - <1ps<sub>RMS</sub> cycle-to-cycle jitter
  - <10ps<sub>PP</sub> total jitter
  - <1ps<sub>RMS</sub> random jitter
  - <10ps<sub>PP</sub> deterministic jitter
- High-speed CML output
- 2.5V ±5% or 3.3V ±10% power supply operation
- Industrial temperature range: -40°C to +85°C
- Available in 8-pin (2mm x 2mm) DFN package

### **Applications**

- Data Distribution: OC-48, OC-48+FEC, XAUI
- · Backplane Buffering
- SONET clock or data distribution
- Fibre Channel clock or data distribution
- Gigabit Ethernet clock or data distribution

#### Markets

- Storage
- ATE
- · Test and measurement
- Enterprise networking equipment
- High-end servers
- Access
- Metro area network equipment

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

SY58603U Micrel, Inc.

## Ordering Information<sup>(1)</sup>

| Part Number                 | Package<br>Type | Operating<br>Range | Package Marking                        | Lead<br>Finish    |
|-----------------------------|-----------------|--------------------|----------------------------------------|-------------------|
| SY58603UMG                  | DFN-8           | Industrial         | 603 with Pb-Free<br>bar-line indicator | NiPdAu<br>Pb-Free |
| SY58603UMGTR <sup>(2)</sup> | DFN-8           | Industrial         | 603 with Pb-Free<br>bar-line indicator | NiPdAu<br>Pb-Free |

#### Notes:

- 1. Contact factory for die availability. Dice are guaranteed at  $T_A = 25$ °C, DC Electricals only.
- 2. Tape and Reel.

### **Pin Configuration**



**Pin Description** 

| Pin Number | Pin Name    | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 4       | IN, /IN     | Differential Input: This input pair is the differential signal input to the device. Input accepts DC-Coupled differential signals as small as 100mV (200mVpp). Each pin of this pair internally terminates with $50\Omega$ to the VT pin. If the input swing falls below a certain threshold (typical 30mV), the Fail Safe Input (FSI) feature will guarantee a stable output by latching the output to its last valid state. See "Input Interface Applications" section for more details. |
| 2          | VT          | Input Termination Center-Tap: Each side of the differential input pair terminates to VT pin. This pin provides a center-tap to a termination network for maximum interface flexibility. See "Input Interface Applications" section.                                                                                                                                                                                                                                                        |
| 3          | VREF-AC     | Reference Voltage: This output biases to $V_{CC}$ –1.2V. It is used for AC-coupling input IN and /IN. Connect VREF-AC directly to the corresponding VT pin. Bypass with 0.01 $\mu$ F low ESR capacitor to VCC. Maximum sink/source current is ±1.5mA. Please refer to the "Input Interface Applications" section for more details.                                                                                                                                                         |
| 5          | GND         | Ground: Exposed pad must be connected to a ground plane that is the same                                                                                                                                                                                                                                                                                                                                                                                                                   |
|            | Exposed pad | potential as the ground pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 6, 7       | /Q, Q       | CML Differential Output Pair: Differential buffered output copy of the input signal. The output swing is typically 400mV. See "CML Output Termination" section.                                                                                                                                                                                                                                                                                                                            |
| 8          | VCC         | Positive Power Supply: Bypass with $0.1 uF//0.01 uF$ low ESR capacitors as close to the $V_{\text{CC}}$ pin as possible.                                                                                                                                                                                                                                                                                                                                                                   |

### **Absolute Maximum Ratings**(1)

### Operating Ratings<sup>(2)</sup>

| Supply Voltage (V <sub>IN</sub> ) |        |
|-----------------------------------|--------|
| 51.11                             |        |
| Still-air ( $\theta_{JA}$ )       | 93°C/W |
| Junction-to-board (พ.เค)          | 56°C/W |

### DC Electrical Characteristics<sup>(5)</sup>

 $T_A = -40$ °C to +85°C, unless otherwise stated.

| Symbol              | Parameter                                     | Condition                     | Min                  | Тур                  | Max                  | Units |
|---------------------|-----------------------------------------------|-------------------------------|----------------------|----------------------|----------------------|-------|
| V <sub>CC</sub>     | Power Supply Voltage Range                    |                               | 2.375                | 2.5                  | 2.625                | V     |
|                     |                                               |                               | 3.0                  | 3.3                  | 3.6                  |       |
| Icc                 | Power Supply Current                          | No load, max. V <sub>CC</sub> |                      | 39                   | 50                   | mA    |
| $R_{DIFF\_IN}$      | Differential Input Resistance (IN-to-/IN)     |                               | 90 10                |                      | 110                  | Ω     |
| $V_{IH}$            | Input HIGH Voltage (IN, /IN)                  | IN, /IN, Note 7               | V <sub>CC</sub> -1.6 |                      | Vcc                  | V     |
| V <sub>IL</sub>     | Input LOW Voltage (IN, /IN)                   | IN, /IN                       | 0                    |                      | V <sub>IH</sub> -0.1 | V     |
| $V_{IN}$            | Input Voltage Swing (IN, /IN)                 | see Figure 3a, Note 6         | 0.1                  |                      | 1.7                  | V     |
| $V_{DIFF\_IN}$      | Differential Input Voltage Swing ( IN - /IN ) | see Figure 3b                 | 0.2                  |                      |                      | V     |
| V <sub>IN_FSI</sub> | Input Voltage Threshold that Triggers FSI     |                               |                      | 30                   | 100                  | mV    |
| V <sub>REF-AC</sub> | Output Reference Voltage                      |                               | V <sub>CC</sub> -1.3 | V <sub>CC</sub> -1.2 | V <sub>CC</sub> -1.1 | V     |
| $V_{T\_IN}$         | Voltage from Input to V <sub>T</sub>          |                               |                      |                      | 1.28                 | V     |

#### Notes:

- 1. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability.
- 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.
- 3. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the device's most negative potential on the PCB.  $\psi_{JB}$  and  $\theta_{JA}$  values are determined for a 4-layer board in still-air number, unless otherwise stated.
- 4. Due to the limited drive capability, use for input of the same package only.
- 5. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.
- 6.  $V_{IN}$  (max) is specified when  $V_T$  is floating.
- 7. V<sub>IH</sub> (min) not lower than 1.2V.

## CML Output DC Electrical Characteristics<sup>(7)</sup>

 $V_{CC} = +2.5 V \pm 5\% \text{ or } +3.3 V \pm 10\%, \ R_L = 100 \Omega \text{ across the outputs; } \underline{T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}, \ unless otherwise stated.}$ 

| Symbol           | Parameter                         | Condition                    | Min                    | Тур                    | Max             | Units |
|------------------|-----------------------------------|------------------------------|------------------------|------------------------|-----------------|-------|
| V <sub>OH</sub>  | Output HIGH Voltage               | $R_L = 50\Omega$ to $V_{CC}$ | V <sub>CC</sub> -0.020 | V <sub>CC</sub> -0.010 | V <sub>CC</sub> | V     |
| V <sub>OUT</sub> | Output Voltage Swing              | See Figure 3a                | 325                    | 400                    |                 | mV    |
| $V_{DIFF\_OUT}$  | Differential Output Voltage Swing | See Figure 3b                | 650                    | 800                    |                 | mV    |
| Rout             | Output Source Impedance           |                              | 45                     | 50                     | 55              | Ω     |

#### Note:

<sup>7.</sup> The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.

#### **AC Electrical Characteristics**

 $V_{CC}$  = +2.5V ±5% or +3.3V ±10%,  $R_L$  = 100 $\Omega$  across the outputs, Input  $t_r/t_f$ :  $\leq$ 300ps;  $T_A$  = -40°C to +85°C, unless otherwise stated.

| Symbol                          | Parame                                                                         | ter                   | Condition                     |       | Min  | Тур | Max | Units             |
|---------------------------------|--------------------------------------------------------------------------------|-----------------------|-------------------------------|-------|------|-----|-----|-------------------|
| f <sub>MAX</sub>                | f <sub>MAX</sub> Maximum Frequency                                             |                       | NRZ Data                      |       | 4.25 |     |     | Gbps              |
|                                 |                                                                                |                       | V <sub>OUT</sub> > 200mV      | Clock | 2.5  | 3   |     | GHz               |
| t <sub>PD</sub>                 | Propagation Delay IN-to-Q                                                      |                       | V <sub>IN</sub> : 100mV-200mV |       | 150  | 250 | 350 | ps                |
|                                 |                                                                                |                       | V <sub>IN</sub> : 200mV-800mV |       | 120  | 190 | 300 | ps                |
| t <sub>Skew</sub>               | Part-to-Part Skew                                                              |                       | Note 8                        |       |      |     | 100 | ps                |
| t <sub>Jitter</sub>             | Data                                                                           | Random Jitter         | Note 9                        |       |      |     | 1   | ps <sub>RMS</sub> |
|                                 |                                                                                | Deterministic Jitter  | Note 10                       |       |      |     | 10  | ps <sub>PP</sub>  |
|                                 | Clock                                                                          | Cycle-to-Cycle Jitter | Note 11                       |       |      |     | 1   | ps <sub>RMS</sub> |
|                                 |                                                                                | Total Jitter          | Note 12                       |       |      |     | 10  | ps <sub>PP</sub>  |
| t <sub>r</sub> , t <sub>f</sub> | t <sub>r,</sub> t <sub>f</sub> Output Rise/Fall Times (20% to 80%)  Duty Cycle |                       | At full output swing.         |       | 30   | 50  | 85  | ps                |
|                                 |                                                                                |                       | Differential I/O              |       | 47   |     | 53  | %                 |

#### Notes:

- 8. Part-to-part skew is defined for two parts with identical power supply voltages at the same temperature and no skew at the edges at the respective inputs.
- 9. Random jitter is measured with a K28.7 pattern, measured at  $\leq$   $f_{MAX}$ .
- 10. Deterministic jitter is measured at 2.5Gbps with both K28.5 and 2<sup>23</sup>–1 PRBS pattern.
- 11. Cycle-to-cycle jitter definition: the variation period between adjacent cycles over a random sample of adjacent cycle pairs. t<sub>JITTER\_CC</sub> = T<sub>n</sub> -T<sub>n+1</sub>, where T is the time between rising edges of the output signal.
- Total jitter definition: with an ideal clock input frequency of ≤ f<sub>MAX</sub> (device), no more than one output edge in 10<sup>12</sup> output edges will deviate by more than the specified peak-to-peak jitter value.

### **Functional Description**

#### Fail-Safe Input (FSI)

The input includes a special failsafe circuit to sense the amplitude of the input signal and to latch the output when there is no input signal present, or when the amplitude of the input signal drops sufficiently below  $100 \text{mV}_{PK}$  ( $200 \text{mV}_{PP}$ ), typically  $30 \text{mV}_{PK}$ . Maximum frequency of SY58603U is limited by the FSI function.

#### Input Clock Failure Case

If the input clock fails to a floating, static, or extremely low signal swing, the FSI function will eliminate a metastable condition and guarantee a stable output. No ringing and no undetermined state will occur at the output under these conditions.

Note that the FSI function will not prevent duty cycle distortion in case of a slowly deteriorating (but still toggling) input signal. Due to the FSI function, the propagation delay will depend on rise and fall time of the input signal and on its amplitude. Refer to "Typical Characteristics" for detailed information.

### **Timing Diagrams**



Figure 1a. Propagation Delay



Figure 1b. Fail Safe Feature

### **Typical Characteristics**

 $V_{CC}$  = 2.5V, GND = 0V,  $V_{IN}$  = 100mV,  $R_L$  = 100 $\Omega$  across the outputs,  $T_A$  = 25°C, unless otherwise stated.











#### **Functional Characteristics**

 $V_{CC}$  = 2.5V, GND = 0V,  $V_{IN}$  = 325mV, Data Pattern:  $2^{23}$ -1,  $R_L$  = 100 $\Omega$  across the outputs,  $T_A$  = 25°C, unless otherwise stated.









### **Functional Characteristics** (continued)

 $V_{CC}$  = 2.5V, GND = 0V,  $V_{IN}$  = 325mV,  $R_L$  = 100 $\Omega$  across the outputs,  $T_A$  = 25°C, unless otherwise stated.



TIME (750ps/div.)



TIME (200ps/div.)





### **Input and Output Stage**



Figure 2a. Simplified Differential Input Buffer



Figure 2b. Simplified CML Output Buffer

### **Single-ended and Differential Swings**



Figure 3a. Single-Ended Swing



Figure 3b. Differential Swing

SY58603U Micrel, Inc.

### **Input Interface Applications**



Figure 4a. CML Interface (DC-Coupled)

Option: May connect  $V_T$  to  $V_{CC}$ 



Figure 4b. CML Interface (AC-Coupled)



Figure 4c. LVPECL Interface (DC-Coupled)



Figure 4d. LVPECL Interface (AC-Coupled)



Figure 4e. LVDS Interface

SY58603U Micrel, Inc.

### **CML Output Termination**





Figure 5a. CML DC-Coupled Termination

Figure 5b. CML DC-Coupled Termination



Figure 5c. CML AC-Coupled Termination

### **Related Product and Support Documents**

| Part Number   | Function                                                                         | Data Sheet Link                                                          |
|---------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------|
| SY58604U      | 3.2Gbps Precision LVPECL Buffer with<br>Internal Termination and Fail Safe Input | http://www.micrel.com/page.do?page=/product-info/products/sy58604u.shtml |
| SY58605U      | 3.2Gbps Precision LVDS Buffer with<br>Internal Termination and Fail Safe Input   | http://www.micrel.com/page.do?page=/product-info/products/sy58605u.shtml |
| HBW Solutions | New Products and Termination Application Notes                                   | http://www.micrel.com/page.do?page=/product-info/as/HBWsolutions.shtml   |

### **Package Information**



8-Pin DFN (2mm x 2mm)

### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2006 Micrel, Incorporated.

### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Buffers & Line Drivers category:

Click to view products by Microchip manufacturer:

Other Similar products are found below:

LXV200-024SW 74AUP2G34FW3-7 HEF4043BP PI74FCT3244L MC74HCT365ADTR2G Le87401NQC Le87402MQC 028192B
042140C 051117G 070519XB NL17SZ07P5T5G NLU1GT126AMUTCG 74AUP1G17FW5-7 74LVC2G17FW4-7 CD4502BE 59628982101PA 5962-9052201PA 74LVC1G125FW4-7 NL17SH17P5T5G NL17SH125P5T5G NLV37WZ07USG 74VHC541FT(BE)
RHRXH162244K1 74AUP1G34FW5-7 74AUP1G07FW5-7 74LVC1G126FW4-7 74LVC2G126RA3-7 NLX2G17CMUTCG
74LVCE1G125FZ4-7 Le87501NQC 74AUP1G126FW5-7 TC74HC4050AP(F) 74LVCE1G07FZ4-7 NLX3G16DMUTCG
NLX2G06AMUTCG NLVVHC1G50DFT2G LE87100NQC LE87290YQC LE87290YQCT LE87511NQC LE87511NQCT LE87557NQC
LE87557NQCT LE87614MQC LE87614MQCT 74AUP1G125FW5-7 NLU2G16CMUTCG MC74LCX244MN2TWG NL17SG126DFT2G