## FEATURES

■ Selects among four differential inputs
■ Guaranteed AC performance over temp and voltage:

- DC-to > 3.2Gbps data rate throughput
- < 600ps In-to-Out $t_{p d}$
- < 150ps $\mathrm{t}_{\mathrm{r}} \mathrm{t}_{\mathrm{f}}$
- Ultra-low jitter design:
$-<\mathbf{p s}_{\text {RMS }}$ random jitter
$-<10$ ps $_{\text {PP }}$ deterministic jitter
- < 10pspp total jitter (clock)
$\cdot<0.7 \mathrm{ps}_{\mathrm{RMS}}$ crosstalk-induced jitter
- Unique input isolation design minimizes crosstalk
- Internal input termination

■ Unique input termination and $\mathrm{V}_{\mathrm{T}}$ pin accepts DCcoupled and AC-coupled inputs (LVDS, LVPECL, CML)

■ 350 mV LVDS output swing
■ CMOS/TTL compatible MUX select
■ Power supply $3.3 \mathrm{~V}+10 \%$

- $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range

■ Available in 32-pin ( $5 \mathrm{~mm} \times 5 \mathrm{~mm}$ ) MLF ${ }^{\circledR}$ package

## APPLICATIONS

- SONET/SDH channel select applications
- Fiber Channel multi-channel select applications

■ Gigabit Ethernet multi-channel select

## TYPICAL PERFORMANCE



## Precision Edge ${ }^{\circledR}$

## DESCRIPTION

The SY89545L is a fast, low jitter 4:1 differential MUX with an LVDS ( 350 mV ) compatible output with guaranteed data rate throughput of 3.2 Gbps over temperature and voltage.

The SY89545L differential inputs include a unique, 3-pin internal termination that allows access to the termination network through a $\mathrm{V}_{\mathrm{T}}$ pin. This feature allows the device to easily interface to different logic standards, both AC- and DC-coupled without external resistor-bias and termination networks. The result is a clean, stub-free, low jitter interface solution.

The SY89545L operates from a single 3.3 V supply, and is guaranteed over the full industrial temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$. For applications that require a 2.5 V supply, consider the SY89544U. For applications that require two differential outputs, consider the SY89546U or SY89545L.The SY89545L is part of a Micrel's Precision Edge ${ }^{\circledR}$ product family. All support documentation can be found on Micrel's web site at www.micrel.com.

## FUNCTIONAL BLOCK DIAGRAM



Precision Edge is a registered trademark of Micrel, Inc.
MicroLeadFrame and MLF are registered trademarks of Amkor Technology, Inc.

## PACKAGE/ORDERING INFORMATION



32-Pin MLF ${ }^{\circledR}$

Ordering Information ${ }^{(1)}$

| Part Number | Package <br> Type | Operating <br> Range | Package <br> Marking | Lead <br> Finish |
| :--- | :---: | :---: | :---: | :---: |
| SY89545LMI | MLF-32 | Industrial | SY89545L | Sn-Pb |
| SY89545LMITR(2) | MLF-32 | Industrial | SY89545L | Sn-Pb |
| SY89545LMG ${ }^{(3)}$ | MLF-32 | Industrial | SY89545L with <br> Pb-Free bar-line indicator | Pb-Free <br> NiPdAu |
| SY89545LMGTR ${ }^{(2,3)}$ | MLF-32 | Industrial | SY89545L with <br> Pb-Free bar-line indicator | Pb-Free <br> NiPdAu |

## Notes:

1. Contact factory for die availability. Dice are guaranteed at $T_{A}=25^{\circ} \mathrm{C}$, DC electricals only.
2. Tape and Reel.
3. Recommended for new designs.

## PIN DESCRIPTION

| Pin Number | Pin Name | Pin Function |
| :---: | :---: | :---: |
| $\begin{gathered} 4,2,32, \\ 30,27,25,23,21 \end{gathered}$ | INO, /INO, <br> IN1, /IN1, <br> IN2, /IN2, <br> IN3, /IN3 | Differential Inputs: These input pairs are the differential signal inputs to the device. Inputs accept AC- or DC-coupled signals as small as 100 mV . Each pin of a pair internally terminates to a $\mathrm{V}_{\mathrm{T}}$ pin through $50 \Omega$. Note that these inputs will default to an indeterminate state if left open. Unused differential input pairs can be terminated by connecting one input to $\mathrm{V}_{\mathrm{CC}}$ and the complementary input to GND through a $1 \mathrm{k} \Omega$ resistor. The $\mathrm{V}_{\mathrm{T}}$ pin is to be left open in this configuration. Please refer to the "Input Interface Applications" section for more details. |
| 3, 31, 26, 22 | $\begin{aligned} & \text { VT0, VT1, } \\ & \text { VT2, VT3 } \end{aligned}$ | Input Termination Center-Tap: Each side of the differential input pair, terminates to a $\mathrm{V}_{\mathrm{T}}$ pin. The $\mathrm{V}_{\mathrm{T} 0}, \mathrm{~V}_{\mathrm{T} 1}, \mathrm{~V}_{\mathrm{T} 2}, \mathrm{~V}_{\mathrm{T} 3}$ pins provide a center-tap to a termination network for maximum interface flexibility. See "Input Interface Applications" section for more details. |
| 6, 19 | SEL0, SEL1 | These single-ended TTL/CMOS compatible inputs select the inputs to the multiplexers. Note that these inputs are internally connected to a $25 \mathrm{k} \Omega$ pull-up resistor and will default to a logic HIGH state if left open. |
| $\begin{gathered} 1,5,8 \\ 17,20,24,28,29 \end{gathered}$ | VCC | Positive Power Supply: Bypass with $0.1 \mu \mathrm{~F} \\| 0.01 \mu \mathrm{~F}$ low ESR capacitors. The $0.01 \mu \mathrm{~F}$ capacitor should be as close to $\mathrm{V}_{\mathrm{CC}}$ pin as possible. |
| 10, 11 | Q, /Q | Differential Outputs: This LVDS output pair is the output of the device. It is a logic function of the IN0, IN1, INO, IN1 and SEL0 inputs. Please refer to the "Truth Table"" for details. |
| $7,9,12,13,16,18$ | GND, Exposed pad | Ground: Ground pin and exposed pad must be connected to the same ground plane. |
| 14, 15 | NC | No connect. (Unused pins). |

## Absolute Maximum Ratings ${ }^{(1)}$

Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) -0.5 V to +4.0 V
Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) ...................................... -0.5 V to $\mathrm{V}_{\mathrm{CC}}$
Termination Current ${ }^{(3)}$
Source or sink current on $\mathrm{V}_{\mathrm{T}}$ $\qquad$

## Input Current

Source or sink current on IN, /IN .......................... $\pm 50 \mathrm{~mA}$
Lead Temperature (soldering, 20 sec.) ................... $+260^{\circ} \mathrm{C}$
Storage Temperature (TS) ...................... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## Operating Ratings ${ }^{(2)}$

Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) .................................... 3.0 V to 3.6 V
Ambient Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$........................ $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Package Thermal Resistance ${ }^{(4)}$
$\mathrm{MLF}^{\circledR}\left(\theta_{\mathrm{JA}}\right)$
Still-Air .
$35^{\circ} \mathrm{C} / \mathrm{W}$
500lfpm
$28^{\circ} \mathrm{C} / \mathrm{W}$
$\operatorname{MLF}^{\circledR}\left(\Psi_{\mathrm{JB}}\right)$
Junction-to-Board
$20^{\circ} \mathrm{C} / \mathrm{W}$

## DC ELECTRICAL CHARACTERISTICS(5)

$\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$; Unless otherwise stated.

| Symbol | Parameter | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Power Supply |  | 3.0 | 3.3 | 3.6 | V |
| $\mathrm{I}_{\mathrm{CC}}$ | Power Supply Current | No Load, Max. $\mathrm{V}_{\mathrm{CC}}{ }^{(6)}$ |  | 44 | 60 | mA |
| $\mathrm{R}_{\text {DIFF_IN }}$ | Differential Input Resistance (IN-to-/IN) |  | 80 | 100 | 120 | $\Omega$ |
| $\overline{\mathrm{R}_{\text {IN }}}$ | Input Resistance $\text { (IN-to- } \mathrm{V}_{\mathrm{T}}, / \mathrm{IN} \text {-to- } \mathrm{V}_{\mathrm{T}} \text { ) }$ |  | 40 | 50 | 60 | $\Omega$ |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage (IN, /IN) |  | 1.2 |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage (IN, /IN) |  | 0 |  | $\mathrm{V}_{1 \mathrm{H}^{-0.1}}$ | V |
| $\mathrm{V}_{\text {IN }}$ | Input Voltage Swing (IN, /IN) | Notes 7 | 0.1 |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\overline{\mathrm{V}_{\text {DIFF_IN }}}$ | Differential Input Voltage Swing $\|\mathrm{IN}-/ \mathrm{IN}\|$ | Notes 7 | 0.2 |  |  | V |
| IN-to- $\mathrm{V}_{\mathrm{T}}$ | Voltage from Input to $\mathrm{V}_{\mathrm{T}}$ |  |  |  | 1.8 | V |

## Notes:

1. Permanent device damage may occur if "Absolute Maximum Ratings" are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to "Absolute Maximum Ratings" conditions for extended periods may affect device reliability.
2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.
3. Due to the limited drive capability use for input of the same package only.
4. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the device's most negative potential on the PCB. $\Psi_{J B}$ uses 4-layer $\theta_{\mathrm{JA}}$ in still air unless otherwise stated.
5. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.
6. Includes current through internal $50 \Omega$ pull-ups.
7. See "Operating Characteristics" section for $\mathrm{V}_{\mathbb{I N}}$ and $\mathrm{V}_{\text {DIFF_IN }}$ definition.

## LVDS OUTPUTS DC ELECTRICAL CHARACTERISTICS ${ }^{(9)}$

$V_{C C}=3.3 \mathrm{~V} \pm 10 \% ; T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C} ; \mathrm{R}_{\mathrm{L}}=100 \Omega$ across $Q$ and $/ Q$, unless otherwise stated.

| Symbol | Parameter | Condition | Min | Typ | Max |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OH }}$ | Output HIGH Voltage <br> $(\mathrm{Q}, / \mathrm{Q})$ | See Figure 5a |  | 1.475 | V |
| $\mathrm{~V}_{\text {OL }}$ | Output LOW Voltage <br> $(\mathrm{Q}, / \mathrm{Q})$ | See Figure 5a | 0.925 | V |  |
| $\mathrm{~V}_{\text {OUT }}$ | Output Voltage Swing <br> $(\mathrm{Q}, / \mathrm{Q})$ | See Figures 1a, 5a | 250 | 350 | mV |
| $\mathrm{V}_{\text {DIFF-OUT }}$ | Differential Output Voltage Swing <br> $\|\mathrm{Q}-/ \mathrm{Q}\|$ | See Figure 1b | 1.125 | 700 | mV |
| $\mathrm{V}_{\text {OCM }}$ | Output Common Mode Voltage <br> $(\mathrm{Q}, / \mathrm{Q})$ | See Figure 5b | -50 | m |  |
| $\Delta \mathrm{~V}_{\text {OCM }}$ | Change in Common Mode Voltage <br> $(\mathrm{Q}, / \mathrm{Q})$ | See Figure 5b | +50 | mV |  |

## LVTTL/CMOS DC ELECTRICAL CHARACTERISTICS(9)

$\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$; unless otherwise stated.

| Symbol | Parameter | Condition | Min | Typ | Max |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage |  | 2.0 |  | $\mathrm{~V}_{\mathrm{CC}}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Input LOW Voltage |  |  | V |  |
| $\mathrm{I}_{\mathrm{IH}}$ | Input HIGH Current |  |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{IL}}$ | Input LOW Current |  |  | 40 | $\mu \mathrm{~A}$ |

## Note:

9. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.

## AC ELECTRICAL CHARACTERISTICS(10)

$V_{C C}=3.3 \mathrm{~V} \pm 10 \% ; T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C} ; \mathrm{R}_{\mathrm{L}}=100 \Omega$ across $Q$ and $/ \mathrm{Q}$, unless otherwise stated.

| Symbol | Parameter | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency | NRZ Data | 3.2 |  |  | Gbps |
|  |  | $\mathrm{V}_{\text {OUT }} \geq 200 \mathrm{mV}$ Clock |  | 3 |  | GHz |
| $t_{\text {pd }}$ | Differential Propagation Delay | IN-to-Q | 400 | 500 | 600 | ps |
|  |  | SEL-to-Q | 230 | 500 | 750 | ps |
| $t_{\text {SKEW }}$ | Input-to-Input Skew Part-to-Part Skew | Note 11 |  |  | 25 | ps |
|  |  | Note 12 |  |  | 200 | ps |
| $\mathrm{t}_{\text {JITTER }}$ | a <br> Random Jitter (RJ) <br> Deterministic Jitter (DJ) | Note 13 |  |  | 1 | $\mathrm{ps}_{\text {RMS }}$ |
|  |  | Note 14 |  |  | 10 | $\mathrm{ps}_{\mathrm{PP}}$ |
|  | Total Jitter (TJ) <br> Cycle-to-Cycle Jitter | Note 15 |  |  | 10 | $\mathrm{ps}_{\mathrm{PP}}$ |
|  |  | Note 16 |  |  | 1 | $\mathrm{ps}_{\text {RMS }}$ |
|  | Crosstalk-Induced Jitter Adjacent Channel | Note 17 |  |  | 0.7 | $\mathrm{ps}_{\text {RMS }}$ |
| $\mathrm{t}_{\mathrm{R}}, \mathrm{t}_{\mathrm{F}}$ | Output Rise / Fall Time (20\% to 80\%) | At full output swing | 40 | 80 | 150 | ps |

## Notes:

10. Measured with 100 mV input swing. See "Timing Diagrams" section for definition of parameters. High frequency AC-parameters are guaranteed by design and characterization.
11. Input-to-input skew is the difference in propagation delay between any two inputs to the output under identical conditions.
12. Part-to-part skew is defined for two parts with identical power supply voltages at the same temperature and with no skew of the edges at the respective inputs.
13. RJ is measured with a K28.7 comma detect character pattern, measured at 1.25 Gbps and 3.2 Gbps .
14. DJ is measured at 1.25 Gbps and 3.2 Gbps , with both K 28.5 and $2^{23}-1$ PRBS pattern.
15. Total jitter definition: with an ideal clock input of frequency $\leq f_{\text {MAX }}$, no more than one output edge in $10^{12}$ output edges will deviate by more than the specified peak-to-peak jitter value.
16. Cycle-to-cycle jitter definition: the variation of periods between adjacent cycles, $\mathrm{Tn}-\mathrm{Tn}-1$ where T is the time between rising edges of the output signal.
17. Crosstalk is measured at the output while applying two similar frequencies to adjacent inputs that are asynchronous with respect to each other at the inputs.

## SINGLE-ENDED AND DIFFERENTIAL SWINGS



Figure 1a. Single-Ended Voltage Swing


Figure 1b. Differential Voltage Swing

## TIMING DIAGRAM



Figure 2. Timing Diagram

## TRUTH TABLE

| IN0 | IN1 | IN2 | IN3 | SEL0 | SEL1 | Q | /Q |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | X | X | X | 0 | 0 | 0 | 1 |
| 1 | X | X | X | 0 | 0 | 1 | 0 |
| X | 0 | X | X | 1 | 0 | 0 | 1 |
| X | 1 | X | X | 1 | 0 | 1 | 0 |
| X | X | 0 | X | 0 | 1 | 0 | 1 |
| X | X | 1 | X | 0 | 1 | 1 | 0 |
| X | X | X | 0 | 1 | 1 | 0 | 1 |
| X | X | 1 | 1 | 1 | 1 | 0 |  |

## FUNCTIONAL CHARACTERISTICS



TIME (80ps/div.)

## INPUT AND OUTPUT STAGE INTERNAL TERMINATION



Figure 3. Simplified Differential Input Stage

INPUT INTERFACE APPLICATIONS


Figure 4a. CML
Interface (DC-Coupled)

For $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{p}}=100 \Omega$
Figure 4d. LVPECL Interface (AC-Coupled)


Figure 4b. CML
erface (AC-Coupled)
Figure 4b. CML
Interface (AC-Coupled)


For $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{p}}=50 \Omega$
Figure 4c. LVPECL Interface (DC-Coupled)



Figure 4e. LVDS Interface

## OUTPUT INTERFACE APPLICATIONS

LVDS specifies a small swing of 350 mV typical, on a nominal 1.25 V common mode above ground. The common mode voltage has tight limits to permit large variations in


Figure 5a. LVDS Differential Measurement
ground between an LVDS driver and receiver. Also, change in common mode voltage, as a function of data input, is kept to a minimum, to keep EMI low.


Figure 5b. LVDS Common Mode Measurement

## RELATED MICREL PRODUCTS AND SUPPORT DOCUMENTATION

| Part Number | Function | Data Sheet Link |
| :--- | :--- | :--- |
| SY89542U | 2.5V, 3.2Gbps Dual, Differential 2:1 LVDS <br> Multiplexer with Internal Input Termination | http://www.micrel.com/_PDF/HBW/sy89542u.pdf |
| SY89543L | 3.3V, 3.2Gbps Dual, Differential 2:1 LVDS <br> Multiplexer with Internal Input Termination | http://www.micrel.com/_PDF/HBW/sy89543I.pdf |
| SY89544U | 2.5V, 3.2Gbps 4:1 LVDS Multiplexer with Internal <br> Input Termination | http://www.micrel.com/_PDF/HBW/sy89544u.pdf |
| SY89546U | 2.5V, 3.2Gbps, Differential 4:1 LVDS Multiplexer <br> with 1:2 Fanout and Internal Input Termination | http://www.micrel.com/_PDF/HBW/sy89546u.pdf |
| SY89547L | 3.3V, 3.2Gbps, Differential 4:1 LVDS Multiplexer <br> with 1:2 Fanout and Internal Input Termination | http://www.micrel.com/_PDF/HBW/SY89547L.pdf |
|  | MLF ${ }^{\circledR}$ Application Note | www.amkor.com/products/notes_papers/MLF_AppNote_0902.pdf |
| HBW Solutions | New Products and Applications | www.micrel.com/product-info/products/solutions.shtml |

## 32 LEAD MicroLeadFrame ${ }^{\circledR}$ (MLF-32)




BOTTDM VIEW

NDTEı

1. ALL DIMENSIINS ARE IN MILLIMETERS.
2. MAX. PACKAGE WARPAGE IS 0.05 mm .
3. MAXIMUM ALLDWABE BURRS IS 0.076 mm IN ALL DIRECTIDNS.
4. PIN \#1 ID ON TOP WILL BE LASER/INK MARKED.


PCB Thermal Consideration for 32-Pin MLF ${ }^{\circledR}$ Package
(Always solder, or equivalent, the exposed pad to the PCB)

## Package Notes:

1. Package meets Level 2 qualification.
2. All parts are dry-packaged before shipment.
3. Exposed pads must be soldered to a ground for proper thermal management.

## MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL + 1 (408) 944-0800 FAX + 1 (408) 474-1000 web http://www.micrel.com
The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

$$
\text { © } 2005 \text { Micrel, Incorporated. }
$$

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Encoders, Decoders, Multiplexers \& Demultiplexers category:
Click to view products by Microchip manufacturer:

Other Similar products are found below :
MC74HC163ADTG 74HC253N NLV74VHC1G01DFT1G TC74AC138P(F) NLV14051BDR2G NLV74HC238ADTR2G COMX-CAR-210
5962-8607001EA NTE74LS247 5962-8756601EA SN74LS148N 8CA3052APGGI8 TC74VHC138F(EL,K,F PI3B3251LE PI3B3251QE
NTE4028B NTE4514B NTE4515B NTE4543B NTE4547B NTE74LS249 NLV74HC4851AMNTWG MC74LVX257DG
M74HCT4851ADWR2G AP4373AW5-7-01 MC74LVX257DTR2G 74VHC4066AFT(BJ) 74VHCT138AFT(BJ) 74HC158D.652
74HC4052D(BJ) 74VHC138MTC COMX-CAR-P1 JM38510/65852BEA JM38510/30702BEA 74VHC138MTCX 74HC138D(BJ)
NL7SZ19DFT2G 74AHCT138T16-13 74LCX138FT(AJ) 74LCX157FT(AJ) NL7SZ18MUR2G PCA9540BD,118 QS3VH16233PAG8
SNJ54HC251J SN54LS139AJ SN74CBTLV3257PWG4 SN74ALS156DR SN74AHCT139PWR 74HC251D.652 74HC257D.652

