# Low Skew, Low Additive Jitter 8 Output HCSL/LVDS/ LVPECL Fanout Buffer with Per Enable Control #### **Features** - 3 to 1 Input Multiplexer: Two Inputs Accept Any Differential (LVPECL, HCSL, LVDS, SSTL, CML, LVCMOS) or a Single-Ended Signal and the Third Input Accepts a Crystal or a Single-Ended Signal - · Eight Differential HCSL/LVDS/LVPECL Outputs - Ultra-Low Additive Jitter: 24 fs (Integration Band: 12 kHz to 20 MHz at 625 MHz Clock Frequency) - Supports Clock Frequencies from 0 to 1.5 GHz - Supports 2.5V or 3.3V Power Supplies on HCSL/ LVDS/LVPECL Outputs - Embedded Low Drop Out (LDO) Voltage Regulator Provides Superior Power Supply Noise Rejection - · Maximum Output to Output Skew of 50 ps - Device Controlled Via I<sup>2</sup>C or Hardware Control Pins - · Factory Configurable Default Settings via OTP - · Transparent for Spread Spectrum Clock ## **Applications** - PCIe Gen1/2/3/4/5 Clock Distribution - Wired Communications: OTN, SONET/SDH, GE, 10 GE, FC and 10G FC - · General Purpose Clock Distribution - · Low-Jitter Clock Trees - · Logic Translation - · Clock and Data Signal Restoration - · Wireless Communications - High Performance Microprocessor Clock Distribution - · Test Equipment FIGURE 0-1: Functional Block Diagram. #### TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@microchip.com. We welcome your feedback. #### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: #### http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000). #### **Errata** An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - Microchip's Worldwide Web site; http://www.microchip.com - Your local Microchip sales office (see last page) When contacting a sales office, please specify which device, revision of silicon and data sheet (include -literature number) you are using. #### **Customer Notification System** Register on our web site at www.microchip.com to receive the most current information on all of our products. # **TABLE OF CONTENTS** | 1.0 "Pir | n Description And Configuration" | 8 | |----------|------------------------------------------------|----| | 2.0 "Fu | nctional Description" | 13 | | | 2.1 "Clock Inputs" | | | | 2.2 "Clock Outputs" | | | | 2.3 "Crystal Oscillator Input" | 16 | | | 2.4 "Termination of Unused Inputs and Outputs" | | | | 2.5 "Power Consumption" | | | | 2.6 "Power Supply Filtering" | | | | 2.7 "Power Supplies and Power-up Sequence" | | | | 2.8 "Host Interface" | 18 | | | 2.8.1 "Hardware Control Mode" | 18 | | | 2.8.2 "I2C Bus Control Mode" | 19 | | | 2.9 "I2C Bus Byte Read/Write" | 20 | | | 2.10 "I2C Bus Burst Read/Write" | | | | 2.11 "Typical Phase Noise Characteristics" | 22 | | 3.0 "Re | gister Map" | 25 | | | ectrical Characteristics" | | | | ckage Outline" | | | 0.0 I u | 5.1 "Package Marking Information" | | | Append | dix A: "Data Sheet Revision History" | | | | | | | "Produ | uct Identification System" | | # **List of Figures** | FIGURE 0-1: "Functional Block Diagram." | 1 | |---------------------------------------------------------------------------------------------------|----| | FIGURE 1-1: "48-Lead 7 mm x 7 mm QFN." | 8 | | FIGURE 2-1: "Input Driven by a Single-Ended Output for vcm_sel = 0 and 1." | 13 | | FIGURE 2-2: "Input Driven by DC-Coupled LVPECL Output for vcm_sel = 0." | | | FIGURE 2-3: "Input Driven by DC-Coupled LVPECL Output for vcm_sel = 0 (Alternative Termination)." | 14 | | FIGURE 2-4: "Input Driven by AC-Coupled LVPECL Output for vcm_sel = 0 and 1." | | | FIGURE 2-5: "Input Driven by HCSL Output for vcm_sel = 1." | 14 | | FIGURE 2-6: "Input Driven by LVDS Output for vcm_sel = 0." | 15 | | FIGURE 2-7: "Input Driven by AC-Coupled LVDS for vcm_sel = 0 and 1." | 15 | | FIGURE 2-8: "Input Driven by an SSTL Output for vcm_sel = 1." | | | FIGURE 2-9: "Driving A Load Via Transformer." | | | FIGURE 2-10: "Crystal Oscillator Circuit in Hardware Controlled Mode." | 16 | | FIGURE 2-11: "Power Supply Filtering." | | | FIGURE 2-12: "Output Disable." | 19 | | FIGURE 2-13: "Output Enable." | 19 | | FIGURE 2-14: "I2C Bus Slave Interface." | 19 | | FIGURE 2-15: "I2C Bus Byte Read." | 20 | | FIGURE 2-16: "I2C Bus Byte Write." | 20 | | FIGURE 2-17: "I2C Bus Burst Read." | 21 | | FIGURE 2-18: "I2C Bus Burst Write." | 21 | | FIGURE 2-19: "100 MHz HCSL Output Phase Noise." | 22 | | FIGURE 2-20: "156.25MHz LVDS Output Phase Noise." | 22 | | FIGURE 2-21: "625 MHz LVPECL Output Phase Noise." | 23 | | FIGURE 2-22: "Phase Noise with 156.25MHz Crystal." | | | FIGURE 4-1: "Single-Ended Measurement Points for Absolute Cross Point and Swing." | 40 | | FIGURE 4-2: "Single-Ended Measurement Points for Delta Cross Point." | 40 | | FIGURE 4-3: "Single-Ended Measurement Points for Rise and Fall Time Matching." | 40 | | FIGURE 4-4: "Differential Measurement Points for Rise and Fall Time." | 41 | | FIGURE 4-5: "Differential Measurement Points for Ringback." | 41 | | FIGURE 4-6: "PCIe Test Circuit." | 41 | | FIGURE 4-7: "I2C Bus Timing." | 46 | # **List of Tables** | TABLE 1-1: "Pin Description" | 9 | |---------------------------------------------------------------------------------------|----| | TABLE 2-1: "Input Clock Selection" | 18 | | TABLE 2-2: "Output Type Selection" | 18 | | TABLE 2-3: "I2C Bus Address Table" | 20 | | TABLE 3-1: "Register Map" | 25 | | TABLE 3-2: "0x00 XTALBG-XTAL Buffer Gain" | 25 | | TABLE 3-3: "0x01 XTALDL - XTAL Drive Level" | 26 | | TABLE 3-4: "0x02 XTALLC - XTAL Load Capacitance" | 26 | | TABLE 3-5: "0X03 XTALNR - XTAL Normal Run" | 27 | | TABLE 3-6: "0X04 OUTLOWALL - Output Low All" | 27 | | TABLE 3-7: "0X05 INSEL - Input Select Register" | 27 | | TABLE 3-8: "0X07 DRVTYPE0 - (Output Type Select 0 to 3)" | 28 | | TABLE 3-9: "0X08 DRVTYPE1 - Output Type Select (Outputs 4 to 7)" | 28 | | TABLE 3-10: "0X09 DRVTYPE2 - Output Type Select (Outputs 8 to 11)" | 28 | | TABLE 3-11: "0X0A OUTLOW0 - Output Drive Low (Outputs 0 to 7)" | 28 | | TABLE 3-12: "0X0B OUTLOW1 - Output Drive Low (Outputs 8 TO 11)" | | | TABLE 3-13: "0X0C COMMODSEL - Common Mode Select" | 29 | | TABLE 3-14: "0X0E DEVADDR - I2C Bus Slave Device Address" | | | TABLE 3-15: "0X11 DEVID - Device Modification" | 30 | | TABLE 4-1: "Absolute Maximum Ratings" | 31 | | TABLE 4-2: "Operating Ratings" | 31 | | TABLE 4-3: "Current Consumption" | | | TABLE 4-4: "Input Characteristics" | 32 | | TABLE 4-5: "Crystal Oscillator Characteristics" | 33 | | TABLE 4-6: "Power Supply Rejection Ratio for VDD = VDDO = 3.3V" | 33 | | TABLE 4-7: "Power Supply Rejection Ratio for VDD = VDDO = 2.5V" | | | TABLE 4-8: "LVPECL Output Characteristics for VDDO = 3.3V" | 34 | | TABLE 4-9: "LVPECL Output Characteristics for VDDO = 2.5V" | 35 | | TABLE 4-10: "LVDS Output Characteristics for VDDO = 3.3V" | 35 | | TABLE 4-11: "LVDS Output Characteristics for VDDO = 2.5V" | | | TABLE 4-12: "HCSL Outputs (PCle Electrical Characteristics) for VDDO = 3.3V and 2.5V" | 37 | | TABLE 4-13: "HCSL (PCIe) Jitter Performance for VDDO = 3.3V" | 38 | | TABLE 4-14: "HCSL (PCIe) Jitter Performance for VDDO = 2.5V" | 39 | | TABLE 4-15: "LVPECL Output Phase Noise with 25 MHz XTAL" | 42 | | TABLE 4-16: "LVDS Output Phase Noise with 25 MHz XTAL" | 42 | | TABLE 4-17: "HCSL Output Phase Noise with 25 MHz XTAL" | 43 | | TABLE 4-18: "LVDS Output Phase Noise with 125 MHz XTAL" | 43 | | TABLE 4-19: "HCSL Output Phase Noise with 125 MHz XTAL" | 44 | | TABLE 4-20: "LVPECL Output Phase Noise with 156.25 MHz XTAL" | 44 | | TABLE 4-21: "LVDS Output Phase Noise with 156.25 MHz XTAL" | 45 | | TABLE 4-22: "HCSL Output Phase Noise with 156.25 MHz XTAL" | | | TARLE 4-23: "I2C Rus Flactrical Characteristics" | 46 | ## 1.0 PIN DESCRIPTION AND CONFIGURATION **FIGURE 1-1:** 48-Lead 7 mm x 7 mm QFN. TABLE 1-1: PIN DESCRIPTION | Pin<br>Number | Pin Name | Type (Note 1-1) | | Descri | ption | | |-----------------|-----------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------------------|--| | Input Reference | | | | | | | | 16 | IN0_p | I <sub>APD</sub> | Differential/Single | Ended Reference | es 0 and 1 | | | 17 | IN0_n | I <sub>APU/APD</sub> | Input froguency | ao 0 Uz to 4 E OU | - | | | 21 | IN1_p | I <sub>APD</sub> | Input frequency ran | ge u Hz to 1.5 GH | Ζ. | | | 20 | IN1_n | I <sub>APU/APD</sub> | Non-inverting inputs (_p) are pulled down with internal 30 k $\Omega$ pull-down resistors. Inverting inputs (_n) are pulled up and pulled down with 60 k $\Omega$ internal resistors (30 k $\Omega$ equivalent) to keep inverting input voltages at VDD/2 when inverting inputs are left floating (device fed with a single ended reference). | | | | | Output Cl | ocks | | | | | | | 1 | OUT0_p | | | | | | | 2 | OUT0_n | | | | | | | 4 | OUT1_p | | | | | | | 5 | OUT1_n | | Ultra-Low Additive | Jitter Differentia | I LVPECL/HCSL/LVDS Outputs | | | 8 | OUT2_p | | 0 to 7 | | • | | | 9 | OUT2_n | | Outrout from success of the | 0 to 4 5 CU- | | | | 11 | OUT3_p | | Output frequency ra | inge 0 to 1.5 GHZ | | | | 12 | OUT3_n | 0 | In I <sup>2</sup> C bus controlled mode (SEL pin pulled high on the power up) type | | | | | 25 | OUT4_p | | (LVPECL/HCSL/LVDS/High-Z) of each output is programmable via I <sup>2</sup> C | | | | | 26 | OUT4_n | | Bus | | | | | 28 | OUT5_p | | In Hardware control | mode (SEL pin pu | ulled low on the power up) type | | | 29 | OUT5_n | | (LVPECL/HCSL/LVI | DS/High-Z) of eacl | n output is controlled via | | | 32 | OUT6_p | | OUT_TYPE_SEL0/ | 1 pins. | | | | 33 | OUT6_n | | | | | | | 35 | OUT7_p | | | | | | | 36 | OUT7_n | | | | | | | .= | IN SEL0 | | Input Select 0 or $I^2C$ Address When SEL pin is low this pin is Input Select 0 hardware control input. When SEL pin is high this pin together with pin 44 provides address for I2C Bus. This pin is pulled down with 300 k $\Omega$ resistor. | | | | | 45 | /I <sup>2</sup> C_SA_0 | I <sub>PD</sub> | IN_SEL1 | IN_SEL0 | OUTN | | | | _ <b>_</b> | | 0 | 0 | Input 0 (IN0) | | | | | | 0 | 1 | Input 1(IN1) | | | | | | 1 | 0 | Crystal Oscillator or overdrive | | | | | | 1 | 1 | Crystal Bypass | | | 44 | IN_SEL1<br>/I <sup>2</sup> C_SA_1 | I <sub>PD</sub> | Input Select 1 or Serial Interface Input When SEL pin is low this pin is Input Select 1 hardware control pin. When SEL pin is high this pin together with pin 45 provides address for I <sup>2</sup> C Bus. This pin is pull-down with 300 k $\Omega$ resistor. | | | | TABLE 1-1: PIN DESCRIPTION (CONTINUED) | Pin Name | Type<br>(Note 1-1) | Description | | | | | |----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------------------------------------------------|--|--| | | | Output Signal Type or I2C Bus Clock When SEL pin is low this pin and pin 42 selects output type. | | | | | | | | OUT_TYPE_SEL1 | OUT_TYPE_SEL0 | Output [7:0] | | | | OUT TYPE - | | 0 | 0 | HCSL | | | | SEL0 /I <sup>2</sup> C_SCL | I/O | 0 | 1 | LVDS | | | | | | 1 | 0 | LVPECL | | | | | | 1 | 1 | High-Z (Disabled) | | | | | | | | | | | | OUT_TYPE<br>SEL1 /I <sup>2</sup> C_SDA | I/O | When SEL pin is lov | v this pin and pin 43 s | elects output type. | | | | OE0_b | | | | | | | | OE1_b | | | | | | | | OE2_b | | Output Enable Cor | ntrol | | | | | OE3_b | | | | = {0,,7} is active. | | | | OE4_b | I <sub>PD</sub> | When OEn_b is high the output is disabled (High-Z) OEn_b pins are pulled-down with 300 kΩ resistor. | | | | | | OE5_b | | | | | | | | OE6_b | | | | | | | | OE7_b | | | | | | | | scillator | | | | | | | | XIN | I | Crystal Oscillator Input or crystal bypass mode or crystal overdrive mode If crystal circuit is not used pull-down this pin or connect it to the ground. | | | | | | XOUT | 0 | Crystal Oscillator Output | | | | | | /I <sup>2</sup> C Bus Control | Selection | | | | | | | SEL | I | IN_SEL0/1 and OE. When this pin is high | n, the device is contro<br>pin value requires po | olled via I <sup>2</sup> C Bus port. | | | | IREF | 0 | Output current select. Connect this pin to the ground via resistor R: HCSL/LVDS/LVPECL for $100\Omega$ differential transmission line: R = $536\Omega$ HCSL for $85\Omega$ differential transmission line: | | | | | | Power and Ground | | | | | | | | | | | | | | | | VDD | Р | Positive Supply Vo | Itage Connect to 3.3 | V or 2.5V supply | | | | | | . 22 2 Supply 13 | | | | | | | | | | | | | | | | | | | | | | | | Positive Supply Valt | ade for Differential ∩i | ithuts Connect to 3 3V or 2 5V | | | | VDDO | Р | | | utputs Connect to 3.3V or 2.5V ential outputs OUT[11:0]_p/n | | | | | Pin Name OUT_TYPE SEL0 /l <sup>2</sup> C_SCL OUT_TYPE SEL1 /l <sup>2</sup> C_SDA OE0_b OE1_b OE2_b OE3_b OE4_b OE5_b OE6_b OE7_b scillator XIN XOUT /l <sup>2</sup> C Bus Control SEL | Name Type (Note 1-1) | Pin Name Type (Note 1-1) | Pin Name Type (Note 1-1) Description | | | TABLE 1-1: PIN DESCRIPTION (CONTINUED) | Pin<br>Number | Pin Name | Type<br>(Note 1-1) | Description | |---------------|----------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | 40 | VPP | Р | Positive Supply Voltage for programming OTP memory This pin is used for generating custom configurations on ATE. Connect to ground for normal operation. | | ePad | GND | Р | Ground Connect to the ground | **Note 1-1** All device inputs and outputs are LVPECL unless described otherwise. The Type column uses the following symbols: I - Input, $I_{PU}$ – Input with 300 k $\Omega$ internal pull-up resistor, $I_{PD}$ – Input with 300 k $\Omega$ internal pull-down resistor, $I_{\mbox{\footnotesize APU}}$ - Input with 31 k $\Omega$ internal pull-up resistor, $I_{APD}$ – Input with 30 k $\Omega$ internal pull-down resistor, $I_{APU/APD}$ – input biased to VDD/2 with 60 k $\Omega$ internal pull-up and pull-down resistors (30 kΩ equivalent), O – Output, I/O<sub>OD</sub> - Input/Open Drain Output pin, NC - No connect, P - Power supply pin | 7 | <b>L4</b> ( | $\mathbf{\cap}$ | 7 | C | 0 | |---|-------------|-----------------|---|---|---| | | L4\ | U | Z | O | Ŏ | NOTES: #### 2.0 FUNCTIONAL DESCRIPTION The ZL40268 is a I<sup>2</sup>C Bus programmable or hardware pin controlled low additive jitter, low power 3 x 8 HCSL/LVDS/LVPECL fanout buffer. Two inputs can accept signal in differential (LVPECL, SSTL, LVDS, HSTL, CML) or single ended (LVPECL or LVCMOS) format and the third input can accept a single ended signal or it can be used to build a crystal oscillator by connecting an external crystal resonator between its XIN and XOUT pins. All the other components for building crystal oscillator are built in device such as load capacitance, series and shunt resistors. The ZL40268 has eight HCSL/LVDS/LVPECL outputs which can be powered from 3.3V or 2.5V supply. Each output can be independently enabled/disabled via OEn\_b pins or via I<sup>2</sup>C Bus. The type of each output driver can be programmed to be LVPECL, HCSL or LVDS. Hence, the device can be configured to support different signaling formats depending on the application. The device operates from 2.5V±5% or 3.3V±5% supply. Its operation is guaranteed over the industrial temperature range -40°C to +85°C. ## 2.1 Clock Inputs The following blocks diagram shows how to terminate different signals fed to the ZL40268 inputs. The device has programmable common mode input voltage. The common mode voltage can be programmed in COMMODSEL register at address 0x0C: COMMODSEL.vcm\_sel = 1 (default) for inputs with common mode between 0 and 1V such as HCSL. COMMODSEL.vcm sel = 0 for inputs with common mode voltage between 1V and 2V such as LVPECL and LVDS. For devices intended to be used in hardware pin controlled mode the default common mode voltage can be changed in factory by programming OTP. Figure 2-1 shows how to terminate a single ended output such as LVCMOS. Resistors R1 and R2 should present $50\Omega$ equivalent resistance to the line and $R_O$ + $R_S$ should be $50\Omega$ so that the transmission line is terminated at both ends with characteristic impedance. If the driving strength of the output driver is not sufficient to drive low impedance (standard LVCMOS output for example), the value of series resistor $R_S$ should be increased. This will reduce the voltage swing at the input but this should be fine as long as the input voltage swing requirement is not violated (Table 4-4). The source resistors of Rs = $330\Omega$ could be used for standard LVCMOS driver. This will provide 471 mV of voltage swing for 3.3V LVCMOS driver with the peak load current of $(3.3V^*\ 0.85)^*(1/(330\Omega + 50\Omega)) = 7.3$ mA for common mode voltage biased at 0.5V. For common mode voltage of Vdd/2, the peak current will be lower. For optimum performance both differential input pins (\_p and \_n) need to be DC biased to the same voltage. Hence, the ratio R1/R2 should be equal to the ratio R3/R4. FIGURE 2-1: Input Driven by a Single-Ended Output for vcm sel = 0 and 1. FIGURE 2-2: Input Driven by DC-Coupled LVPECL Output for vcm\_sel = 0. FIGURE 2-3: Input Driven by DC-Coupled LVPECL Output for vcm\_sel = 0 (Alternative Termination). FIGURE 2-4: Input Driven by AC-Coupled LVPECL Output for vcm\_sel = 0 and 1. FIGURE 2-5: Input Driven by HCSL Output for vcm\_sel = 1. FIGURE 2-6: Input Driven by LVDS Output for vcm\_sel = 0. FIGURE 2-7: Input Driven by AC-Coupled LVDS for vcm\_sel = 0 and 1. FIGURE 2-8: Input Driven by an SSTL Output for vcm\_sel = 1. #### 2.2 Clock Outputs Differential outputs LVPECL, LVDS and HCSL should have same termination as corresponding outputs described in **Section 2.1 "Clock Inputs**". The device is designed to drive differential input of semiconductor devices. In applications that use a transformer to convert from the differential to the single ended output (for example driving an oscilloscope $50\Omega$ input), a resistor larger than $10\Omega$ should be added at the center tap of the primary winding to achieve optimum jitter performance as shown in Figure 2-9. This is to provide a nominal common mode impedance of $10\Omega$ or higher which is typical for differential terminations. FIGURE 2-9: Driving A Load Via Transformer. ## 2.3 Crystal Oscillator Input The crystal oscillator circuit can work with crystal resonators from 8 MHz to 160 MHz. To be able support crystal resonators with different characteristics all internal components are programmable. The load capacitors can be programmed from 0 to 21.75 pF (4 pF default) with resolution of 0.25 pF which not only meets load requirement for most crystal resonator but also allows for fine tuning of the crystal resonator frequency. The amplifier gain can be adjusted in five steps and series resistor can be adjusted as parallel combination of seven different resistors: $0\Omega$ , $10.5\Omega$ , $21\Omega$ , $42\Omega$ , $84\Omega$ , $161\Omega$ and $312\Omega$ .( $84\Omega$ default) Although the first resistor is $0\Omega$ the series resistance Rs will be slightly higher than $0\Omega$ due to parasitic resistance of the switch which connects resistor. Hence the minimum series resistance is achieved when all seven resistors are connected in parallel. The shunt resistor is fixed and its value is $500 \text{ k}\Omega$ . In Hardware Controlled mode the capacitive load is set at 4 pF, internal series resistance to $84\Omega$ and they cannot be changed. For Crystal requiring higher load or series resistance additional capacitance and/or series resistance can be added externally as shown in Figure 2-10. FIGURE 2-10: Crystal Oscillator Circuit in Hardware Controlled Mode. #### 2.4 Termination of Unused Inputs and Outputs Unused inputs can be left unconnected or alternatively IN $_0/1$ can be pulled-down by 1 k $\Omega$ resistor. Unused outputs should be left unconnected. ## 2.5 Power Consumption The device total power consumption can be calculated as: #### **EQUATION 2-1:** $$P_T = P_S + P_{XTAL} + P_C + P_{O\_DIFF}$$ Where: | $P_S = V_{DD} \times I_S$ | is core power consumed by input buffers. If XTAL is running this power should be set to zero where the static current (IS) is specified in Table 4-3. | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $P_{XTAL} = V_{DD} \times I_{DD\_XTAL}$ | is core power consumption of XTAL circuit. The current of the XTAL circuit is provided in Table 4-3. If XTAL is not used, the power consumption is equal to zero. | | $P_C = V_{DDO} \times I_{DD\_CM}$ | Common output power shared among all eight outputs.<br>The current I <sub>DD_CM</sub> is specified Table 4-3. | | P <sub>O_DIF</sub> = V <sub>DDO</sub> x (I <sub>DD_LVDS</sub> x N <sub>1</sub> + I <sub>DD_LVPECL</sub> x N <sub>2</sub> + I <sub>DD_HCSL</sub> x N <sub>3</sub> ) | Output power where the output currents are specified Table 4-3. N1, N2 and N3 are number of enabled LVPECL, LVDS and HSCL outputs respectively and N1+N2+N3 is less or equal to 8. | Power dissipated inside the device can be calculated by subtracting power dissipated in termination/biasing resistors from the power consumption. ## **EQUATION 2-2:** $$P_D = P_T - N_1 \times P_{LVPECL} - N_2 \times P_{LVDS} - N_3 \times P_{HCSL}$$ Where: N1, N2 and N3 are the number of enabled LVPECL, LVDS and HSCL outputs respectively. Since there are eight differential outputs N1 + N2 + N3 will be less or equal to 8. | $P_{\text{LVPECL}} = (V_{\text{SW}} / 50\Omega) \times (V_{\text{SW}} + V_{\text{B}})$ | $V_{SW}$ is voltage swing of LVPECL output. $V_{B}$ is LVPECL bias voltage equal to $V_{DD}-2V$ . | |----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------| | $P_{LVDS} = V_{SW} / 100\Omega$ | V <sub>SW</sub> is voltage swing of LVDS output. | | $P_{HCSL} = (V_{SW} / 50\Omega)^2 \times (50\Omega + 50\Omega)$ | $V_{SW}$ is voltage swing of HCSL output. $50\Omega$ is termination resistance and $50\Omega$ is series resistance of the HCSL output. | $V_{SW}$ is voltage swing of HCSL output. $50\Omega$ is termination resistance and $50\Omega$ is series resistance of the HCSL output. #### 2.6 Power Supply Filtering Each power pin (VDD and VDDO) should be decoupled with 0.1 $\mu$ F capacitor with minimum equivalent series resistance (ESR) and minimum series inductance (ESL). For example, 0402 X5R Ceramic Capacitors with 6.3V minimum rating could be used. These capacitors should be placed as close as possible to the power pins. To reduce the power noise from adjacent digital components on the board each power supply could be further insulated with low resistance ferrite bead with two capacitors. The ferrite bead will also insulate adjacent component from the noise generated from the device. Figure 2-11 shows recommended decoupling for each power pin. FIGURE 2-11: Power Supply Filtering. #### 2.7 Power Supplies and Power-up Sequence The device has two different power supplies: VDD and VDDO which are mutually independent. Voltages supported by each of these power supplies are specified in Table 2-1. The device is not sensitive to the power-up sequence. For example, commonly used sequence where higher voltage comes up before or at the same time as the lower voltages can be used (or any other sequence). #### 2.8 Host Interface ZL40268 can be controlled via hardware pins (SEL pin tied low) or via I<sup>2</sup>C Bus (SEL pin tied high). The mode shall be selected during power up and it cannot be changed on the fly. #### 2.8.1 HARDWARE CONTROL MODE In this mode, ZL40268 is controlled via Input Select pins (IN\_SEL[1:0]) which select which one of three inputs is fed to outputs as shown in Table 2-1, OUT\_TYPE\_SEL[1:0] pins which select signal level (HCSL, LVDS, LVPECL or Hi-Z) and output enable pins (OE\_b) for each output as shown in Table 2-2. All input control pins have low input threshold voltage so they can be driven from the device with low output voltage (FPGA/CPLD). Supported voltages are between 1.2V and VDD (2.5V or 3.3V). | TABLE 2-1: IN | PUT CLO | OCK SEI | LECTION | |---------------|---------|---------|---------| |---------------|---------|---------|---------| | IN_SEL1 | IN_SEL0 | Selected Input | |---------|---------|-------------------------| | 0 | 0 | IN0_p, IN0_n | | 0 | 1 | IN1_p, IN1_n | | 1 | X | XIN (crystal input pin) | TABLE 2-2: OUTPUT TYPE SELECTION | OE_N_b | OUT_TYPE_SEL[1:0] | Output | |--------|-------------------|-------------------------| | 0 | 00 | HCSL | | 0 | 01 | LVDS | | 0 | 10 | LVPECL | | 1 | 00 or 01 or 10 | High-Z (on output N) | | X | 11 | High-Z (on all outputs) | Output is disabled synchronously and depending of the input frequency it can take up to 5 clock cycles to disable the output ( $t_2 - t_1 \le 5^*T$ , where T is the input clock period) as shown in Figure 2-12. FIGURE 2-12: Output Disable. Any outputs can be enabled by pulling the corresponding OE\_b pin low. As soon as OE\_N\_b pin goes low $(t_1)$ the output N will go from high-Z to low (OUTN\_p = low, OUTN\_n = high) and will start to track the input after up to 5 input clock cycles $(t_2 - t_1 \le 5^*T)$ , where T is the input clock period) depending on the frequency of the input clock as shown in Figure 2-13. FIGURE 2-13: Output Enable. #### 2.8.2 I<sup>2</sup>C BUS CONTROL MODE ZL40268 is controlled via four pin I<sup>2</sup>C Bus slave interface as shown in Figure 2-14. FIGURE 2-14: I<sup>2</sup>C Bus Slave Interface. The address selection is done via SA\_0 and SA\_1 hardware pins, which select the appropriate address for the device. TABLE 2-3: I<sup>2</sup>C BUS ADDRESS TABLE | SA_1 | SA_0 | I <sup>2</sup> C Bus Address | |------|------|------------------------------| | 0 | 0 | 0x34 | | 0 | 1 | 0x35 | | 1 | 0 | 0x36 | | 1 | 1 | 0x37 | # 2.9 I<sup>2</sup>C Bus Byte Read/Write Reading or writing a register or registers in a I<sup>2</sup>C Bus slave device is MSB first and LBS last in one-byte blocks. The access from I<sup>2</sup>C master starts with the start condition followed by the slave address and the write indicator bit. This is then followed by the command byte which in bits [6:0] contains the address of the register to be accessed for byte mode or the first register to be accessed in the burst mode. The most significant bit in the command byte must be set to 1. **Byte Read:** The standard byte read is as shown in Figure 2-15. The command byte is followed the slave address and read indication bit. The device (slave) will respond by sending the requested byte. FIGURE 2-15: I<sup>2</sup>C Bus Byte Read. **Write:** Figure 2-16 illustrates the standard byte write After the written byte has been acknowledged by the device, the master will assert the stop signal. FIGURE 2-16: I<sup>2</sup>C Bus Byte Write. ## 2.10 I<sup>2</sup>C Bus Burst Read/Write Burst Read and Write are very similar to Byte Read and Write. **Burst Read:** Figure 2-17 illustrates the Burst Read. The I<sup>2</sup>C master acknowledges after each received byte and finally sends a Not Acknowledge (NACK) followed with Stop Condition. FIGURE 2-17: I<sup>2</sup>C Bus Burst Read. Burst Write: Figure 2-18 illustrates the Burst Write. The I<sup>2</sup>C master will send the Stop Condition after the last data byte. FIGURE 2-18: I<sup>2</sup>C Bus Burst Write. ## 2.11 Typical Phase Noise Characteristics FIGURE 2-19: 100 MHz HCSL Output Phase Noise. FIGURE 2-20: 156.25MHz LVDS Output Phase Noise. FIGURE 2-21: 625 MHz LVPECL Output Phase Noise. FIGURE 2-22: Phase Noise with 156.25MHz Crystal. | 7 | <b>L4</b> ( | $\mathbf{\cap}$ | 7 | C | 0 | |---|-------------|-----------------|---|---|---| | | L4\ | U | Z | O | Ŏ | NOTES: ## 3.0 REGISTER MAP The device is controlled by accessing registers through the serial interface. Table 3-1 provides a summary of the registers available for the configuration of the device. The default settings can be modified via factory programmable OTP memory. TABLE 3-1: REGISTER MAP | Address<br>I <sup>2</sup> C A[6:0]<br>Hex (0x) | Name | Data D[7:0] | |------------------------------------------------|-----------|----------------------------------------------------------------| | 00 | XTALBG | xtal_buf_gain[7:0] | | 01 | XTALDL | xtal_drive_level[7:0] | | 02 | XTALLC | xtal_load_cap[7:0] | | 03 | XTALNR | xtal_normal_run | | 04 | OUTLOWALL | out_low_all | | 05 | INSEL | input_select[1:0] | | 06 | _ | not used | | 07 | DRVTYPE0 | driver_type[7:0] (differential output OUT3, OUT2, OUT1, OUT0) | | 08 | DRVTYPE1 | driver_type[15:8] (differential output OUT7, OUT6, OUT5, OUT4) | | 09 | Reserved | Reserved | | 0A | OUTLOW | output_drive_low[7:0] | | 0B | Reserved | Reserved | | 0C | COMMODSEL | vcm_sel | | 0D | _ | not used | | 0E | DEVADDR | dev_addr[2:0] | | 0F | Reserved | Reserved | | 10 | Reserved | Reserved | | 11 | DEVICEID | Device Identification | | 12 - 1F | Reserved | Reserved | TABLE 3-2: 0X00 XTALBG-XTAL BUFFER GAIN | Bit | Name | Description | Type | Reset | |-----|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------| | 7:0 | xtal_buf_gain[7:0] | Programs crystal buffer (inverting amplifier) gain. Every bit pair (bits: 01, 23, 45, 67) of this register correspond to additional equal gain block which can be added (bits set) or removed (bits cleared). Minimum gain is 0x00 (default) and 0xFF is maximum gain When reference input mode is "bypass XTAL mode" or "differential input modes" with HIGH xtal_normal_run bit, the buffer is disabled and follows "Input Selection". When xtal_normal_run bit is LOW, XTAL buffer is in the "xtal forced run" mode and keep running. 8'b0000_0000: default crystal buffer strength 8'b0000_1100: enable additional buffer strength 8'b0011_0000: enable additional buffer strength 8'b1100_0000: enable additional buffer strength | RW | FF | TABLE 3-3: 0X01 XTALDL - XTAL DRIVE LEVEL | Bit | Name | Description | Туре | Reset | |-----|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------| | 7:0 | xtal_drive_level[7:0] | Internal damping resistance of crystal circuit to limit external crystal's drive level uW. The value of damping resistor is determined by crystal's motion resistance of crystal's equivalent circuit. Drive level should be lower than crystal manufacturer's specification. Crystal's equivalent values should be requested to the manufacturer, (motion resistance and shunt capacitance). The selected resistors are connected to XOUT. Multiple bit combinations available by 7-bit control. Because they use parallel connections, 0xFF is the smallest resistance and 0x01 is the highest resistance. 8'b0000_0000: disable all resistors 8'b0000_0001: 312 Ohm resistor 8'b0000_0100: 84 Ohm resistor 8'b0000_1000: 42 Ohm resistor 8'b0001_0000: 21 Ohm resistor 8'b0010_0000: 10.5 Ohm resistor 8'b0100_0000: 0 Ohm connection 8'b1000_0000: not used | RW | 04 | TABLE 3-4: 0X02 XTALLC - XTAL LOAD CAPACITANCE | Bit | Name | Description | Type | Reset | |-----|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------| | 7:0 | xtal_load_cap[7:0] | Internal load capacitance of crystal circuit (0 pF to 21.75 pF with the resolution of 0.25 pF). XIN and XOUT have each capacitor connected to GND. Multiple bit combinations available between 8 capacitors. 8'b0000_0000: disable all xtal load capacitors 8'b0000_0001: enable capacitor 0.25 pF 8'b0000_0100: enable capacitor 0.5 pF 8'b0000_1000: enable capacitor 1 pF 8'b0000_1000: enable capacitor 2 pF 8'b0010_0000: enable capacitor 4 pF 8'b0100_0000: enable capacitor 4 pF 8'b1000_0000: enable capacitor 8 pF | RW | 40 | TABLE 3-5: 0X03 XTALNR - XTAL NORMAL RUN | Bit | Name | Description | Туре | Reset | |-----|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------| | 7:1 | Unused | Unused | R | 0000000 | | 0 | xtal_normal_run | When this bit is set high crystal oscillator circuit is running only if input_select[1:0] register at address 0x05 selects crystal mode (2'b10). This value is recommended because it provides best jitter performanceXO circuit is running only when it is needed. When this bit is set low the crystal oscillator will keep running even if crystal oscillator is not selected in input_select[1:0] register at address 0x05. This mode should only be used when fast switching between input references and crystal oscillator is required. | RW | 1 | # TABLE 3-6: 0X04 OUTLOWALL - OUTPUT LOW ALL | Bit | Name | Description | Туре | Reset | |-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------| | 7:1 | Unused | Unused | R | 0000000 | | 0 | out_low_all | OUTLOWALL effects OUTLOW register. 1'b0: Output0 to Output7 are according to their driver_type[n+1, n] values 1'b1: Output0 to Output7 will drive logic LOW. OTP value load to this bit and/or I <sup>2</sup> C write to this bit in the SCM mode, will affect all the values at OUTLOW register. In other words, loading value of 1'b0 from OTP or writing it from I <sup>2</sup> C, will cause all values in OUTLOW register to be 0's. Same thing for 1'b1. In SCM, the output_low values per output are controlled individually by accessing the bits in OUTLOW register. However, any subsequent write to this bit will affect the values in those register (OUTLOW). | RW | 0 | ## TABLE 3-7: 0X05 INSEL - INPUT SELECT REGISTER | Bit | Name | Description | Туре | Reset | |-----|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------| | 7:2 | Unused | Unused | R | 000000 | | 1:0 | input_select[1:0] | Input reference clock selection. Proper external coupling and termination are required. 2'b00: Differential input from IN0_p and IN0_n 2'b01: Dfferential input from IN1_p and IN1_n 2'b10: Fundamental XTAL mode with XIN and XOUT (Use internal crystal oscillator circuits) or XTAL overdrive mode (single-ended clock signal fed to XIN) 2'b11: XTAL bypass mode (single-ended clock signal with XIN and disabled internal crystal buffer circuit in the analog block) | RW | 00 | TABLE 3-8: 0X07 DRVTYPE0 - (OUTPUT TYPE SELECT 0 TO 3) | Bit | Name | Description | Туре | Reset | |-----|---------------|---------------------------------------------------------------------------------------------------------------------------------|------|-------| | 7:4 | Reserved | Reserved | RW | 11 | | 3:2 | driver_type_1 | Output driver type of differential OUT1. The same bit configuration with OUT0. | RW | 11 | | 1:0 | driver_type_0 | Output driver type of differential OUT0. 2'b00: HCSL outputs 2'b01: LVDS outputs 2'b10: LVPECL outputs 2'b11: outputs disabled | RW | 11 | | TABLE 3 | TABLE 3-9: 0X08 DRVTYPE1 - OUTPUT TYPE SELECT (OUTPUTS 4 TO 7) | | | | | | | |---------|----------------------------------------------------------------|---------------------------------------------------------------------------------|------|-------|--|--|--| | Bit | Name | Description | Туре | Reset | | | | | 7:6 | driver_type_5 | Output driver type of differential OUT5. The same bit configuration with OUT0. | RW | 11 | | | | | 5:4 | driver_type_4 | Output driver type of differential OUT4. The same bit configuration with OUT0. | RW | 11 | | | | | 3:2 | driver_type_3 | Output driver type of differential OUT3. The same bit configuration with OUT0. | RW | 11 | | | | | 1:0 | driver_type_2 | Output driver type of differential OUT2. The same bit configuration with OUT0. | RW | 11 | | | | ## TABLE 3-10: 0X09 DRVTYPE2 - OUTPUT TYPE SELECT (OUTPUTS 8 TO 11) | | (11 1 1 1 ) | | | | | | |-----|---------------|---------------------------------------------------------------------------------|------|-------|--|--| | Bit | Name | Description | Туре | Reset | | | | 7:6 | driver_type_7 | Output driver type of differential OUT7. The same bit configuration with OUT0. | RW | 11 | | | | 5:4 | driver_type_6 | Output driver type of differential OUT6. The same bit configuration with OUT0. | RW | 11 | | | | 3:0 | Reserved | Reserved | RW | 11 | | | # TABLE 3-11: 0X0A OUTLOW0 - OUTPUT DRIVE LOW (OUTPUTS 0 TO 7) | Bit | Name | Description | Туре | Reset | |-----|--------------------|---------------------------------------------------------------------------------|------|-------| | 7 | output_drive_low_5 | Output driver type of differential OUT5. The same bit configuration with OUT0. | RW | 0 | | 6 | output_drive_low_4 | Output driver type of differential OUT4. The same bit configuration with OUT0. | RW | 0 | TABLE 3-11: 0X0A OUTLOW0 - OUTPUT DRIVE LOW (OUTPUTS 0 TO 7) (CONTINUED) | Bit | Name | Description | Туре | Reset | | | | | |-----|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----|---|--|--| | 5 | output_drive_low_3 | . , , , , | Output driver type of differential OUT3. The same bit configuration with OUT0. | | | | | | | 4 | output_drive_low_2 | . , , , , | Output driver type of differential OUT2. The same bit configuration with OUT0. | | | | | | | 3:2 | Reserved | Reserved | | | RW | 0 | | | | 1 | output_drive_low_1 | Output driver type of on the same bit configure | | | RW | 0 | | | | 0 | output_drive_low_0 | When this bit is set to 0_p will drive low and corresponding type of for OUT0 is set to HCS drive 0V and OUT0_n When OUT0 is in high bit is ignored and the If this bit is set to 0, droutput_drive_low[0] 0 0 0 1 1 1 1 | OUT0_n will drive he the output. For example of the output. For example of the output output will drive 0.75V. In-Z mode (driver_tyloutput will stay high | nigh voltage levels for ample, if output type b00), the OUT0_p will be[1:0] = 2'b11), this l-Z. | RW | 0 | | | TABLE 3-12: 0X0B OUTLOW1 - OUTPUT DRIVE LOW (OUTPUTS 8 TO 11) | Bit | Name | Description | Туре | Reset | |-----|--------------------|---------------------------------------------------------------------------------|------|-------| | 7:4 | Unused | Unused | R | 0 | | 3 | output_drive_low_7 | Output driver type of differential OUT7. The same bit configuration with OUT0. | RW | 0 | | 2 | output_drive_low_6 | Output driver type of differential OUT6. The same bit configuration with OUT0. | RW | 0 | | 1 | Reserved | Reserved | RW | 0 | ## TABLE 3-13: 0X0C COMMODSEL - COMMON MODE SELECT | Bit | Name | Description | Type | Reset | |-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------|------|---------| | 7:1 | Unused | Unused | R | 0000000 | | 0 | vcm_sel | The bit determines the range of the input VCM 1'b0: the input VCM is from 1V to 2V 1'b1: the input VCM is from 0.1V to 0.8V (for HCSL format) | RW | 1 | # TABLE 3-14: 0X0E DEVADDR - I<sup>2</sup>C BUS SLAVE DEVICE ADDRESS | Bit | Name | Description | Туре | Reset | |-----|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------| | 7:3 | Unused | Unused | R | 00000 | | 2:0 | dev_addr[2:0] | These three bits contributes as the following to the 7 bits of the I <sup>2</sup> C Bus slave address {2'b01, dev_addr[2:0],SA1,SA0}, where SA0 and SA1 are from pins IN_SEL0_I2C_SA_0 and IN_SEL0_I2C_SA_0 respectively. | RW | 101 | ## TABLE 3-15: 0X11 DEVID - DEVICE MODIFICATION | Bit | Name | Description | Type | Reset | |-----|--------|-------------|------|-------| | 7:5 | Unused | Unused | R | 0 | | 4:0 | dev_id | Device ID | RO | 00011 | ## 4.0 ELECTRICAL CHARACTERISTICS TABLE 4-1: ABSOLUTE MAXIMUM RATINGS | (Note 1, Note 2, Note 3) | | | | | | | | | | |---------------------------|-----------------------------------|-------------|------|-------|--|--|--|--|--| | Parameter | Symbol | Min. | Max. | Units | | | | | | | Supply Voltage, 3.3V | $V_{DD}/V_{DDO}$ | -0.5 | 4.6 | V | | | | | | | Supply Voltage, 2.5V | V <sub>DD</sub> /V <sub>DDO</sub> | -0.5 | 3.5 | V | | | | | | | Storage Temperature Range | T <sub>ST</sub> | <b>–</b> 55 | 125 | °C | | | | | | - Note 1: Exceeding these values may cause permanent damage. - 2: Functional operation under these conditions is not implied. - 3: Voltages are with respect to ground (GND) unless otherwise stated. **TABLE 4-2: OPERATING RATINGS** | (Note 1, Note 2, Note 3) | | | | | | | | | | |--------------------------|-----------------------------------|-------|------|-----------------------|-------|--|--|--|--| | Parameter | Symbol | Min. | Тур. | Max. | Units | | | | | | Supply Voltage, 3.3V | $V_{DD}/V_{DDO}$ | 3.135 | 3.30 | 3.465 | V | | | | | | Supply Voltage, 2.5V | V <sub>DD</sub> /V <sub>DDO</sub> | 2.375 | 2.50 | 2.625 | V | | | | | | Operating Temperature | T <sub>A</sub> | -40 | 25 | 85 | °C | | | | | | Input Voltage | V <sub>DD-IN</sub> | -0.3 | _ | V <sub>DD</sub> + 0.3 | V | | | | | Note 1: Voltages are with respect to ground (GND) unless otherwise stated. 2: The device core supports two power supply modes (3.3V and 2.5V). TABLE 4-3: CURRENT CONSUMPTION | Parameter | Symbol | Min | Тур. | Max | Units | Condition | |--------------------------------------------------------------------------------------|------------------------------|-----|------|------|-------|----------------------------| | Core device current (all outputs and | I <sub>S_3.3V</sub> | _ | 163 | 197 | mA | V <sub>DD</sub> = 3.3V+5% | | XTAL disabled) | I <sub>S_2.5V</sub> | _ | 153 | 187 | mA | V <sub>DD</sub> = 2.5V+5% | | Core device current (all outputs dis- | I <sub>DD_XTAL_3.3V</sub> | _ | 128 | 154 | mA | V <sub>DD</sub> = 3.3V+5% | | abled) XTAL circuit enabled with<br>25 MHz Crystal connected between XIN<br>and XOUT | I <sub>DD_XTAL_2.5V</sub> | _ | 124 | 150 | mA | V <sub>DD</sub> = 2.5V+5% | | Common output ourrent | I <sub>DD_CM_3.3V</sub> | _ | 17.9 | 18.9 | mA | V <sub>DDO</sub> = 3.3V+5% | | Common output current | I <sub>DD_CM_2.5V</sub> | _ | 16.6 | 17.5 | mA | V <sub>DDO</sub> = 2.5V+5% | | Current dissipation per LVPECL output | I <sub>DD_LVPECL_3.3V</sub> | _ | 21.5 | 25.7 | mA | V <sub>DDO</sub> = 3.3V+5% | | Current dissipation per EVI ECE output | I <sub>DD_LVPECL_2.5V</sub> | _ | 21.5 | 25.6 | mA | V <sub>DDO</sub> = 2.5V+5% | | Current dissipation per LVDS output | I <sub>DD_LVDSL_3.3V</sub> | _ | 6.73 | 8 | mA | V <sub>DDO</sub> = 3.3V+5% | | Current dissipation per LVD3 output | I <sub>DD_LVDSL_2.5V</sub> | _ | 6.87 | 7.83 | mA | V <sub>DDO</sub> = 2.5V+5% | | Current dissipation per HCSL output | I <sub>DD_85HCSL_3.3V</sub> | _ | 21 | 22.8 | mA | V <sub>DDO</sub> = 3.3V+5% | | (IREF pin pulled down with $422\Omega$ ) | I <sub>DD_85HCSL_2.5V</sub> | _ | 20 | 21.4 | mA | V <sub>DDO</sub> = 2.5V+5% | | Current dissipation per HCSL output | I <sub>DD_100HCSL_3.3V</sub> | _ | 17.6 | 19.2 | mA | V <sub>DDO</sub> = 3.3V+5% | | (IREF pin pulled down with $536\Omega$ ) | I <sub>DD_100HCSL_2.5V</sub> | _ | 17 | 18.4 | mA | V <sub>DDO</sub> = 2.5V+5% | **TABLE 4-4: INPUT CHARACTERISTICS** | Note 1, Note 2, Note 3 | | | | | | | | | |----------------------------------------------------------------------------------------------------------------------|----------------------------------|------|-------------|------|-------|----------------------------------------|--|--| | Parameter | Symbol | Min | Тур. | Max | Units | Condition | | | | CMOS high-level input voltage for control inputs | V <sub>CIH</sub> | 1.05 | _ | _ | V | _ | | | | CMOS low-level input voltage for control inputs | V <sub>CIL</sub> | | _ | 0.45 | V | _ | | | | CMOS input leakage current for control inputs (includes current due to pull down resistors) | I <sub>IL</sub> | -25 | _ | 50 | μΑ | V <sub>I</sub> = V <sub>DD</sub> or 0V | | | | Differential input common mode voltage for IN0_p/n and IN1_p/n | V <sub>CM</sub> | 1 | _ | 2 | V | vcm_sel bit = 0<br>(reg 0x0C) | | | | Differential input common mode voltage for IN0_p/n and IN1_p/n (HCSL common mode) | V <sub>CM</sub> | 0.1 | _ | 0.8 | V | vcm_sel bit = 1<br>(reg 0x0C) | | | | Differential input voltage swing for IN0_p/n and IN1_p/n f < 1 GHz | V <sub>ID</sub> | 0.15 | _ | 1.3 | V | _ | | | | Differential input voltage swing for IN0_p/n and IN1_p/n for 1 GHz < f <1.5 GHz | V <sub>ID</sub> | 0.35 | _ | 1.3 | V | _ | | | | Differential input leakage current for IN0_p/n and IN1_p/n (includes current due to pull-up and pull-down resistors) | I <sub>IL</sub> | -150 | _ | 150 | μA | V <sub>I</sub> = 2V or 0V | | | | Single ended input voltage for IN0_p and IN1_p | V <sub>SI</sub> | -0.3 | _ | 2.7 | V | _ | | | | Single ended input common mode voltage (IN0_p and IN1_p) | V <sub>SIC</sub> | 1 | _ | 2 | V | vcm_sel bit = 0<br>(reg 0x0C) | | | | Single ended input common mode voltage (IN0_p and IN1_p) (HCSL common mode) | V <sub>SIC</sub> | 0.1 | | 0.8 | V | vcm_sel bit = 1<br>(reg 0x0C) | | | | Single ended input voltage swing for IN0_p and IN1_p | V <sub>SID</sub> | 0.3 | _ | 0.8 | V | _ | | | | Input frequency (differential) | f <sub>IN</sub> | 0 | _ | 1500 | MHz | _ | | | | Input frequency (single-ended) | f <sub>IN_SE</sub> | 0 | _ | 400 | MHz | _ | | | | Input duty cycle | dc | 35% | _ | 65% | _ | _ | | | | Input slew rate | Slew | | 2 | _ | V/ns | _ | | | | Input pull-up/ pull-down resistance for IN0_p/ IN0_n and IN1_p/IN1_n | R <sub>PU</sub> /R <sub>PD</sub> | | 60 | _ | kΩ | _ | | | | Input pull-down resistance for INx_p | R <sub>PD</sub> | | 30 | _ | kΩ | _ | | | | Control Input (OE_b[11:0]) pull-down resistance | R <sub>PDD</sub> | ı | 300 | _ | kΩ | _ | | | | | | | -90 | _ | | f <sub>IN</sub> = 100 MHz | | | | Input multiplexer isolation IN0_p/n to IN1_p/n and vice versa | l <sub>a</sub> | _ | <b>–</b> 75 | _ | dBc | f <sub>IN</sub> = 200 MHz | | | | Power on both inputs 0dBm, f <sub>OFFSET</sub> > 50 kHz | I <sub>so</sub> | | -61 | _ | ubc | f <sub>IN</sub> = 400 MHz | | | | i , oitoel | | _ | -52 | | | f <sub>IN</sub> = 800 MHz | | | Note 1: Values are over recommended operating conditions. <sup>2:</sup> Values are over all two power supply modes ( $V_{DD}$ = 3.3V and $V_{DD}$ = 2.5V). <sup>3:</sup> Input mux isolation is measured as amplitude of f<sub>OFFSET</sub> spur in dBc on the output clock phase noise plot. TABLE 4-5: CRYSTAL OSCILLATOR CHARACTERISTICS | Note 1, Note 2 | | | | | | | | | | | |------------------------------------------------------------------|-----------------|-----|---------|-------|-------|-----------------------------------------------------------------------------------------------------------------|--|--|--|--| | Parameter | Symbol | Min | Тур. | Max | Units | Condition | | | | | | Mode of oscillation | Mode | Fu | ındamen | tal | _ | _ | | | | | | Frequency | f | 8 | _ | 160 | MHz | _ | | | | | | On chip load capacitance in I <sup>2</sup> C Bus controlled mode | C | 0 | _ | 21.75 | pF | Programmable | | | | | | On chip load capacitance in pin controlled mode | $C_L$ | _ | 4 | _ | pF | Fixed | | | | | | On chip series resistor in I <sup>2</sup> C Bus | D | 0 | _ | 312 | Ω | Programmable | | | | | | controlled mode | R <sub>S</sub> | _ | 84 | _ | Ω | Fixed | | | | | | On chip shunt resistor | R | _ | 500 | _ | kΩ | _ | | | | | | Frequency in overdrive mode Note 3 | $f_{OV}$ | 0.1 | _ | 250 | MHz | Functional but may not meet<br>AC parameters<br>Minimum depends on AC<br>coupling Capacitor (0.1 µF<br>assumed) | | | | | | Frequency in bypass mode Note 4 | f <sub>BP</sub> | 0 | ı | 250 | MHz | Functional but may not meet AC parameters | | | | | - **Note 1:** Values are over recommended operating conditions. - 2: Values are over all two power supply modes ( $V_{DD}$ = 3.3V and $V_{DD}$ = 2.5V). - 3: Maximum input level is 2V. - **4:** Maximum output level is V<sub>DD</sub>. TABLE 4-6: POWER SUPPLY REJECTION RATIO FOR VDD = VDDO = 3.3V | Note 1, Note 2, Note 3 | | | | | | | | | | | |------------------------|------------------------|-----|-------------|-----|-------|------------------------------|--|--|--|--| | Parameter | Symbol | Min | Тур. | Max | Units | Condition | | | | | | | | | <b>–</b> 79 | | | f <sub>IN</sub> = 156.25 MHz | | | | | | PSRR for LVPECL output | PSRR <sub>LVPECL</sub> | _ | -81 | _ | dBc | f <sub>IN</sub> = 312.5 MHz | | | | | | | | | -84 | | | f <sub>IN</sub> = 625 MHz | | | | | | | | | -91 | | | f <sub>IN</sub> = 156.25 MHz | | | | | | PSRR for LVDS output | PSRR <sub>LVDS</sub> | _ | -88 | _ | dBc | f <sub>IN</sub> = 312.5 MHz | | | | | | | | | -81 | | | f <sub>IN</sub> = 625 MHz | | | | | | | | | -95 | | | f <sub>IN</sub> = 100 MHz | | | | | | PSRR for HCSL output | PSRR <sub>HCSL</sub> | — | -93 | _ | dBc | f <sub>IN</sub> = 133 MHz | | | | | | | | | -84 | | | f <sub>IN</sub> = 400 MHz | | | | | - Note 1: Values are over recommended operating conditions. - 2: Noise injected to VDD/VDDO power supply with frequency 100 kHz and amplitude 100 mVpp. - 3: PSRR is measured as amplitude of 100 kHz spur in dBc on the output clock phase noise plot. TABLE 4-7: POWER SUPPLY REJECTION RATIO FOR VDD = VDDO = 2.5V | Note 1, Note 2, Note 3 | | | | | | | | |------------------------|------------------------|-----|------|-----|-------|------------------------------|--| | Parameter | Symbol | Min | Тур. | Max | Units | Condition | | | | | | -82 | | | f <sub>IN</sub> = 156.25 MHz | | | PSRR for LVPECL output | PSRR <sub>LVPECL</sub> | | -71 | _ | dBc | f <sub>IN</sub> = 312.5 MHz | | | | | | -68 | | | f <sub>IN</sub> = 625 MHz | | | | | | -97 | | | f <sub>IN</sub> = 156.25 MHz | | | PSRR for LVDS output | PSRR <sub>LVDS</sub> | | -79 | _ | dBc | f <sub>IN</sub> = 312.5 MHz | | | | | | -78 | | | f <sub>IN</sub> = 625 MHz | | | | | | -89 | | | f <sub>IN</sub> = 100 MHz | | | PSRR for HCSL output | PSRR <sub>HCSL</sub> | | -94 | _ | dBc | f <sub>IN</sub> = 133 MHz | | | | | | -82 | | | f <sub>IN</sub> = 400 MHz | | **Note 1:** Values are over recommended operating conditions. TABLE 4-8: LVPECL OUTPUT CHARACTERISTICS FOR VDDO = 3.3V | Note 1 | | | | | | | |---------------------------------------------------------------------|---------------------------------|-----|------|------|--------|-------------------------| | Parameter | Symbol | Min | Тур. | Max | Units | Condition | | Output high voltage | V <sub>LVPECL_OH</sub> | 1.9 | 2.08 | 2.5 | V | DC measurement | | Output low voltage | V <sub>LVPECL_OL</sub> | 1.2 | 1.36 | 1.7 | V | DC measurement | | Output differential swing Note 2 | V <sub>LVPECL_SW</sub> | 0.6 | 0.72 | 0.9 | V | DC measurement | | Variation of V <sub>LVPECL_SW</sub> for complementary output states | ΔV <sub>LVPECL_SW</sub> | 0 | 0.02 | 0.07 | V | _ | | Common mode output | V <sub>CM</sub> | 1.6 | 1.72 | 2.1 | V | _ | | Output frequency when V <sub>LVPECL SW</sub> ≥ 0.6V | F <sub>MAX_0.6VSW</sub> | | _ | 800 | MHz | _ | | Output frequency when V <sub>LVPECL_SW</sub> ≥ 0.4V | F <sub>MAX_0.4VSW</sub> | ı | _ | 1500 | MHz | _ | | Rise or fall time (20% to 80%) | t <sub>r</sub> , t <sub>f</sub> | | 110 | 170 | ps | | | Output frequency | FO | 0 | _ | 1500 | MHz | _ | | Output to output skew | t <sub>oosk</sub> | | _ | 40 | ps | | | Device to device output skew | t <sub>DOOSK</sub> | | _ | 120 | ps | | | Input to output delay | t <sub>IOD</sub> | 0.8 | 1 | 1.2 | ns | | | Output enable time | t <sub>EN</sub> | | _ | 5 | cycles | | | Output disable time | t <sub>DIS</sub> | | _ | 5 | cycles | | | A LUC BAO CO | | | 63 | 81 | fs | Input clock: 100 MHz | | Additive RMS jitter in 1 MHz to 20 MHz band | T <sub>J_1M_20M</sub> | | 41 | 56 | fs | Input clock: 156.25 MHz | | 1 Will IZ to Zo Will IZ Balla | | | 21 | 32 | fs | Input clock: 625 MHz | | A 1 131 - DA40 334 - 3 | | | 67 | 89 | fs | Input clock: 100 MHz | | Additive RMS jitter in 12 kHz to 20 MHz band | T <sub>J_12k_20M</sub> | | 46 | 67 | fs | Input clock: 156.25 MHz | | 12 M IZ to ZO WII IZ Dalia | | | 27 | 46 | fs | Input clock: 625 MHz | <sup>2:</sup> Noise injected to VDD/VDDO power supply with frequency 100 kHz and amplitude 100 mVpp. <sup>3:</sup> PSRR is measured as amplitude of 100 kHz spur in dBc on the output clock phase noise plot. TABLE 4-8: LVPECL OUTPUT CHARACTERISTICS FOR VDDO = 3.3V (CONTINUED) | | | | -161 | -163 | dBc/Hz | Input clock: 100 MHz | |-------------|----------------|---|------|------|--------|-------------------------| | Noise floor | N <sub>F</sub> | _ | -161 | -161 | dBc/Hz | Input clock: 156.25 MHz | | | | | -158 | -156 | dBc/Hz | Input clock: 625 MHz | Note 1: Values are over recommended operating conditions. TABLE 4-9: LVPECL OUTPUT CHARACTERISTICS FOR VDDO = 2.5V | Note 1 | | | | | | | | |---------------------------------------------------------------------|---------------------------------|-----|------|------|--------|-------------------------|--| | Parameter | Symbol | Min | Тур. | Max | Units | Condition | | | Output high voltage | V <sub>LVPECL_OH</sub> | 1.1 | 1.28 | 2.5 | V | DC measurement | | | Output low voltage | V <sub>LVPECL_OL</sub> | 0.4 | 0.57 | 1.7 | V | DC measurement | | | Output differential swing Note 2 | V <sub>LVPECL_SW</sub> | 0.6 | 0.71 | 0.9 | V | DC measurement | | | Variation of V <sub>LVPECL_SW</sub> for complementary output states | ΔV <sub>LVPECL_SW</sub> | 0 | 0.02 | 0.07 | V | _ | | | Common mode output | V <sub>CM</sub> | 0.8 | 0.92 | 2.1 | V | _ | | | Output frequency when V <sub>LVPECL</sub> SW ≥ 0.6V | F <sub>MAX_0.6VSW</sub> | _ | _ | 800 | MHz | _ | | | Output frequency when V <sub>LVPECL_SW</sub> ≥ 0.4V | F <sub>MAX_0.4VSW</sub> | _ | _ | 1500 | MHz | _ | | | Rise or fall time (20% to 80%) | t <sub>r</sub> , t <sub>f</sub> | _ | 120 | 170 | ps | _ | | | Output frequency | FO | 0 | _ | 1500 | MHz | _ | | | Output to output skew | t <sub>oosk</sub> | _ | _ | 40 | ps | _ | | | Device to device output skew | t <sub>DOOSK</sub> | _ | _ | 120 | ps | _ | | | Input to output delay | t <sub>IOD</sub> | 0.8 | 1 | 1.2 | ns | _ | | | Output enable time | t <sub>EN</sub> | _ | _ | 5 | cycles | _ | | | Output disable time | t <sub>DIS</sub> | _ | _ | 5 | cycles | _ | | | A 1 1111 - D140 1111 | | | 60 | 81 | fs | Input clock: 100 MHz | | | Additive RMS jitter in 1 MHz to 20 MHz band | T <sub>J_1M_20M</sub> | _ | 40 | 56 | fs | Input clock: 156.25 MHz | | | 1 Will iz to zo Williz balla | | | 21 | 32 | fs | Input clock: 625 MHz | | | A 1 121 - DA40 124 | | | 64 | 89 | fs | Input clock: 100 MHz | | | Additive RMS jitter in 12 kHz to 20 MHz band | T <sub>J_12k_20M</sub> | _ | 45 | 67 | fs | Input clock: 156.25 MHz | | | 12 Ki iz to zo ivii iz baila | | | 27 | 46 | fs | Input clock: 625 MHz | | | | | | -164 | -163 | dBc/Hz | Input clock: 100 MHz | | | Noise floor | $N_{F}$ | _ | -164 | -161 | dBc/Hz | Input clock: 156.25 MHz | | | | | | -158 | -156 | dBc/Hz | Input clock: 625 MHz | | **Note 1:** Values are over recommended operating conditions. <sup>2:</sup> Output differential swing is calculated as $V_{SW} = V_{OH} - V_{OL}$ . It should not be confused with $V_{SW} = 2 * (V_{OH} - V_{OL})$ sometimes used in some data sheets. <sup>2:</sup> Output differential swing is calculated as $V_{SW} = V_{OH} - V_{OL}$ . It should not be confused with $V_{SW} = 2 * (V_{OH} - V_{OL})$ sometimes used in some data sheets. TABLE 4-10: LVDS OUTPUT CHARACTERISTICS FOR VDDO = 3.3V | Note 1 | | | | | | | |-------------------------------------------------------------------|---------------------------------|------|-------|------|--------|-------------------------------------| | Parameter | Symbol | Min | Тур. | Max | Units | Condition | | Output high voltage | V <sub>LVDS_OH</sub> | 1.3 | 1.39 | 1.48 | V | DC measurement | | Output low voltage | V <sub>LVDS_OL</sub> | 1.0 | 1.07 | 1.15 | V | DC measurement | | Output differential swing Note 2 | V <sub>LVDS_SW</sub> | 0.25 | 0.32 | 0.39 | V | DC measurement | | Variation of V <sub>LVDS_SW</sub> for complementary output states | ΔV <sub>LVDS_SW</sub> | 0 | 0.002 | 0.01 | V | _ | | Common mode output | $V_{CM}$ | 1.15 | 1.23 | 1.3 | V | _ | | Variation of V <sub>CM</sub> for complementary output states | $\Delta V_{CM}$ | 0 | 0.001 | 0.01 | | _ | | Output frequency when V <sub>LVDS_SW</sub> ≥ 250 mV | F <sub>MAX_0.25VSW</sub> | 1 | _ | 800 | MHz | _ | | Output frequency when V <sub>LVDS SW</sub> ≥ 200 mV | F <sub>MAX_0.2VSW</sub> | 1 | _ | 1500 | MHz | _ | | Rise or fall time (20% to 80%) | t <sub>r</sub> , t <sub>f</sub> | | 110 | 170 | ps | _ | | Output frequency | FO | | _ | 1500 | MHz | _ | | Output to output skew | t <sub>oosk</sub> | | | 20 | ps | _ | | Device to device output skew | t <sub>DOOSK</sub> | | | 130 | ps | _ | | Input to output delay | t <sub>IOD</sub> | 0.8 | 1 | 1.2 | ns | _ | | Output short circuit current single ended | Is | -24 | _ | 24 | | Single ended outputs shorted to GND | | Output short circuit current differential | I <sub>SD</sub> | -24 | _ | 24 | | Complementary outputs shorted | | Output enable time | t <sub>EN</sub> | _ | _ | 5 | cycles | _ | | Output disable time | t <sub>DIS</sub> | _ | _ | 5 | cycles | _ | | A 1 1111 - DA40 1111 - 1 | | | 87 | 102 | fs | Input clock: 100 MHz | | Additive RMS jitter in<br>1 MHz to 20 MHz band | T <sub>J_1M_20M</sub> | _ | 46 | 58 | fs | Input clock: 156.25 MHz | | I WILLS to 20 WILL Dalla | | | 21 | 32 | fs | Input clock: 625 MHz | | A 1 1111 - DA40 1111 - 1 | | | 91 | 108 | fs | Input clock: 100 MHz | | Additive RMS jitter in<br>12 kHz to 20 MHz band | T <sub>J_12k_20M</sub> | _ | 51 | 69 | fs | Input clock: 156.25 MHz | | 12 KI IZ IO ZU IVII IZ DAITU | | | 27 | 48 | fs | Input clock: 625 MHz | | | | | -161 | -159 | dBc/Hz | Input clock: 100 MHz | | Noise floor | N <sub>F</sub> | _ | -162 | -161 | dBc/Hz | Input clock: 156.25 MHz | | | ' | | -158 | -156 | dBc/Hz | Input clock: 625 MHz | Note 1: Values are over recommended operating conditions. <sup>2:</sup> Output differential swing is calculated as $V_{SW} = V_{OH} - V_{OL}$ . It should not be confused with $V_{SW} = 2 * (V_{OH} - V_{OL})$ sometimes used in some data sheets. TABLE 4-11: LVDS OUTPUT CHARACTERISTICS FOR VDDO = 2.5V | Note 1 | | | | _ | | | |-------------------------------------------------------------------|---------------------------------|------|-------|------|--------|-------------------------------------| | Parameter | Symbol | Min | Тур. | Max | Units | Condition | | Output high voltage | V <sub>LVDS_OH</sub> | 1.3 | 1.4 | 1.5 | V | DC measurement | | Output low voltage | V <sub>LVDS_OL</sub> | 0.97 | 1.05 | 1.13 | V | DC measurement | | Output differential swing Note 2 | V <sub>LVDS</sub> sw | 0.25 | 0.35 | 0.44 | V | DC measurement | | Variation of V <sub>LVDS_SW</sub> for complementary output states | ΔV <sub>LVDS_SW</sub> | 0 | 0.001 | 0.01 | ٧ | _ | | Common mode output | $V_{CM}$ | 1.15 | 1.23 | 1.3 | > | _ | | Variation of V <sub>CM</sub> for complementary output states | $\Delta V_{CM}$ | 0 | 0.001 | 0.01 | | _ | | Output frequency when V <sub>LVDS_SW</sub> ≥ 250 mV | F <sub>MAX_0.25VSW</sub> | | _ | 800 | MHz | _ | | Output frequency when V <sub>LVDS SW</sub> ≥ 200 mV | F <sub>MAX_0.2VSW</sub> | | _ | 1500 | MHz | _ | | Rise or fall time (20% to 80%) | t <sub>r</sub> , t <sub>f</sub> | | 110 | 170 | ps | _ | | Output frequency | F <sub>O</sub> | 0 | | 1500 | MHz | _ | | Output to output skew | t <sub>oosk</sub> | _ | _ | 20 | ps | _ | | Device to device output skew | t <sub>DOOSK</sub> | | | 130 | ps | _ | | Input to output delay | t <sub>IOD</sub> | 0.8 | 1 | 1.2 | ns | _ | | Output short circuit current single ended | S <sub>I</sub> | -24 | _ | 24 | | Single ended outputs shorted to GND | | Output short circuit current differential | I <sub>SD</sub> | -24 | _ | 24 | | Complementary outputs shorted | | Output enable time | t <sub>EN</sub> | _ | _ | 3 | cycles | _ | | Output disable time | t <sub>DIS</sub> | _ | _ | 3 | cycles | _ | | A deliti de DAGO ilitta de ins | | | 81 | 100 | fs | Input clock: 100 MHz | | Additive RMS jitter in 1 MHz to 20 MHz band | T <sub>J_1M_20M</sub> | _ | 44 | 58 | fs | Input clock: 156.25 MHz | | 1 Will iz to zo Williz balla | | | 21 | 34 | fs | Input clock: 625 MHz | | Additive DMC Sitters in | | | 85 | 107 | fs | Input clock: 100 MHz | | Additive RMS jitter in 12 kHz to 20 MHz band | T <sub>J_12k_20M</sub> | _ | 48 | 70 | fs | Input clock: 156.25 MHz | | TE IN IE TO FO WITE DUTIN | | | 27 | 50 | fs | Input clock: 625 MHz | | | | | -161 | -159 | dBc/Hz | Input clock: 100 MHz | | Noise floor | N <sub>F</sub> | _ | -163 | -161 | dBc/Hz | Input clock: 156.25 MHz | | | | | -158 | -156 | dBc/Hz | Input clock: 625 MHz | Note 1: Values are over recommended operating conditions. <sup>2:</sup> Output differential swing is calculated as $V_{SW} = V_{OH} - V_{OL}$ . It should not be confused with $V_{SW} = 2 * (V_{OH} - V_{OL})$ sometimes used in some data sheets. TABLE 4-12: HCSL OUTPUTS (PCIE ELECTRICAL CHARACTERISTICS) FOR VDDO = 3.3V AND 2.5V | Note 1 | | | | | | | | |-------------------------------------------------------------|-----------------------|-------|------|-------|--------------------|---------------------------|--| | Parameter | Symbol | Min | Тур. | Max | Units | Condition | | | Rising edge rate | Rise Rate | 1.4 | 1.75 | 4 | V/ns | Note 3, Note 4 | | | Falling edge rate | Fall Rate | 1.4 | 1.75 | 4 | V/ns | Note 3, Note 4 | | | Differential high voltage | V <sub>IH</sub> | 0.6 | | | V | Note 3 | | | Differential low voltage | $V_{IL}$ | _ | | -0.6 | V | Note 3 | | | Single-ended high voltage | V <sub>SIH</sub> | 0.65 | 0.75 | 0.85 | V | DC measurement | | | Single-ended low voltage | $V_{SIL}$ | -20 | 0 | 20 | mV | DC measurement | | | Absolute crossing voltage | V <sub>CROSS</sub> | 0.25 | | 0.55 | V | Note 2, Note 5,<br>Note 6 | | | Variation of V <sub>CROSS</sub> over all rising clock edges | ΔV <sub>CROSS</sub> | _ | | 0.140 | V | Note 2, Note 5,<br>Note 9 | | | Ring back voltage margin | $V_{RB}$ | -0.55 | | 0.55 | V | Note 3, Note 10 | | | Time before V <sub>RB</sub> is allowed | t <sub>STABLE</sub> | 4.6 | | | ns | Note 3, Note 10 | | | Cycle-to-cycle additive jitter | t <sub>JCC</sub> | _ | 4.6 | 5.8 | ps<br>peak to peak | Note 3 | | | Absolute Maximum voltage | V <sub>MAX</sub> | _ | | 1.15 | _ | Note 2, Note 7 | | | Absolute Minimum voltage | V <sub>MIN</sub> | -0.3 | | | _ | Note 2, Note 8 | | | Output Duty Cycle (when input has 50% duty cycle) | Duty Cycle | 48 | 50 | 52 | % | Note 3 | | | Rising to falling edge matching | r/f match | _ | | 20 | % | Note 2, Note 11 | | | Clock Source DC impedance (CK) | Z <sub>C-DC_CK</sub> | _ | 50 | | Ω | DC measurement | | | Clock Source DC impedance (CK#) | Z <sub>C-DC_CK#</sub> | _ | 50 | | Ω | DC measurement | | | Output frequency | F <sub>MAX</sub> | 0 | | 400 | MHz | _ | | | Output to output skew | t <sub>oosk</sub> | | | 50 | ps | _ | | | Device to device output skew | t <sub>DOOSK</sub> | | | 129 | ps | _ | | | Input to output delay | t <sub>IOD</sub> | 0.8 | 1 | 1.2 | ns | _ | | | Output enable time | t <sub>EN</sub> | _ | | 5 | cycles | _ | | | Output disable time | t <sub>DIS</sub> | _ | | 5 | cycles | _ | | # TABLE 4-12: HCSL OUTPUTS (PCIE ELECTRICAL CHARACTERISTICS) FOR VDDO = 3.3V AND 2.5V (CONTINUED) - **Note 1:** Values are over recommended operating conditions. - 2: Measurement taken from single ended waveform. - 3: Measurement taken from differential waveform. - **4:** Measured from –150 mV to +150 mV on the differential waveform (derived from CK minus CK#). The signal must be monotonic through the measurement region for rise and fall time. The 300 mV measurement window is centered on the differential zero crossing. See Figure 4-4. - **5:** Measured at crossing point where the instantaneous voltage value of the rising edge of CK equals the falling edge of CK#. See Figure 4-1. - **6:** Refers to the total variation from the lowest crossing point to the highest, regardless of which edge is crossing. Refers to all crossing points for this measurement. See Figure 4-1. - 7: Defined as the maximum instantaneous voltage including overshoot. See Figure 4-1. - 8: Defined as the maximum instantaneous voltage including undershoot. See Figure 4-1. - **9:** Defined as the total variation of all crossing voltages of Rising CK and Falling CK# This is the maximum allowed variance in VCROSS for any particular system. See Figure 4-2. - 10: TSTABLE is the time the differential clock must maintain a minimum ±150 mV differential voltage after 20 rising/falling edges before it is allowed to droop back into the VRB ±100 mV differential range. See Figure 4-5. - 11: Matching applies to rising edge rate for CKx and falling edge rate for CK#x. It is measured using a ±75 mV window centered on the median cros point where CKx rising meets CK#x falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations. The Rise Edge Rate of CKx should be compared to the Fall Edge Rate of CK#x the maximum allowed difference should not exceed 20% of the slowest edge rate. See Figure 4-3. TABLE 4-13: HCSL (PCIE) JITTER PERFORMANCE FOR VDDO = 3.3V | Note 1 | | | | | | | | | | |-------------------------------------------------------------------------------|-----------------------------|-----|------|-----|--------|----------------------|--|--|--| | Parameter | Symbol | Min | Тур. | Max | Units | Condition | | | | | Additive Jitter as per PCle 1.0 (1.5 MHz to 22 MHz) | T <sub>JPCle_1.0</sub> | | 99 | 122 | fs RMS | Input clock: 100 MHz | | | | | Additive Jitter as per PCle 2.0 high band (1.5 MHz to 50 MHz) | T <sub>JPCle_2.0_High</sub> | | 98 | 120 | fs RMS | Input clock: 100 MHz | | | | | Additive Jitter as per PCle 2.0 low band (10 kHz to 1.5 MHz) | T <sub>JPCle_2.0_Low</sub> | l | 26 | 36 | fs RMS | Input clock: 100 MHz | | | | | Additive Jitter as per PCle 2.0 mid band (5 MHz to 16 MHz) | T <sub>JPCle_2.0_Mid</sub> | | 77 | 94 | fs RMS | Input clock: 100 MHz | | | | | Additive Jitter as per PCIe 3.0 (PLL_BW = 2 to 5 MHz, CDR = 10 MHz) | T <sub>JPCle_3.0</sub> | _ | 24 | 30 | fs RMS | Input clock: 100 MHz | | | | | Additive Jitter as per PCle 4.0 (PLL_BW = 2 to 5 MHz, CDR = 10 MHz) | T <sub>JPCle_4.0</sub> | _ | 24 | 30 | fs RMS | Input clock: 100 MHz | | | | | Additive Jitter as per PCle 5.0 (PLL_BW = 0.5 to 1.8 MHz, CDR for 32 GT/s CC) | T <sub>JPCle_5.0</sub> | _ | 10 | 12 | fs RMS | Input clock: 100 MHz | | | | | Additive jitter as per Intel QPI<br>9.6 Gbps | T <sub>JQPI</sub> | _ | 45 | 55 | fs RMS | Input clock: 100 MHz | | | | | A delition DAG Sitters in | | | 64 | 75 | fs RMS | Input clock: 100 MHz | | | | | Additive RMS jitter in 1 MHz to 20 MHz band | T <sub>J_1M_20M</sub> | _ | 48 | 60 | fs RMS | Input clock: 133 MHz | | | | | This is to so will build | | | 26 | 33 | fs RMS | Input clock: 400 MHz | | | | TABLE 4-13: HCSL (PCIE) JITTER PERFORMANCE FOR VDDO = 3.3V (CONTINUED) | Additive RMS jitter in<br>12 kHz to 20 MHz band | | | 68 | 83 | fs RMS | Input clock: 100 MHz | |-------------------------------------------------|------------------------|---|------|------|--------|----------------------| | | T <sub>J_12k_20M</sub> | _ | 52 | 66 | fs RMS | Input clock: 133 MHz | | | | | 31 | 43 | fs RMS | Input clock: 400 MHz | | Noise floor | | | -163 | -161 | dBc/Hz | Input clock: 100 MHz | | | $N_{F}$ | | -164 | -162 | dBc/Hz | Input clock: 133 MHz | | | | | -160 | -158 | dBc/Hz | Input clock: 400 MHz | Note 1: Values are over recommended operating conditions. TABLE 4-14: HCSL (PCIE) JITTER PERFORMANCE FOR VDDO = 2.5V | Note 1 | | | | | | | | | | |-------------------------------------------------------------------------------|-----------------------------|-----|------|------|--------|----------------------|--|--|--| | Parameter | Symbol | Min | Тур. | Max | Units | Condition | | | | | Additive Jitter as per PCle 1.0 (1.5 MHz to 22 MHz) | T <sub>JPCle_1.0</sub> | 1 | 86 | 110 | fs RMS | Input clock: 100 MHz | | | | | Additive Jitter as per PCle 2.0 high band (1.5 MHz to 50 MHz) | T <sub>JPCle_2.0_High</sub> | l | 85 | 108 | fs RMS | Input clock: 100 MHz | | | | | Additive Jitter as per PCle 2.0 low band (10 kHz to 1.5 MHz) | T <sub>JPCle_2.0_Low</sub> | | 23 | 38 | fs RMS | Input clock: 100 MHz | | | | | Additive Jitter as per PCle 2.0 mid band (5 MHz to 16 MHz) | T <sub>JPCle_2.0_Mid</sub> | l | 67 | 85 | fs RMS | Input clock: 100 MHz | | | | | Additive Jitter as per PCIe 3.0 (PLL_BW = 2 to 5 MHz, CDR = 10 MHz) | T <sub>JPCle_3.0</sub> | _ | 21 | 27 | fs RMS | Input clock: 100 MHz | | | | | Additive Jitter as per PCIe 4.0 (PLL_BW = 2 to 5 MHz, CDR = 10 MHz) | T <sub>JPCle_4.0</sub> | _ | 21 | 27 | fs RMS | Input clock: 100 MHz | | | | | Additive Jitter as per PCIe 5.0 (PLL_BW = 0.5 to 1.8 MHz, CDR for 32 GT/s CC) | T <sub>JPCle_5.0</sub> | _ | 8 | 11 | fs RMS | Input clock: 100 MHz | | | | | Additive jitter as per Intel QPI<br>9.6 Gbps | T <sub>JQPI</sub> | _ | 40 | 50 | fs RMS | Input clock: 100 MHz | | | | | A deliti de DAGO ilitta de im | | | 56 | 70 | fs RMS | Input clock: 100 MHz | | | | | Additive RMS jitter in 1 MHz to 20 MHz band | T <sub>J_1M_20M</sub> | _ | 45 | 58 | fs RMS | Input clock: 133 MHz | | | | | 1 Will iz to zo Williz balla | | | 25 | 34 | fs RMS | Input clock: 400 MHz | | | | | Additive DMS litter in | | | 60 | 77 | fs RMS | Input clock: 100 MHz | | | | | Additive RMS jitter in 12 kHz to 20 MHz band | T <sub>J_12k_20M</sub> | _ | 49 | 65 | fs RMS | Input clock: 133 MHz | | | | | 12 KI IZ to ZU IVII IZ DAITU | | | 30 | 45 | fs RMS | Input clock: 400 MHz | | | | | | | _ | -164 | -161 | dBc/Hz | Input clock: 100 MHz | | | | | Noise floor | N <sub>F</sub> | | -164 | -162 | dBc/Hz | Input clock: 133 MHz | | | | | | | | -160 | -158 | dBc/Hz | Input clock: 400 MHz | | | | Note 1: Values are over recommended operating conditions. FIGURE 4-1: Single-Ended Measurement Points for Absolute Cross Point and Swing. FIGURE 4-2: Single-Ended Measurement Points for Delta Cross Point. FIGURE 4-3: Single-Ended Measurement Points for Rise and Fall Time Matching. FIGURE 4-4: Differential Measurement Points for Rise and Fall Time. FIGURE 4-5: Differential Measurement Points for Ringback. FIGURE 4-6: PCIe Test Circuit. TABLE 4-15: LVPECL OUTPUT PHASE NOISE WITH 25 MHZ XTAL | Note 1 | | | | | | | |-------------------------------|-----------------------|-----|------|-----|--------|----------------------------------------------------------| | Parameter | Symbol | Min | Тур. | Max | Units | Condition | | Jitter RMS in 12 kHz to 5 MHz | т | 1 | 265 | _ | fs | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V | | band | T <sub>J_12M_5M</sub> | | 213 | _ | 15 | $V_{DD} = 2.5V, V_{DDO} = 2.5V$ | | | | _ | -102 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @100 Hz | | | | _ | -127 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @1 kHz | | | | _ | -153 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @10 kHz | | | | _ | -158 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @100 kHz | | | | _ | -158 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @1 MHz | | Noise floor | NI | _ | -158 | _ | dBc/Hz | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @5 MHz | | Noise ilooi | N <sub>F</sub> | _ | -96 | _ | UDC/HZ | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @100 Hz | | | | _ | -122 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @1 kHz | | | | _ | -151 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @10 kHz | | | | _ | -160 | _ | -<br>- | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @100 kHz | | | | _ | -160 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @1 MHz | | | | _ | -160 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @5 MHz | **Note 1:** Values are over recommended operating conditions. TABLE 4-16: LVDS OUTPUT PHASE NOISE WITH 25 MHZ XTAL | Note 1 | | | | | | | | | | | |-------------------------------|-----------------------|-----|------|-----|--------|----------------------------------------------------------|--|--|--|--| | Parameter | Symbol | Min | Тур. | Max | Units | Condition | | | | | | Jitter RMS in 12 kHz to 5 MHz | т | _ | 172 | | fs | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V | | | | | | band | T <sub>J_12M_5M</sub> | _ | 177 | _ | 15 | $V_{DD} = 2.5V, V_{DDO} = 2.5V$ | | | | | | | | _ | -102 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @100 Hz | | | | | | | | _ | -126 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @1 kHz | | | | | | | | _ | -153 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @10 kHz | | | | | | | | _ | -160 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @100 kHz | | | | | | | | _ | -161 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @1 MHz | | | | | | Noise floor | NI NI | _ | -160 | _ | dBc/Hz | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @5 MHz | | | | | | Noise noor | N <sub>F</sub> | _ | -96 | _ | ubc/nz | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @100 Hz | | | | | | | | _ | -123 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @1 kHz | | | | | | | | _ | -152 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @10 kHz | | | | | | | | _ | -161 | _ | -<br>- | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @100 kHz | | | | | | | | _ | -161 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @1 MHz | | | | | | | | | -160 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @5 MHz | | | | | Note 1: Values are over recommended operating conditions. TABLE 4-17: HCSL OUTPUT PHASE NOISE WITH 25 MHZ XTAL | Note 1 | | | | | | | |-------------------------------|-----------------------|-----|------------|-----|--------|----------------------------------------------------------| | Parameter | Symbol | Min | Тур. | Max | Units | Condition | | Jitter RMS in 12 kHz to 5 MHz | т | _ | 235 | _ | fs | $V_{DD} = 3.3V, V_{DDO} = 3.3V$ | | band | T <sub>J_12M_5M</sub> | | 143 | _ | 15 | $V_{DD} = 2.5V, V_{DDO} = 2.5V$ | | | | | -102 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @100 Hz | | | | _ | -126 | _ | | $V_{DD} = 3.3V, V_{DDO} = 3.3V @1 \text{ kHz}$ | | | | _ | -153 | _ | | $V_{DD} = 3.3V, V_{DDO} = 3.3V @10 \text{ kHz}$ | | | | _ | -158 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @100 kHz | | | | _ | -159 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @1 MHz | | Noise floor | NI | _ | -158 | _ | dBc/Hz | $V_{DD}$ = 3.3V, $V_{DDO}$ = 3.3V @5 MHz | | Noise libbi | N <sub>F</sub> | _ | <b>–97</b> | _ | UDC/HZ | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @100 Hz | | | | _ | -123 | _ | | $V_{DD}$ = 2.5V, $V_{DDO}$ = 2.5V @1 kHz | | | | _ | -153 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @10 kHz | | | | _ | -162 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @100 kHz | | | | _ | -162 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @1 MHz | | | | _ | -163 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @5 MHz | **Note 1:** Values are over recommended operating conditions. TABLE 4-18: LVDS OUTPUT PHASE NOISE WITH 125 MHZ XTAL | Note 1 | | | | | | | | | | | |-------------------------------|-----------------------|-----|------|-----|--------|---------------------------------------------------------|--|--|--|--| | Parameter | Symbol | Min | Тур. | Max | Units | Condition | | | | | | Jitter RMS in 12 kHz to 5 MHz | т | _ | 74 | _ | fs | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V | | | | | | band | T <sub>J_12M_5M</sub> | _ | 75 | _ | 15 | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V | | | | | | | | _ | -93 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @100 Hz | | | | | | | | _ | -124 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @1 kHz | | | | | | | | _ | -145 | _ | | $V_{DD} = 3.3V, V_{DDO} = 3.3V @10 \text{ kHz}$ | | | | | | | | _ | -155 | _ | | $V_{DD} = 3.3V, V_{DDO} = 3.3V @100 \text{ kHz}$ | | | | | | | | _ | -159 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @1 MHz | | | | | | | | _ | -159 | _ | | $V_{DD} = 3.3V, V_{DDO} = 3.3V @5 MHz$ | | | | | | | | _ | -161 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @10 MHz | | | | | | Noise floor | N | _ | -162 | _ | dBc/Hz | $V_{DD} = 3.3V, V_{DDO} = 3.3V @20 MHz$ | | | | | | Noise 11001 | N <sub>F</sub> | _ | -95 | _ | ubc/nz | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @100 Hz | | | | | | | | _ | -124 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @1 kHz | | | | | | | | _ | -144 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @10 kHz | | | | | | | | _ | -155 | _ | | $V_{DD} = 2.5V, V_{DDO} = 2.5V @100 \text{ kHz}$ | | | | | | | | | -159 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @1 MHz | | | | | | | | _ | -159 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @5 MHz | | | | | | | | _ | -161 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @10 MHz | | | | | | | | _ | -161 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @20 MHz | | | | | Note 1: Values are over recommended operating conditions. TABLE 4-19: HCSL OUTPUT PHASE NOISE WITH 125 MHZ XTAL | Note 1 | | | | | | | |-------------------------------|-----------------------|-----|------|-----|---------|----------------------------------------------------------| | Parameter | Symbol | Min | Тур. | Max | Units | Condition | | Jitter RMS in 12 kHz to 5 MHz | т | _ | 60 | _ | fs | $V_{DD} = 3.3V, V_{DDO} = 3.3V$ | | band | T <sub>J_12M_5M</sub> | | 63 | _ | 15 | $V_{DD} = 2.5V, V_{DDO} = 2.5V$ | | | | | -93 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @100 Hz | | | | | -125 | _ | | $V_{DD} = 3.3V, V_{DDO} = 3.3V @1 \text{ kHz}$ | | | | _ | -145 | | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @10 kHz | | | | _ | -156 | _ | | $V_{DD} = 3.3V, V_{DDO} = 3.3V @100 \text{ kHz}$ | | | | | -161 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @1 MHz | | | | | -160 | _ | | $V_{DD} = 3.3V, V_{DDO} = 3.3V @5 MHz$ | | | | | -163 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @10 MHz | | Noise floor | N <sub>F</sub> | | -163 | _ | dBc/Hz | $V_{DD} = 3.3V, V_{DDO} = 3.3V @20 MHz$ | | Noise 11001 | INF | | -94 | _ | UDC/11Z | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @100 Hz | | | | _ | -124 | _ | | $V_{DD}$ = 2.5V, $V_{DDO}$ = 2.5V @1 kHz | | | | | -144 | _ | | $V_{DD} = 2.5V, V_{DDO} = 2.5V @10 \text{ kHz}$ | | | | _ | -156 | | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @100 kHz | | | | _ | -161 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @1 MHz | | | | _ | -160 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @5 MHz | | | | | -163 | | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @10 MHz | | | | _ | -163 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @20 MHz | Note 1: Values are over recommended operating conditions. TABLE 4-20: LVPECL OUTPUT PHASE NOISE WITH 156.25 MHZ XTAL | Note 1 | | | | | | | |-------------------------------|-----------------------|-----|------|-----|--------|----------------------------------------------------------| | Parameter | Symbol | Min | Тур. | Max | Units | Condition | | Jitter RMS in 12 kHz to 5 MHz | т | _ | 49 | _ | fs | $V_{DD} = 3.3V, V_{DDO} = 3.3V$ | | band | T <sub>J_12M_5M</sub> | | 53 | _ | 20 | $V_{DD} = 2.5V, V_{DDO} = 2.5V$ | | | | _ | -86 | | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @100 Hz | | | | | -117 | _ | | $V_{DD} = 3.3V, V_{DDO} = 3.3V @1 \text{ kHz}$ | | | | | -141 | _ | | $V_{DD} = 3.3V, V_{DDO} = 3.3V @10 \text{ kHz}$ | | | | _ | -153 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @100 kHz | | | | | -160 | _ | | $V_{DD} = 3.3V, V_{DDO} = 3.3V @1 MHz$ | | | | | -163 | _ | | $V_{DD} = 3.3V, V_{DDO} = 3.3V @5 MHz$ | | | | _ | -163 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @10 MHz | | Noise floor | NI | _ | -164 | _ | dBc/Hz | $V_{DD} = 3.3V, V_{DDO} = 3.3V @20 MHz$ | | Noise IIII | N <sub>F</sub> | _ | -85 | _ | UDC/HZ | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @100 Hz | | | | _ | -119 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @1 kHz | | | | _ | -142 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @10 kHz | | | | _ | -154 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @100 kHz | | | | _ | -160 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @1 MHz | | | | _ | -162 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @5 MHz | | | | | -163 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @10 MHz | | | | | -163 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @20 MHz | **Note 1:** Values are over recommended operating conditions. TABLE 4-21: LVDS OUTPUT PHASE NOISE WITH 156.25 MHZ XTAL | Note 1 | | | | | | | | | | | |-------------------------------|-----------------------|-----|------|-----|--------|----------------------------------------------------------|--|--|--|--| | Parameter | Symbol | Min | Тур. | Max | Units | Condition | | | | | | Jitter RMS in 12 kHz to 5 MHz | т | | 53 | | fs | $V_{DD} = 3.3V, V_{DDO} = 3.3V$ | | | | | | band | T <sub>J_12M_5M</sub> | _ | 55 | _ | 15 | $V_{DD} = 2.5V, V_{DDO} = 2.5V$ | | | | | | | | _ | -85 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @100 Hz | | | | | | | | _ | -118 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @1 kHz | | | | | | | | _ | -143 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @10 kHz | | | | | | | | _ | -160 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @100 kHz | | | | | | | | _ | -160 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @1 MHz | | | | | | | | _ | -162 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @5 MHz | | | | | | | | _ | -163 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @10 MHz | | | | | | Noise floor | NI | _ | -163 | _ | dBc/Hz | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @20 MHz | | | | | | Noise 11001 | N <sub>F</sub> | _ | -87 | _ | ubc/nz | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @100 Hz | | | | | | | | _ | -119 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @1 kHz | | | | | | | | _ | -142 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @10 kHz | | | | | | | | _ | -154 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @100 kHz | | | | | | | | _ | -159 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @1 MHz | | | | | | | | _ | -162 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @5 MHz | | | | | | | | _ | -162 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @10 MHz | | | | | | | | _ | -162 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @20 MHz | | | | | **Note 1:** Values are over recommended operating conditions. TABLE 4-22: HCSL OUTPUT PHASE NOISE WITH 156.25 MHZ XTAL | Note 1 | | | | | | | | | | | |-------------------------------|-----------------------|-----|------|-----|-------------|----------------------------------------------------------|--|--|--|--| | Parameter | Symbol | Min | Тур. | Max | Units | Condition | | | | | | Jitter RMS in 12 kHz to 5 MHz | т | _ | 48 | _ | fs | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V | | | | | | band | T <sub>J_12M_5M</sub> | _ | 50 | _ | 15 | $V_{DD} = 2.5V, V_{DDO} = 2.5V$ | | | | | | | | _ | -85 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @100 Hz | | | | | | | | | -117 | _ | | $V_{DD} = 3.3V, V_{DDO} = 3.3V @1 \text{ kHz}$ | | | | | | | | _ | -143 | _ | | $V_{DD} = 3.3V, V_{DDO} = 3.3V @10 \text{ kHz}$ | | | | | | | | _ | -155 | _ | | V <sub>DD</sub> = 3.3V, V <sub>DDO</sub> = 3.3V @100 kHz | | | | | | | | | -161 | _ | | $V_{DD} = 3.3V, V_{DDO} = 3.3V @1 MHz$ | | | | | | | | _ | -163 | _ | | $V_{DD} = 3.3V, V_{DDO} = 3.3V @5 MHz$ | | | | | | | | | -164 | _ | | $V_{DD} = 3.3V, V_{DDO} = 3.3V @10 MHz$ | | | | | | Noise floor | N | | -164 | _ | dBc/Hz | $V_{DD} = 3.3V, V_{DDO} = 3.3V @20 MHz$ | | | | | | Noise nooi | N <sub>F</sub> | _ | -86 | _ | UDC/11Z | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @100 Hz | | | | | | | | _ | -119 | | | $V_{DD} = 2.5V, V_{DDO} = 2.5V @1 \text{ kHz}$ | | | | | | | | _ | -142 | _ | | $V_{DD} = 2.5V, V_{DDO} = 2.5V @10 \text{ kHz}$ | | | | | | | | _ | -154 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @100 kHz | | | | | | | | | -160 | | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @1 MHz | | | | | | | | _ | -163 | _ | -<br>-<br>- | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @5 MHz | | | | | | | | _ | -163 | _ | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @10 MHz | | | | | | | | | -163 | | | V <sub>DD</sub> = 2.5V, V <sub>DDO</sub> = 2.5V @20 MHz | | | | | Note 1: Values are over recommended operating conditions. TABLE 4-23: I<sup>2</sup>C BUS ELECTRICAL CHARACTERISTICS | Parameter | Symbol | Min | Тур. | Max | Units | Condition | |---------------------------------------------------------------------------------------------------|---------------------------------|-------------|------|-------------------------|------------------|-----------------------------| | Nominal Bus Voltage | V <sub>DDI</sub> <sup>2</sup> C | 2.375 | _ | 5.5 | V | Note 1 | | Input Low Voltage | V <sub>IL</sub> | _ | _ | 0.7 | V | _ | | Input High Voltage | V <sub>IH</sub> | 1.5 | _ | $V_{\rm DDI}^2_{\rm C}$ | V | _ | | Output Low Voltage | V <sub>OL</sub> | _ | _ | 0.4 | V | At I <sub>PULLUP(MAX)</sub> | | Input Leakage Current | I <sub>LEAK</sub> | _ | _ | ±10 | μA | _ | | Current sinking at V <sub>OL(MAX)</sub> | I <sub>PULLUP</sub> | 4 | _ | | mA | _ | | Pin Capacitive Load | C <sub>L</sub> | _ | _ | 1 | pF | _ | | Signal noise immunity from 10 MHz to 100 MHz | V <sub>NOISE</sub> | 300 | I | | ${\rm mV_{P-P}}$ | _ | | Noise spike suppression time | T <sub>SPIKE</sub> | 0 | | 50 | ns | Note 3 | | I <sup>2</sup> C Bus Operating Frequency | F <sub>I</sub> <sup>2</sup> C | 0 | _ | 400 | kHz | _ | | Bus free time between Stop and Start Condition | T <sub>BUF</sub> | 1.3 | _ | | μs | _ | | Hold time after (Repeated) Start<br>Condition. After this period, the<br>first clock is generated | T <sub>HD:STA</sub> | 0.6 | _ | | μs | _ | | Repeated Start Condition setup time | T <sub>SU:STA</sub> | 0.6 | ı | | μs | _ | | Stop Condition setup time | T <sub>SU:STO</sub> | 0.6 | | | μs | _ | | Data hold time | T <sub>HD:DAT</sub> | 0 | _ | 0.9 | μs | Note 4 | | Data setup time | T <sub>SU:DAT</sub> | 100 | _ | | ns | _ | | Detect clock low timeout | T <sub>TIMEOUT</sub> | 25 | _ | 35 | ms | _ | | Clock low period | T <sub>LOW</sub> | 1.3 | _ | | μs | _ | | Clock high period | T <sub>HIGH</sub> | 0.6 | _ | | μs | _ | | Clock/Data Fall Time | T <sub>F</sub> | 20 + 0.1*Cb | | 250 | ns | Note 2 | | Clock/Data Rise Time | T <sub>R</sub> | 20 + 0.1*Cb | | 250 | ns | Note 2 | **Note 1:** 3V to 5V ±10%. - 2: Rise and fall time is defined as follows: - a) $T_R = (V_{IL(MAX)} 0.15)$ to $(V_{IH(MIN)} + 0.15)$ - b) $T_F = (V_{IH(MIN)} 0.15)$ to $(V_{IL(MAX)} + 0.15)$ - 3: Devices must provide a means to reject noise spikes of a duration up to the maximum specified value. - **4:** The maximum hold time has to be less than the maximum data valid or data valid acknowledge time as per Table 10, note [4] of I2C bus Rev. 6 specification. FIGURE 4-7: I<sup>2</sup>C Bus Timing. # THERMAL SPECIFICATIONS | Parameter | Symbol | Condition | Value | Units | |-----------------------------------------------------------|---------------------|-----------------|-------|-------| | Maximum Ambient Temperature | T <sub>A</sub> | _ | 85 | °C | | Maximum Junction Temperature | T <sub>J(MAX)</sub> | _ | 125 | °C | | Package Thermal Resistance, 7x7 QFN 48-Lead | | | • | | | | | Still air | 20.3 | °C/W | | Junction to Ambient Thermal Resistance Note 1 | $\theta_{JA}$ | 1m/s airflow | 16.6 | °C/W | | | | 2.5 m/s airflow | 14.8 | °C/W | | Junction to Board Thermal Resistance | $\theta_{JB}$ | _ | 6.6 | °C/W | | Junction to Case Thermal Resistance | $\theta_{JC}$ | _ | 12.4 | °C/W | | Junction to Pad Thermal Resistance Note 2 | $\theta_{JP}$ | Still air | 3.6 | °C/W | | Junction to Top-Center Thermal Characterization Parameter | $\Psi_{JT}$ | Still air | 0.2 | °C/W | Note 1: Theta-JA $(\theta_{JA})$ is the thermal resistance from junction to ambient when the package is mounted on an 8-layer JEDEC standard test board and dissipating maximum power. <sup>2:</sup> Theta-JP ( $\theta_{JP}$ ) is the thermal resistance from junction to the center exposed pad on the bottom of the package). ## 5.0 PACKAGE OUTLINE # 5.1 Package Marking Information 48-Lead QFN\* **Legend:** XX...X Product code or customer-specific information Y Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code e3 Pb-free JEDEC® designator for Matte Tin (Sn) This package is Pb-free. The Pb-free JEDEC designator (e3) can be found on the outer packaging for this package. ullet, lacktriangle, lacktriangle Pin one index is identified by a dot, delta up, or delta down (triangle mark). **Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. Package may or may not include the corporate logo. Underbar ( ) and/or Overbar ( ) symbol may not be to scale. FIGURE 5-1: 48-LEAD QFN 7 MM X 7 MM PACKAGE OUTLINE AND RECOMMENDED LAND PATTERN FIGURE 5-2: 48-LEAD QFN 7 MM X 7 MM PACKAGE OUTLINE AND RECOMMENDED LAND **PATTERN** 48-Lead Plastic Quad Flat, No Lead Package (5E) - 7x7 mm Body [QFN], 0.40 mm Terminals With 5.1x5.1 mm Exposed Pad; Punch Singulated, Dimpled Terminals For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging ### **TERMINAL DIMPLES** | Units | | MILLIMETERS | | | | | |---------------------------------|------|--------------|----------|------|--|--| | Dimension | MIN | NOM | MAX | | | | | Number of Pins | | 48 | | | | | | Pitch | е | | 0.50 BSC | | | | | Overall Height | Α | 0.80 | 0.85 | 0.90 | | | | Standoff | A1 | 0.00 | 0.01 | 0.05 | | | | Mold Cap Height | A2 | 0.60 | 0.65 | 0.70 | | | | Terminal Thickness | (A3) | 0.20 REF | | | | | | Overall Width | Е | 7.00 BSC | | | | | | Molded Top Width | E1 | 6.75 BSC | | | | | | Exposed Pad Width | E2 | 5.00 | 5.10 | 5.20 | | | | Overall Length | D | 7.00 BSC | | | | | | Molded Top Length | D1 | 6.75 BSC | | | | | | Exposed Pad Length | D2 | 5.00 5.10 5. | | 5.20 | | | | Corner Chamfer | Р | 0.24 | 0.42 | 0.60 | | | | Terminal Width | b | 0.20 | 0.25 | 0.30 | | | | Terminal Dimple Width | b1 | 0.10 | 0.15 | 0.20 | | | | Terminal Length | L | 0.30 | 0.40 | 0.50 | | | | Terminal Dimple Length (side) | L1 | 0.05 | 0.15 | 0.25 | | | | Terminal Dimple Length (bottom) | L2 | 0.05 | 0.10 | 0.15 | | | | Terminal-to-Exposed-Pad | K | 0.20 | | | | | | Mold Draft Angle | θ | 0° | - | 12° | | | ### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is punch singulated - 3. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-242 Rev B Sheet 2 of 2 # FIGURE 5-3: 48-LEAD QFN 7 MM X 7 MM PACKAGE OUTLINE AND RECOMMENDED LAND PATTERN 48-Lead Plastic Quad Flat, No Lead Package (5E) - 7x7 mm Body [QFN], 0.40 mm Terminals With 5.1x5.1 mm Exposed Pad; Punch Singulated, Dimpled Terminals **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging ### RECOMMENDED LAND PATTERN | | MILLIMETERS | | | | | | |---------------------------------|-----------------|------|----------|------|--|--| | Dimension Limits | | MIN | NOM | MAX | | | | Contact Pitch | Contact Pitch E | | 0.50 BSC | | | | | Optional Center Pad Width | X2 | | | 5.20 | | | | Optional Center Pad Length | Y2 | | | 5.20 | | | | Contact Pad Spacing | C1 | | 6.90 | | | | | Contact Pad Spacing | C2 | | 6.90 | | | | | Contact Pad Width (X20) | X1 | | | 0.30 | | | | Contact Pad Length (X20) | Y1 | | | 0.85 | | | | Contact Pad to Center Pad (X20) | G1 | 0.20 | | | | | | Thermal Via Diameter | V | | 0.33 | | | | | Thermal Via Pitch | | | 1.20 | | | | ### Notes: - Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. - 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process Microchip Technology Drawing C04-2242 Rev B ## THE MICROCHIP WEB SITE Microchip provides online support via our WWW site at <a href="www.microchip.com">www.microchip.com</a>. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing - Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives ### CUSTOMER CHANGE NOTIFICATION SERVICE Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions. ### **CUSTOMER SUPPORT** Users of Microchip products can receive assistance through several channels: - · Distributor or Representative - · Local Sales Office - Field Application Engineer (FAE) - · Technical Support Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the web site at: http://microchip.com/support # APPENDIX A: DATA SHEET REVISION HISTORY # TABLE A-1: REVISION HISTORY | Revision | Section/Figure/Entry | Correction | |--------------------------|----------------------|-------------------------------------------------------------------------------------------------| | DS20006412A (09-11-2020) | _ | Converted Microsemi data sheet ZL40268 to Microchip DS20006412A. Minor text changes throughout. | | DS20006412B (01-29-2021) | Table 1-1 | Updated descriptions for Pins 42 and 43. | | DS20006412C (02-03-2021) | Table 1-1 | Updated Pin Names for Pins 42 and 43. | # PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | | | | | | E | Examples | : | | |-----------------------|----------------------|----------------------------------------|-----------------|---------------|----|-------------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PART NO. | <u>xx</u> | <u>x</u><br> | <u> </u> | <u>x</u><br>T | | | | | | Device | Chip Carrier<br>Type | Package | Media<br>Type | Finish | a | a) ZL40268L | _DG1: | Low Skew, Low Additive Jitter,<br>Leadless Chip Carrier, 48-Lead | | Device: | | kew, Low Additive<br>LVPECL Fanout E | | | | | | QFN Package, 260/Tray with<br>Bake and Dry Pack and Pb Free<br>with Matte Sn Lead Finish Equat-<br>ing to RoHS e3 | | Chip Carrier<br>Type: | L = Leadless | Chip Carrier | | | b) | o) ZL40268L | _DF1: | Low Skew, Low Additive Jitter,<br>Leadless Chip Carrier, 48-Lead<br>QFN Package, 3,000/Reel with | | Package: | D = 48-Lead C | )FN Package | | | | | | Bake and Dry Pack and Pb Free<br>with Matte Sn Lead Finish Equat-<br>ing to RoHS e3 | | Media Type: | | with Bake and Dry<br>e & Reel with Bak | | | | | | | | Finish: | 1 = Pb Free w | vith Matte Sn Lead | Finish Equating | to RoHS e3 | No | c<br>ic<br>n<br>y | atalog p<br>dentifier<br>ot printe<br>our Mic | d Reel identifier only appears in the part number description. This is used for ordering purposes and is ed on the device package. Check with rochip Sales Office for package ty with the Tape and Reel option. | | | | | | | | | | | | 7 | <b>L4</b> ( | በ | 7 | R | Q | | |---|-------------|---|---|---|---|--| | | ᆫᡩ╵ | U | Z | U | O | | NOTES: ### Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specifications contained in their particular Microchip Data Sheet. - · Microchip believes that its family of products is secure when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods being used in attempts to breach the code protection features of the Microchip devices. We believe that these methods require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Attempts to breach these code protection features, most likely, cannot be accomplished without violating Microchip's intellectual property rights. - Microchip is willing to work with any customer who is concerned about the integrity of its code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication is provided for the sole purpose of designing with and using Microchip products. Information regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE. IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL OR CONSEQUENTIAL LOSS, DAMAGE, COST OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. #### **Trademarks** The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, Augmented Switching, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, Inter-Chip Connectivity, JitterBlocker, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2020-2021, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-7607-8 For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality. # **Worldwide Sales and Service** ### **AMERICAS** **Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 Austin, TX Tel: 512-257-3370 Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 **Detroit** Novi, MI Tel: 248-848-4000 Houston, TX Tel: 281-894-5983 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800 **Raleigh, NC** Tel: 919-844-7510 New York, NY Tel: 631-435-6000 **San Jose, CA**Tel: 408-735-9110 Tel: 408-436-4270 **Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078 ### ASIA/PACIFIC Australia - Sydney Tel: 61-2-9868-6733 **China - Beijing** Tel: 86-10-8569-7000 **China - Chengdu** Tel: 86-28-8665-5511 **China - Chongqing** Tel: 86-23-8980-9588 **China - Dongguan** Tel: 86-769-8702-9880 **China - Guangzhou** Tel: 86-20-8755-8029 China - Hangzhou Tel: 86-571-8792-8115 China - Hong Kong SAR Tel: 852-2943-5100 China - Nanjing Tel: 86-25-8473-2460 China - Qingdao Tel: 86-532-8502-7355 China - Shanghai Tel: 86-21-3326-8000 **China - Shenyang** Tel: 86-24-2334-2829 **China - Shenzhen** Tel: 86-755-8864-2200 China - Suzhou Tel: 86-186-6233-1526 **China - Wuhan** Tel: 86-27-5980-5300 China - Xian Tel: 86-29-8833-7252 **China - Xiamen** Tel: 86-592-2388138 **China - Zhuhai** Tel: 86-756-3210040 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 India - New Delhi Tel: 91-11-4160-8631 India - Pune Tel: 91-20-4121-0141 **Japan - Osaka** Tel: 81-6-6152-7160 **Japan - Tokyo** Tel: 81-3-6880- 3770 **Korea - Daegu** Tel: 82-53-744-4301 Korea - Seoul Tel: 82-2-554-7200 Malaysia - Kuala Lumpur Tel: 60-3-7651-7906 Malaysia - Penang Tel: 60-4-227-8870 Philippines - Manila Tel: 63-2-634-9065 **Singapore** Tel: 65-6334-8870 **Taiwan - Hsin Chu** Tel: 886-3-577-8366 Taiwan - Kaohsiung Tel: 886-7-213-7830 **Taiwan - Taipei** Tel: 886-2-2508-8600 Thailand - Bangkok Tel: 66-2-694-1351 Vietnam - Ho Chi Minh Tel: 84-28-5448-2100 #### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 **Denmark - Copenhagen** Tel: 45-4485-5910 Fax: 45-4485-2829 Finland - Espoo Tel: 358-9-4520-820 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany - Garching Tel: 49-8931-9700 **Germany - Haan** Tel: 49-2129-3766400 Germany - Heilbronn Tel: 49-7131-72400 Germany - Karlsruhe Tel: 49-721-625370 **Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Germany - Rosenheim Tel: 49-8031-354-560 Israel - Ra'anana Tel: 972-9-744-7705 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 **Italy - Padova** Tel: 39-049-7625286 **Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340 Norway - Trondheim Tel: 47-7288-4388 **Poland - Warsaw** Tel: 48-22-3325737 Romania - Bucharest Tel: 40-21-407-87-50 **Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **Sweden - Gothenberg** Tel: 46-31-704-60-40 Sweden - Stockholm Tel: 46-8-5090-4654 **UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820