

#### Octal External Ringing Subscriber Line Audioprocessing Circuit, Next Generation Carrier Chipset (NGCC)

#### **POTS Features**

- Ideal for high density, medium and large line count applications
- · Wideband 16 kHz sampling mode capability
- · API-compatible with VE790 Series designs
- High performance digital signal processor provides programmable control of all major line card functions
  - A-law/µ-law and linear codec/filter
  - Transmit and receive gain, Two-wire AC impedance, Transhybrid balance, Equalization
  - · DC loop feeding
  - External battery-backed or earth-backed ringing
  - Internal ringing generation
  - · Loop supervision and ring-trip detection
  - Metering generation and shaping (12 kHz and 16 kHz)
- · Enhanced line control
  - DTMF and Modem Tone Detection
  - Tone generation (DTMF, FSK, and arbitrary tone)
- Test Tool Box as part of integrated FXS test routines
- Standard PCM and MPI digital interfaces
- General purpose I/O pins, can be used as relay drivers or for control of the Microsemi Driver Test Access Switch Device (DTAS) in a MeLT application

#### **MeLT Features**

- Driver and Multiplexor Control for up to 128 Channels
- Current Sense and Voltage Driver to implement Microsemi's Metallic Line Test Algorithms
- Generation of Wetting Current on dry-DSL or g.fast lines
- Test Tool Box for data capture and manipulation

Document ID#:136868

Version 6

April 2016

### **Ordering Information**

ZL792588GDG2 196-pin BGA<sup>1</sup> Tray

The 196-Pin BGA is a green package that meets RoHS
 Directive 2002/95/EC of the European Council to minimize the
 environmental impact of electrical equipment.

## **Description**

The ZL79258 Next Generation Octal External Ringing Subscriber Line Audio-processing Circuit (SLAC) device is used in both the FXS or POTS application and in the Metallic Loop Test or MeLT application.

In the POTS application, in combination with the Le79271 SLIC device or Le79272 dual SLIC, the SLAC implements a high density eight-channel universal telephone line interface with wideband capability for internal or external ringing applications. This enables the design of a low cost, high performance, fully software programmable line interface with worldwide applicability. All AC, DC, and signaling parameters are programmable via a microprocessor interface.

In the MeLT application, in combination with the ZL75816 Driver Test Access Switch (DTAS), implements a complement MeLT test head for up-to 128 channels.

There are different firmware loads for the SLAC for the POTS or MeLT application that are available from Microsemi.

# **Applications**

- POTS
  - DSLAM
  - DLC, CO
  - PBX/KTS
- MeLT
  - ADSL or VDSL DSLAM
  - VDSL2 or G.Fast DPU

# **Block Diagram - POTS**



# **Block Diagram - MeLT**



# **Change Summary**

Below are the changes from the November 2011 version to April 2016 version.

| Page  | Section | Description                                                                                            |
|-------|---------|--------------------------------------------------------------------------------------------------------|
| All   |         | Latest Microsemi branding.                                                                             |
| 1     |         | Added high level description of MeLT Application                                                       |
| 2     |         | Added MeLT Block Diagram                                                                               |
| 12-14 |         | Added MeLT Description                                                                                 |
| 17    | 3.0     | Changed description of DCA [5:8] and DCB [5:8] to include functionality associated with MELT firmware. |

# **Table of Contents**

| 1.0 Product Description - POTs Application                     | 6  |
|----------------------------------------------------------------|----|
| 1.1 Wideband Codec Mode                                        | 8  |
| 1.2 Features of the ZL79258 SLAC and Le79271/2 SLIC Devices    |    |
| 2.0 Product Description - MeLT Application                     |    |
| 2.1 Features of the ZL79258 SLAC and Le75816 DTAS Device       |    |
| 3.0 Connection Diagrams                                        | 14 |
| 4.0 Pin Descriptions                                           | 16 |
| 5.0 Absolute Maximum Ratings                                   | 19 |
| 5.1 Green Package Assembly                                     |    |
| 6.0 Operating Ranges                                           | 20 |
| 7.0 Programming of the SLAC Parameters in the POTS Application |    |
| 8.0 Electrical Characteristics                                 |    |
| 8.1 Transmission Specifications in the POTS Application        |    |
| 8.2 Transmit and Receive Paths                                 |    |
| 8.3 Attenuation Distortion                                     | 24 |
| 8.4 Group Delay Distortion                                     |    |
| 8.5 Single Frequency Distortion                                |    |
| 8.6 Gain Linearity                                             |    |
| 8.7 Total Distortion Including Quantizing Distortion           |    |
| 8.8 Overload Compression                                       | 28 |
| 8.9 Discrimination Against Out-of-Band Input Signals           |    |
| 8.10 Spurious Out-of-Band Signals at the Analog Output.        |    |
| 9.0 Reset at Power-Up                                          |    |
| 10.0 Host Bus Control Interface (HBI) Overview                 |    |
| 10.1 Transport Layer                                           |    |
| 10.1.1 Interface Addressing                                    |    |
| 10.1.2 Command Structure                                       |    |
| 10.2.1 Code Load Integrity                                     | 38 |
| 10.2.2 Host Boot Procedure                                     |    |
| 10.2.3 Partial Code Load Procedure                             |    |
| 10.3 Application Layer                                         |    |
| 10.4 Physical Layer                                            |    |
| 10.4.1 Microprocessor Interface (MPI)                          | 40 |
| 11.0 PCM Highway                                               | 46 |
| 11.1 PCM Transmit Interface                                    | 46 |
| 11.2 PCM Receive Interface                                     |    |
| 11.3 PCM Interface Timing4                                     | 49 |
| 12.0 P-Bus and GPIO Interfaces                                 |    |
| 12.1 SLIC Device Bus Timing Specifications                     |    |
| 12.2 Relay Drivers                                             |    |
| 13.0 Physical Dimensions                                       |    |
| 13.1 196-Pin BGA                                               | 57 |

# **List of Figures**

| Figure 2 - NGCC System with External Ringing                               | . 8 |
|----------------------------------------------------------------------------|-----|
| Figure 3 - ZL79258 Device Internal Block Diagram - POTS Application        | . 9 |
| Figure 4 - 64 Channel MeLT System                                          |     |
| Figure 5 - ZL79258 Device Internal Block Diagram - MeLT Application        | 12  |
| Figure 6 - 196-Pin BGA Diagram                                             |     |
| Figure 7 - Narrowband Transmit Path Attenuation vs. Frequency              |     |
| Figure 8 - Narrowband Receive Path Attenuation vs. Frequency               | 24  |
| Figure 9 - Group Delay Distortion                                          |     |
| Figure 10 - A-law Gain Linearity with Tone Input (Both Paths)              |     |
| Figure 11 - μ-law Gain Linearity with Tone Input (Both Paths)              |     |
| Figure 12 - Total Distortion with Tone Input, Both Paths                   |     |
| Figure 13 - A/A Overload Compression                                       |     |
| Figure 14 - Discrimination Against Out-of-Band Signals                     |     |
| Figure 15 - Spurious Out-of-Band Signals                                   |     |
| Figure 16 - Reset Sequence when VDD33 and VDD18 are Powered Up Separately  |     |
| Figure 17 - Reset Sequence when VDD33 and VDD18 are Powered Up Together    |     |
| Figure 18 - Host Bus Interface Layers                                      |     |
| Figure 19 - Host Bus Interface Address Model                               |     |
| Figure 20 - NGCC SLAC Programmer's Model                                   |     |
| Figure 21 - 4-wire Master-Slave Connections                                | 41  |
| Figure 22 - 3-wire Master-Slave Connections                                |     |
| Figure 23 - CS Framing Modes                                               |     |
| Figure 24 - One Data Word Write in Byte Framing Mode                       |     |
| Figure 25 - One Data Word Read in Word Framing Mode                        |     |
| Figure 26 - Microprocessor Interface (Input Mode)                          |     |
| Figure 27 - Microprocessor Interface (Output Mode)                         |     |
| Figure 28 - PCM Highway 8-bit Transfers                                    |     |
| Figure 29 - PCM Highway 16-bit Transfers                                   |     |
| Figure 30 - PCM Highway Timing for XE = 0 (Transmit on Negative PCLK Edge) |     |
| Figure 31 - PCM Highway Timing for XE = 1 (Transmit on Positive PCLK Edge) |     |
| Figure 32 - Channel Timing for P-Bus SLIC Interface                        |     |
| Figure 33 - Global Timing for SLIC Device Bus Interface                    |     |
| Figure 34 - SLIC Device Bus Timing Waveform                                |     |
| Figure 35 - Open Drain Relay Drivers                                       | 56  |

# 1.0 Product Description - POTs Application

The Next Generation Carrier Chipset integrates all the functions of eight voice subscriber lines. Eight Le79271 SLIC devices or 4 Le79272 dual DSLIC devices and one ZL79258 Octal SLAC device make up the chipset.

- The Le79271 SLIC single channel device or Le79272 dual channel device is a high voltage, bipolar IC that
  drives the subscriber line and senses line conditions.
- The ZL79258 SLAC device is a low voltage CMOS IC that provides conversion and DSP functions for eight channels and senses line conditions.

The SLIC device is built with a high voltage bipolar technology to provide the power necessary to drive a wide variety of subscriber lines. It can be programmed by the SLAC device to operate in eight different modes that control power consumption and signaling. The SLIC design is based on a voltage feed, current sense architecture.

The SLAC device processes information regarding line voltage and loop current from the SLIC device. The SLIC device senses the A and B lead currents, computes the metallic loop current and feeds it in analog form to the SLAC device. The SLAC device also senses A and B lead voltages and external ringing voltages and monitors battery voltage levels.

The output signals supplied by the SLAC device to the SLIC device are:

- A lead (DCA) and B lead (DCB) DC voltages for DC feed or internal ringing.
- AC transmission and 12 or 16 kHz metering signals (on the RCVN, RCVP pins).

The SLAC device controls the SLIC device mode via the SLIC control bus P0-P2, SEL and the load signal LD.

The SLAC device contains high-performance circuits that provide A/D and D/A conversion for voice (codec/filter), DC-feed control, ringing, and supervision signals. The SLAC device contains a DSP core that handles signaling, DC-feed, and supervision for all eight channels. The DSP core also interfaces to a standard PCM/MPI backplane. These functions involve converting an analog voice signal into digital PCM samples and converting digital PCM samples back into an analog signal. During conversion, digital filters are used to band-limit the voice signals. The PCM codes can be:

- · 8-bit companded A-law with 8 kHz sampling
- 8-bit companded µ-law with 8 kHz sampling
- 16-bit linear two's-complement with 8 kHz sampling
- 16-bit linear two's-complement with 16 kHz sampling (wideband mode)

The SLAC device provides a software configurable solution to the BORSCHT functions as well as complete programmable control over subscriber line DC-feed characteristics, such as current limit and feed resistance. In addition, the SLAC device provides extensive loop supervision capability including off-hook, ring-trip and ground-key detection. Detection thresholds for these functions are programmable. A programmable debounce timer is available that eliminates false detection due to contact bounce.

For external ringing the SLAC device provides a relay driver to operate an electromechanical relay. Advanced algorithms in the SLAC device controls ringing entry and exit in a manner to minimize transients. Ringing entry occurs at DC feed levels and ringing exit occurs at zero current, whether due to ring-trip or the end of the ringing cadence. Battery-backed and earth-backed ringing architectures are supported. An integrated ring-trip detection circuit supports both architectures.

User-programmable filters include receive and transmit gain, transhybrid balance, two-wire termination impedance, and frequency attenuation (equalization) of the receive and transmit signals. All programmable digital filter coefficients can be calculated using WinSLAC™ software. This PC software allows the designer to enter a description of system requirements, WinSLAC™ then computes the necessary coefficients and plots the predicted system results.

The main functions that can be observed and/or controlled through the SLAC device backplane interface are:

- Narrowband 3.4 kHz or wideband 7.0 kHz codec modes
- DC-feed characteristics
- · Ground-key detection
- Off-hook detection
- DTMF tone detection
- · Modem tone detection
- Metering signal
- DC voltages on A and B leads
- · Subscriber line voltage and currents
- Ring-trip detection
- · Abrupt and smooth reversal
- Subscriber line impedance matching
- · Ringing signal generation
- · External ringing control

These functions are all handled in a manner to limit voice service transients.

The SLAC device requires two power supplies. Low power consumption is achieved by use of a separate +1.8 VDC supply for the DSP core; the analog and digital I/O circuitry is powered from a +3.3 VDC supply.

Figure 2 presents an overview of the NGCC system with the ZL79258 External Ringing SLAC device. Refer to the Next Generation Carrier Chipset Hardware Design Guide (Document ID 126583) for detailed Application Circuits and a Parts List.



Figure 2 - NGCC System with External Ringing

#### 1.1 Wideband Codec Mode

The ZL79258 device can be operated in a wideband mode to provide better voice quality. Wideband mode is intended to be used with a packet based processor with an adaptive echo canceller algorithm.

When wideband mode is selected, the nominal voice bandwidth is doubled to 7000 Hz. The wideband mode can be selected on a per channel basis. In this mode, internal clocks are doubled, increasing the sampling rates of the internal digital filters. Narrowband and wideband modes require their own unique set of coefficients. Therefore if switching between PCM operating modes on a given channel, the coefficients must be reprogrammed.

In wideband mode the PCM interface transmits and receives two evenly spaced sets of 16-bit timeslots in each frame. The user selects one timeslot during the first 62.5  $\mu$ S of the frame. The first set of 16-bits will transmit or receive starting in this timeslot. The timeslot for the second set of 16-bits is generated automatically and placed 125/2  $\mu$ S from the first timeslot.



Figure 3 - ZL79258 Device Internal Block Diagram - POTS Application

#### 1.2 Features of the ZL79258 SLAC and Le79271/2 SLIC Devices

- Performs all battery feed, ringing, signalling, and hybrid functions
- Two chip solution supports high density, multi-channel architecture
- Supports two negative batteries
- Single hardware design meets multiple country requirements through software programming of:
  - Ringing waveform and frequency
  - · DC loop-feed characteristics and current-limit
  - · Loop-supervision detection thresholds
  - Off-hook debounce circuit
  - Ground-key and ring-trip filters
  - · Off-hook detect de-bounce interval
  - · Two-wire AC impedance
  - Transhybrid balance impedance
  - · Transmit and receive gains
  - Equalization
  - Digital I/O pins
  - A-law/µ-law and linear selection
- Supports wideband 7.0 kHz codec mode
- Supports internal ringing with DC bias
  - Programmed ringing cadence
  - Self-contained ringing generation and control
  - Integrated ring-trip filter and software enabled manual or automatic ring-trip mode
- Supports external ringing
  - Controlled ringing entry and exit
  - · Integrated ring-trip filter

- · Integrated relay driver
- Supports metering generation with envelope shaping
  - · Programmable metering cadencing
- Smooth polarity reversal
- Supports both loop-start and ground-start signalling
- · SPI and PCM interfaces
- Exceeds LSSGR and CCITT central office requirements
- On-hook transmission
- Power/service denial mode
- Line-feed characteristics independent of battery voltage
- Low idle-power per line
- Compatible with inexpensive protection networks
- Can monitor and/or drive A and B lead independently
- Automatic CID and Signalling and FSK and DTMF modes
- Tone generation
  - Howler
  - Call Progress
  - DTMF
- Modem support
- DTMF tone detection
- · Dial Pulse and Flash detection
- · Power-cross, fault, and foreign voltage detection
- Small physical size

# 2.0 Product Description - MeLT Application

The Microsemi MeLT solution is based on the ZL75816 Driver and Test Access Switch (DTAS) and the Le79258 NGSLAC Processor. The ZL75816 Driver, Test Access Switch (DTAS) multiplexes 16 G.Fast or DSL lines to a single MeLT test channel. The DTAS is comprised of 16 channels of access switches multiplexed to a single high voltage driver connected to a SLAC port. It is also possible to expand the line count to 32 DSL/G.Fast channels per SLAC port by connecting two DTAS devices together, as shown in Figure 4. The device has integrated secondary protection so no per channel secondary protection device is required. The DTAS also includes a switching power supply controller circuit that can generate the positive and negative battery voltages used by the line testing function. Only one DTAS device needs to be fitted with the external power supply components and will generate those voltages with enough current to support up to 128 DSL channels.

The NGSLAC Processor provides low level processing, control functions, and the required A/D and D/A communication channels. One channel of the NGSLAC Processor is required for each driver. This solution is a highly integrated chip set that address the requirement of consuming a very small PCB area with a minimal number of devices.

Microsemi's MeLT solution is supported by the Le71SK7920THM firmware. This firmware package consists of the VoicePath™ Application Program Interface (VP-API-II) and VoicePath™ Host Test Library (HTL). Test diagnostics are comprehensive and are intended to be consistent with ITU-T G.996.2, BBF TR298 and Deutsche Telecom 183TR20 requirements



Figure 4 - 64 Channel MeLT System



Figure 5 - ZL79258 Device Internal Block Diagram - MeLT Application

### 2.1 Features of the ZL79258 SLAC and Le75816 DTAS Device

- Cost-effective, highly-integrated, highly-featured, G.Fast and xDSL line test solution for worldwide applications
- · Extremely small PCB area required
- Comprehensive test diagnostics that are consistent with ITU-T G.996.2 and Deutsche Telecom 183TR20 requirements
- Simplified programming interface
- · Fully validated test routines
- · Software data sheet with published accuracies

# 3.0 Connection Diagrams



Figure 6 - 196-Pin BGA Diagram

| BGA<br>Pin# | Pin Name      | BGA<br>Pin# | Pin Name      | BGA<br>Pin# | Pin Name | BGA<br>Pin# | Pin Name | BGA<br>Pin# | Pin Name |
|-------------|---------------|-------------|---------------|-------------|----------|-------------|----------|-------------|----------|
| A1          | VAC1          | D1          | CANCEL2       | G1          | VAC2     | K1          | VIMT3    | N1          | IMT4     |
| A2          | VIMT1         | D2          | SVB2          | G2          | DCA2     | K2          | DCB3     | N2          | SVA4     |
| A3          | IMT1          | D3          | VREF1         | G3          | VREF2    | K3          | VREF3    | N3          | VREF4    |
| A4          | CANCEL1       | D4          | XSB1          | G4          | IA2      | K4          | XSB3     | N4          | IA4      |
| A5          | VDD18_4A      | D5          | AVDD12A       | G5          | AGND2    | K5          | AVDD34A  | N5          | DGND_2A  |
| A6          | TSCB          | D6          | DEBUG_<br>CLK | G6          | IO1_1    | K6          | DGND_2   | N6          | LD3      |
| A7          | DRA           | D7          | TSCA          | G7          | IO2_0    | K7          | 104_0    | N7          | P2       |
| A8          | PCLK          | D8          | DCLK          | G8          | IO8_1    | K8          | IO5_0    | N8          | SEL      |
| A9          | DIN           | D9          | RST           | G9          | IO7_1    | K9          | DGND_3   | N9          | LD6      |
| A10         | VDD18_3       | D10         | AVDD78A       | G10         | SLB      | K10         | AVDD56   | N10         | DGND_4   |
| A11         | DCB8          | D11         | XSB8          | G11         | IB7      | K11         | XSB6     | N11         | IB5      |
| A12         | DCA8          | D12         | RCVN8         | G12         | RCVN7    | K12         | RCVN6    | N12         | RCVN5    |
| A13         | VAC8          | D13         | DCA7          | G13         | SVB7     | K13         | SVA6     | N13         | SVB5     |
| A14         | VIMT8         | D14         | VAC7          | G14         | CANCEL7  | K14         | IMT6     | N14         | DCA5     |
| B1          | DCA1          | E1          | IMT2          | H1          | CANCEL3  | L1          | VAC3     | P1          | VIMT4    |
| B2          | SVB1          | E2          | SVA2          | H2          | SVB3     | L2          | DCA3     | P2          | VAC4     |
| В3          | RCVN1         | E3          | RCVN2         | H3          | RCVN3    | L3          | RCVN4    | P3          | DCA4     |
| B4          | IB1           | E4          | XSB2          | H4          | IB3      | L4          | XSB4     | P4          | DCB4     |
| B5          | VDD18_4       | E5          | AVDD12        | H5          | AGND2A   | L5          | AGND3    | P5          | VDD18_1  |
| B6          | DRB           | E6          | VDD33 2       | H6          | IO2_1    | L6          | AGND4    | P6          | LD2      |
| B7          | DXA           | E7          | DGND 6        | H7          | 104_1    | L7          | VDD33_1  | P7          | LD4      |
| B8          | FS            | E8          | IO8_0         | H8          | 105_1    | L8          | RSVD_O   | P8          | LD5      |
| В9          | DOUT          | E9          | AGND8         | H9          | 106_1    | L9          | AGND5    | P9          | LD7      |
| B10         | DGND_5        | E10         | AVDD78        | H10         | SPB      | L10         | AVDD56A  | P10         | VDD18_2  |
| B11         | IB8           | E11         | XSB7          | H11         | IA6      | L11         | XSB5     | P11         | CANCEL5  |
| B12         | VREF8         | E12         | VREF7         | H12         | VREF6    | L12         | VREF5    | P12         | IMT5     |
| B13         | SVA8          | E13         | DCB7          | H13         | DCA6     | L13         | SVB6     | P13         | VIMT5    |
| B14         | IMT8          | E14         | VIMT7         | H14         | VAC6     | L14         | CANCEL6  | P14         | VAC5     |
| C1          | DCB1          | F1          | VIMT2         | J1          | IMT3     | M1          | CANCEL4  |             |          |
| C2          | SVA1          | F2          | DCB2          | J2          | SVA3     | M2          | SVB4     |             |          |
| C3          | RCVP1         | F3          | RCVP2         | J3          | RCVP3    | M3          | RCVP4    |             |          |
| C4          | IA1           | F4          | IB2           | J4          | IA3      | M4          | IB4      |             |          |
| C5          | DGND_1        | F5          | IREF          | J5          | AVDD34   | M5          | AGND4A   |             |          |
| C6          | DEBUG_<br>IO  | F6          | AGND1         | J6          | IO3_1    | M6          | LD1      |             |          |
| C7          | DXB           | F7          | IO1_0         | J7          | IO3_0    | M7          | P1       | 7           |          |
| C8          | <del>CS</del> | F8          | IO7_0         | J8          | 106_0    | M8          | P0       |             |          |
| C9          | INT           | F9          | AGND7         | J9          | AGND6    | M9          | LD8      |             |          |
| C10         | AGND8A        | F10         | XSC           | J10         | SHB      | M10         | AGND5A   | 1           |          |
| C11         | IA8           | F11         | IA7           | J11         | IB6      | M11         | IA5      | 1           |          |
| C12         | RCVP8         | F12         | RCVP7         | J12         | RCVP6    | M12         | RCVP5    | 1           |          |
| C13         | SVB8          | F13         | SVA7          | J13         | DCB6     | M13         | SVA5     | 1           |          |
| C14         | CANCEL8       | F14         | IMT7          | J14         | VIMT6    | M14         | DCB5     |             |          |

F14 IMT7 J14 VIMT6 M14 DCB5

Table 1 - 196-Pin BGA Pin Numbers and Pin Names

# 4.0 Pin Descriptions

| Pin Name                                   | Pin#                                        | Туре             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------------------------------------|---------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AGND[1:8]                                  | F6, G5, L5,<br>L6, L9, J9,<br>F9, E9        |                  | Analog ground. Separate analog and digital grounds are provided to allow noise isolation,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| AGND2A,<br>AGND4A,<br>AGND5A,<br>AGND8A    | H5, M5,<br>M10, C10                         | Ground           | however the grounds must be connected together on the circuit board.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| AVDD12,<br>AVDD34,<br>AVDD56<br>AVDD78     | E5, J5, K10,<br>E10                         | Comple           | +3.3 VDC analog power supply inputs. For best performance, all of the AVDD and VDD33 power supply pins should be connected together at the device. Four decoupling capacitors should be                                                                                                                                                                                                                                                                                                                                                                                                                          |
| AVDD12A,<br>AVDD34A,<br>AVDD56A<br>AVDD78A | D5, K5, L10,<br>D10                         | Supply           | used. Place a decoupling capacitor near AVDD12, AVDD34, AVDD56, and AVDD78 AVDD12A, AVDD34A, AVDD56A, and AVDD78A do not require their own decoupling capacitors.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| CANCEL[1:8]                                | A4, D1, H1,<br>M1, P11,<br>L14, G14,<br>C14 | Output           | Metering cancellation output. If metering is used, connect a capacitor from this pin to the respective channel's IMT pin. If metering is not used, let this pin float.  This pin is not used by the MeLT application.                                                                                                                                                                                                                                                                                                                                                                                            |
| <del>CS</del>                              | C8                                          | Input            | MPI interface chip select. A logic low placed on this pin enables serial data transmission into DIN or out of the DOUT port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| DCA[1:4]                                   | B1, G2, L2,<br>P3,                          | Output           | DC feed and low-frequency voltage control of the SLIC device's A lead amplifiers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| DCA[5:8]                                   | N14, H13,<br>D13, A12                       | Output           | FXS Firmware: DC feed and low-frequency voltage control of the SLIC device's A lead amplifiers.  MeLT Firmware: GPIO for DTAS Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| DCB[1:4]                                   | C1, F2, K2,<br>P4,                          | Output           | DC feed and low-frequency voltage control of the SLIC device's B lead amplifiers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| DCB[5:8]                                   | M14, J13,<br>E13, A11                       | Output           | FXS Application: DC feed and low-frequency voltage control of the SLIC device's A lead amplifiers.  MeLT Application: GPIO for DTAS Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| DCLK                                       | D8                                          | Input            | MPI interface data clock. Provides data control for MPI interface control.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| DEBUG_CLK                                  | D6                                          | Input            | DEBUG Clock. This node needs to be tied to VDD33 through a 0 $\Omega$ resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| DEBUG_IO                                   | C6                                          | Input/Out<br>put | DEBUG input output. This node needs to be tied to DGND through a 0 $\Omega$ resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| DGND_[1:6]                                 | C5, K6, K9,<br>N10, B10,<br>E7              | Ground           | Digital ground. Separate analog and digital grounds are provided to allow noise isolation, however the grounds must be connected together on the circuit board.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| DGND_2A                                    | N5<br>A9                                    | Input            | MPI interface control data input. Control data is serially written into the ZL79258 device via the DIN pin with the MSB first. DIN can be tied to DOUT for a single bi-directional interface. The data clock (DCLK) determines the data rate.                                                                                                                                                                                                                                                                                                                                                                    |
| DOUT                                       | В9                                          | Output           | MPI interface control data output. Control data is serially read out of the ZL79258 device via the DOUT pin with the MSB first. DOUT can be tied to DIN for a single bi-directional interface. The data clock (DCLK) determines the data rate. DOUT is high impedance except when data is being transmitted from the ZL79258 device under control of CS.                                                                                                                                                                                                                                                         |
| DRA, DRB                                   | A7, B6                                      | Input            | PCM highway data receive ports. The receive PCM data is input serially through the DRA or DRB ports. Data is always received with the most significant bit first. For compressed signals, 1 byte of data is received every 125 µs at the PCLK rate. In the Linear mode, 2 consecutive bytes of data for each channel are received every 125 µs at the PCLK rate. In Wideband mode, the frame sync stays at 8 kHz, the ZL79258 operates internally at 16 kHz and outputs data twice per frame in evenly spaced timeslots. If an input is not used, tie to DGND.  These pins are not used by the MeLT application. |

| Pin Name  | Pin#                                        | Туре             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----------|---------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DXA, DXB  | B7, C7                                      | Output           | PCM highway data transmit ports. The transmit PCM data is transmitted serially through the DXA or DXB ports. Data is always transmitted most significant bit first. The output is available every 125 µs and the data is shifted out in 8-bit (16-bit in Linear mode) bursts at the PCLK rate. In Wideband mode, the frame sync stays at 8 kHz, the ZL79258 operates internally at 16 kHz and outputs data twice per frame in evenly spaced timeslots. DXA and DXB are high impedance between bursts and while the device is in the inactive mode. If an output is not used, let the pin float. |
|           |                                             |                  | These pins are not used by the MeLT application.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| FS        | В8                                          | Input            | PCM highway frame sync. PCM operation is selected by the presence of an 8 kHz frame sync signal on this pin in conjunction with the PCM clock on the PCLK pin. This 8 kHz pulse identifies the beginning of a frame. The ZL79258 device references individual timeslots with respect to this input, which must be synchronized to PCLK.                                                                                                                                                                                                                                                         |
| IA[1:8]   | C4, G4, J4,<br>N4, M11,<br>H11, F11,<br>C11 | Input            | Input current is proportional to current in SLIC's A lead.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| IB[1:8]   | B4, F4, H4,<br>M4, N11,<br>J11, G11,<br>B11 | Input            | Input current is proportional to current in SLIC's B lead.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| IMT[1:8]  | A3, E1, J1,<br>N1, P12,<br>K14, F14,<br>B14 | Input            | Input current is proportional to the differential current in the SLIC's AD and BD leads. AGND on this node indicates a SLIC thermal overload condition.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| ĪNT       | C9                                          | Output           | Interrupt. When a subscriber line requires service, this pin goes to a logic 0 to interrupt a high level processor. Logic drive is selectable between open drain and TTL-compatible outputs.                                                                                                                                                                                                                                                                                                                                                                                                    |
| IO[1:8]_0 | F7, G7, J7,<br>K7, K8, J8,<br>F8, E8        | Input/Out<br>put | General purpose logic input/output and relay driver port. These pins can be programmed as an input or an output. These pins can be programmed as an open drain 50 mA relay driver. Unused pins should either be tied to AGND through a 10 K $\Omega$ resistor or programmed as low outputs.                                                                                                                                                                                                                                                                                                     |
| IO[1:8]_1 | G6, H6, J6,<br>H7, H8, H9,<br>G9, G8        | Input/Out put    | General purpose logic input/output. These pins can be programmed as an input or an output. Unused pins should either be tied to AGND through a 10 K $\Omega$ resistor or programmed as low outputs.                                                                                                                                                                                                                                                                                                                                                                                             |
| IREF      | F5                                          | Input            | External resistor (R <sub>REF</sub> ) connected between this pin and analog ground generates an accurate, on-chip reference current for the A/D's and D/A's on the ZL79258 device.                                                                                                                                                                                                                                                                                                                                                                                                              |
| LD[1:8]   | M6, P6, N6,<br>P7, P8, N9,<br>P9, M9        | Output           | Logic output that controls data transfer into the SLIC device. When LD is Low, the data on outputs P0–P2 is transferred to the respective data latches as directed by the SEL pin. When LD is High, the data is locked in the latches.                                                                                                                                                                                                                                                                                                                                                          |
| PCLK      | A8                                          | Input            | PCM highway clock. A valid PCLK is required for overall device operation. PCLK determines the rate at which PCM data is serially shifted into or out of the PCM ports. The minimum clock frequency for linear/companded data is 1.536 MHz.                                                                                                                                                                                                                                                                                                                                                      |
| P[0:2]    | M8, M7, N7                                  | Output           | P-bus. Controls the operating modes of the SLIC devices connected to the ZL79258 device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| RST       | D9                                          | Input            | Hardware reset. This pin should be driven by a logic signal (0V and $\pm 3.3V$ ) with a capacitor between $\overline{RST}$ and DGND ( $C_{RST}$ ) or else an external RC circuit (capacitor between $\overline{RST}$ and DGND, resistor between $\overline{RST}$ and VDD33) should be used to apply a low signal for enough time to guarantee that all supplies are valid before the reset is de-asserted. The minimum $\overline{RST}$ pulse width is 100 $\mu$ s.                                                                                                                             |
| RCVN[1:8] | B3, E3, H3,<br>L3, N12,<br>K12, G12,<br>D12 | Output           | Receive signal output (Inverting). Voice and metering control voltage signals for SLIC amplifiers. This pin is not used by the MELT application.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RCVP[1:8] | C3, F3, J3,<br>M3, M12,<br>J12, F12,        | Output           | Receive signal output (Noninverting). Voice and metering control voltage signals for SLIC amplifiers.  This pin is not used by the MeLT application.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| RSVD_O    | C12<br>L8                                   | Reserved         | Reserved. This pin is internally connected, let pin float.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1.015_0   | LU                                          | I VOSCI VEU      | 10001100. This pirits internally conflected, let piri iloat.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

| Pin Name         | Pin #                                       | Туре   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------------|---------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SEL              | N8                                          | Output | Logic output that selects data outputs P0–P2 to either control the SLIC device operating modes or the SLIC device switch states.                                                                                                                                                                                                                                                                                                             |
| SHB, SLB,<br>SPB | J10, G10,<br>H10                            | Input  | Battery sense leads. Resistors that sense the high, low, and positive battery voltages connect here. If only one negative battery is used, connect both negative battery resistors to the same supply or leave SLB unconnected. If the positive battery is not used, connect the SPB resistor to AGND or leave the pin unconnected. These pins are current inputs into pins whose voltage is held at VREF, do not short these pins together. |
| SVA[1:8]         | C2, E2, J2,<br>N2, M13,<br>K13, F13,<br>B13 | Input  | Senses the voltages on A lead through external sense resistors.                                                                                                                                                                                                                                                                                                                                                                              |
| SVB[1:8]         | B2, D2, H2,<br>M2, N13,<br>L13, G13,<br>C13 | Input  | Senses the voltages on B lead through external sense resistors.                                                                                                                                                                                                                                                                                                                                                                              |
| TSCA, TSCB       | D7, A6                                      | Output | PCM highway backplane driver enables. TSCA or TSCB are active low when PCM data is output on the DXA or DXB pins, respectively. The outputs are open-drain and are normally inactive (high impedance). Pull-up loads should be connected to VDD33. If output not used, let the pin float. These pins are not used by the MeLT application.                                                                                                   |
| VAC[1:8]         | A1, G1, L1,<br>P2, P14,<br>H14, D14,<br>A13 | Input  | Voice (AC only) signal proportional to the IMT current of the SLIC. This pin is not used by the MeLT application.                                                                                                                                                                                                                                                                                                                            |
| VDD18_[1:4]      | P5, P10,<br>A10, B5                         | Supply | +1.8 VDC digital power supply inputs. Four decoupling capacitors should be used. Place a decoupling capacitor near VDD18_1, VDD18_2, VDD18_3, and VDD18_4. VDD18_4A does not                                                                                                                                                                                                                                                                 |
| VDD18_4A         | A5                                          |        | require its own decoupling capacitor. A bulk decoupling capacitor is also advised.                                                                                                                                                                                                                                                                                                                                                           |
| VDD33_[1:2]      | L7, E6                                      | Supply | +3.3 VDC digital power supply inputs. For best performance, all of the VDD33 and AVDD power supply pins should be connected together at the device. A decoupling capacitor should be used on each pin.                                                                                                                                                                                                                                       |
| VIMT[1:8]        | A2, F1, K1,<br>P1, P13,<br>J14, E14,<br>A14 | Input  | Signal proportional to the IMT current of the SLIC.                                                                                                                                                                                                                                                                                                                                                                                          |
| VREF[1:8]        | D3, G3, K3,<br>N3, L12,<br>H12, E12,<br>B12 | Output | This pin provides a +1.5 V, single-ended reference to the respective SLIC.                                                                                                                                                                                                                                                                                                                                                                   |
| XSB[1:8]         | D4, E4, K4,<br>L4, L11,<br>K11, E11,<br>D11 | Input  | External ringing sense pin. These pins sense the current through a resistor in order to measure the ringing voltage on the line.  This pin is not used by the MeLT application.                                                                                                                                                                                                                                                              |
| XSC              | F10                                         | Input  | External ring generator sense. This pin senses the current through a resistor in order to measure the ring generator voltage.  This pin is not used by the MeLT application.                                                                                                                                                                                                                                                                 |

# 5.0 Absolute Maximum Ratings

Stresses greater than those listed under *Absolute Maximum Ratings* can cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods can affect device reliability.

| Storage Temperature                                 | -55°C ≤ T <sub>A</sub> ≤ +125°C                                       |
|-----------------------------------------------------|-----------------------------------------------------------------------|
| Ambient Temperature, under Bias                     | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$ |
| Ambient relative humidity (non condensing)          | 5% to 95%                                                             |
| VDD33 with respect to AGND or DGND                  | -0.4 V to +4.0 V                                                      |
| VDD18 with respect to AGND or DGND                  | -0.4 V to +1.98 V                                                     |
| AVDD with respect to AGND or DGND                   | −0.4 V to +4.0 V                                                      |
| AVDD with respect to VDD33                          | ±0.4 V                                                                |
| IMT, VIMT, VAC, IA, IB with respect to AGND or DGND | -0.4 V to (AVDD + 0.4 V)                                              |
| IO [1:8]_0 current                                  | 75 mA                                                                 |
| AGND                                                | DGND ±0.4 V                                                           |
| Latch up immunity (any pin)                         | ±100 mA                                                               |
| Any other pin with respect to DGND                  | -0.4 V to (VDD33 + 0.4 V)                                             |
| ESD Immunity (Human Body Model)                     | JESD22 Class 1C compliant                                             |

# 5.1 Green Package Assembly

The green package device is assembled with enhanced, environmental compatible lead-free, halogen-free, and antimony-free materials. The leads possess a matte-tin plating which is compatible with conventional board assembly processes or newer lead-free board assembly processes. Refer to IPC/JEDEC J-Std-020 for recommended peak soldering temperature and solder reflow temperature profile.

# 6.0 Operating Ranges

Microsemi guarantees the performance of this device over commercial (0° to 70°C) and industrial (–40° to 85°C) temperature ranges by conducting electrical characterization over each range and by conducting a production test with single insertion coupled to periodic sampling. These characterization and test procedures comply with the Telcordia GR-357-CORE Generic Requirements for Assuring the Reliability of Components Used in Telecommunications Equipment.

## **Environmental Ranges**

| Ambient Temperature       | -40 to +85°C |  |
|---------------------------|--------------|--|
| Ambient Relative Humidity | 15 to 85%    |  |

### **Electrical Ranges**

| Analog Supply AVDD   | +3.3 V ±5%, VDD33 ±50 mV |                                             |
|----------------------|--------------------------|---------------------------------------------|
| Digital Supply VDD33 | +3.3 V ±5%               | Refer to "Reset at Power-Up"                |
| Digital Supply VDD18 | +1.8 V ±5%               | on page 31 for supply and reset sequencing. |
| DGND                 | 0 V                      |                                             |
| AGND                 | DGND ±10 mV              |                                             |

# 7.0 Programming of the SLAC Parameters in the POTS Application

The line circuit parameters are stored in a Device Profile file. The Device Profile files are generated by Microsemi's application support programs WinSLAC and Profile Wizard. The Device Profile file is loaded into the ZL79258 SLAC through the API-II software interface.

The Device Profile file consists of a System-Device Profile and a number of optional parameter profiles. The following optional files pertain to parameters that are programmable in the SLAC:

#### **AC** parameters

- Input impedance Z<sub>D</sub>
- 2-4W Hybrid balance impedance Z<sub>L</sub>
- Test termination impedance Z<sub>T</sub>
- · Transmit Relative Level and frequency response equalization
- · Receive Relative Level and frequency response equalization
- A-law, μ-law, 16-bit linear, or wideband PCM encoding

#### DC parameters

- · Loop current limit value
- · Feed resistance before current limit
- · Metallic voltage at transition between current limit and resistive feed
- · Anti-saturation headroom voltage
- Common-mode offset applied to metallic DC feed voltage
- · Abrupt or smooth reversal
- · Off-hook detection threshold
- GND start threshold
- · DC fault detection threshold
- AC fault detection threshold

#### Ringing parameters

- A lead DC voltage V<sub>DCA</sub> during internal ringing
- B lead DC voltage V<sub>DCB</sub> during internal ringing
- Balanced or unbalanced internal ringing
- Amplitude of internal ringing
- Frequency of internal ringing
- Wave shape of internal ringing
- Enable external ringing
- Ring trip load resistance for external ringing
- Short loop ring trip threshold
- Long loop ring trip threshold

#### Tone and Metering signal parameters

- Frequency
- Amplitude

For a complete description of parameters, consult the WinSLAC Software User's Guide (Document ID 080779) and the Profile Wizard User's Guide (Document ID 127063).

### 8.0 Electrical Characteristics

# **AC/DC Specifications**

Typical values are for TA = 25°C and nominal supply voltage. Minimum and maximum values are over the temperature and supply voltage ranges as shown in "Operating Ranges" on page 20, except as noted. PCLK and FS are present and valid. DSP core power reduction enabled for Supply Power Dissipation specification.

Refer to the *Next Generation Carrier Chipset Hardware Design Guide (Document ID 126583)* for sensitive nodes that have trace capacitance restrictions.

| No. | Item                                                                                                    | Condition                                           | Min.        | Тур.                 | Max.        | Unit | Note |
|-----|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------------|----------------------|-------------|------|------|
| 1   | Input Low Voltage (V <sub>IL</sub> )  Digital inputs and IO[1:8]_[0:1] programmed as an input           |                                                     | -0.30       | -                    | 0.80        |      | ,    |
| 2   | Input High Voltage (V <sub>IH</sub> ) Digital inputs and IO[1:8]_[0:1] programmed as an input           |                                                     | 2.0         | -                    | VDD33 + 0.3 | V    |      |
| 3   | Input Leakage Current, IO[1:8]_[0:1]  All other digital inputs                                          | 0 to VDD33<br>0 to VDD33                            | -10<br>-120 | 1                    | +10<br>+180 | μΑ   |      |
| 4   | Input hysteresis PCLK, FS, DRA, DRB, DCLK, DIN and IO[1:8]_[0:1] programmed as an input                 |                                                     | 0.15        | -                    | 0.30        | V    | 2    |
| 5   | Output Low Voltage (V <sub>OL</sub> )  DXA, DXB, DOUT, IO[1:8]_[0:1], INT, TSCA, TSCB                   | lol = 10 mA                                         | (-)         | _                    | 0.4         | V    |      |
|     | IO[1:8]_0 when programmed as relay driver                                                               | lol = 50 mA                                         |             |                      | 0.7         |      |      |
|     | P[0:2], LD, SEL                                                                                         | IoI = 3 mA                                          | _           | _                    | 0.4         |      |      |
| 6   | Output High Voltage (V <sub>OH</sub> ) All digital outputs except INT in open drain mode and TSCA, TSCB | loh = 400 μA                                        | VDD33 – 0.4 | _                    | _           | V    |      |
| 7   | Input Leakage Current IMT                                                                               |                                                     | -1          | _                    | 1           | μΑ   |      |
|     | Full scale voltage levels, input or output DCA, DCB                                                     |                                                     |             | VREF±1.2             |             |      |      |
| _   | RCVP, RCVN                                                                                              | Normal gain<br>High gain                            |             | VREF±0.6<br>VREF±1.2 |             |      |      |
| 8   | CANCEL                                                                                                  | Normal gain                                         | _           | VREF±0.6             | _           | V    |      |
|     | CANCEL                                                                                                  | High gain                                           |             | VREF±1.2             |             | V    |      |
|     | VIMT                                                                                                    |                                                     |             | See Note             |             |      | 3    |
|     | VAC                                                                                                     |                                                     |             | See Note             |             |      | 4    |
| 9   | Output voltage, VREF[1:8]                                                                               | Load current =<br>0 to 0.8 mA,<br>Source or<br>Sink | 1.47        | 1.50                 | 1.53        | ٧    |      |
| 10  | Battery read A/D relative error                                                                         | % of input voltage                                  | -3%         | _                    | +3%         |      | 2, 7 |
|     | Battery read A/D absolute error                                                                         |                                                     | -0.5        |                      | +0.5        | V    |      |
|     | +3.3 V Supply Power Dissipation, per channel                                                            | Active state                                        | _           | 80                   | 125         |      |      |
| 11  | +1.8 V Supply Power Dissipation, per channel                                                            | . iouvo otato                                       | _           | 36                   | 65          | mW   | 8    |
|     | +3.3 V Supply Power Dissipation, per channel                                                            | Standby state                                       | _           | 42                   | 55          |      | J    |
|     | +1.8 V Supply Power Dissipation, per channel                                                            | 233.100, 31010                                      | _           | 25                   | 35          |      |      |

Table 2 - AC/DC Specifications

# 8.1 Transmission Specifications in the POTS Application

Transmission specifications are tested with the X-filter, R-filter, GX, and GR set to a gain of 1, the Z-filter, B-filter, AISN, and DISN set to a gain of 0, the VDAC gain set to 0 dB, the DRX gain set to 5/8, and the VAC gain set to 15. The receive path 0 dB output level is defined as 0.18472 Vrms per pin on RCVP-RCVN (0.36944 Vrms differential) and the transmit path 0 dB input level is defined as 0.032839 Vrms on the VAC pin. Supplies are as specified in "Operating Ranges" on page 20 and PCLK and FS are present and valid.

| No. | Item                                                     | Condition                                                                         | Min         | Тур | Max         | Unit    | Note |
|-----|----------------------------------------------------------|-----------------------------------------------------------------------------------|-------------|-----|-------------|---------|------|
| 1   | Insertion Loss<br>A-D, D-A                               | Input: 1014Hz, 0 dBm0<br>GR = GX = 0 dB; AISN, R, X, B and Z<br>disabled          | -0.25       | 0   | +0.25       |         |      |
| ·   | A-D + D-A                                                | Temperature = 25°C                                                                | -0.15       | 0   | +0.15       |         |      |
|     | A-D + D-A                                                | Variation over temperature                                                        | -0.1        | 0   | +0.1        | dB      | 7    |
| 2   | Level set error (Error between setting and actual value) | A-D, D-A                                                                          | -0.1        | 0   | 0.1         |         |      |
| 3   | DR to DX gain in full digital loopback mode              | DR Input: 1014 Hz, -10 dBm0<br>GR=GX=0 dB; AISN, R, X, B and Z<br>filters default | -0.3        | 0   | +0.3        |         |      |
|     | Idle Channel Noise,                                      | A-D (DX output)                                                                   | -           | _   | -69         | dBm0p   |      |
|     | Psophometric Weighted (A-law)                            | D-A (RCVN, RCVP output)                                                           | 7           | _   | -78         | автор   | 5    |
| 4   | C Message weighted (μ-law)                               | A-D (DX output)                                                                   | <i>&gt;</i> | _   | +19         | dBrnC0  |      |
| 4   | C Message weighted (µ-law)                               | D-A (RCVN, RCVP output)                                                           | _           | _   | +12         | ubilico |      |
|     | 15 kHz flat (Wideband linear mode)                       | A-A (VAC input any channel, RCVN, RCVP output any other channel, DX tied to DR)   | _           | 16  | _           | dBrn0   | 1    |
| 5   | PSRR Image frequency (VDDxx)<br>A-D                      | Input: 4.8 to 7.8 kHz,<br>200 mVp-p                                               | 37          | _   | _           | dB      | 1    |
| J   | D-A                                                      | Measure at:<br>8000 Hz – Input frequency                                          | 37          | _   | _           | QD      | '    |
| 6   | End-to-end absolute group delay                          | 1014Hz; –10dBm0                                                                   |             | _   | 725         | μS      | 2, 6 |
| Ü   | End to one absolute group delay                          | B = Z = 0; X = R = 1                                                              |             |     | 720         |         |      |
| 7   | Crosstalk TX to RX                                       | 0 dBm0 300 Hz to 3400 Hz                                                          | _           | _   | <b>–</b> 75 |         |      |
| •   | same channel RX to TX                                    | 333112 (0 0700112                                                                 | _           | _   | <b>–</b> 75 | dBm0    | 1    |
| 8   | Crosstalk TX or RX to TX                                 | 0 dBm0 1014 Hz                                                                    | _           | _   | <b>–</b> 75 |         | •    |
| J   | other channel TX or RX to RX                             |                                                                                   | _           | _   | <b>-</b> 75 |         |      |

**Table 3 - Transmission Specifications** 

#### Notes:

- 1. Not tested or partially tested in production. This parameter is guaranteed by characterization or correlation to other tests.
- 2. Guaranteed by design.
- 3. VIMT has an analog range of VREF ±1.2 V, although only VREF ±1.0 V is used by the A/D input.
- 4. Full scale voltage level for VAC is VREF ± (1.0 V / VAC Gain).
- 5. The specification holds for any setting of GX gain from 0 to 12 dB or GR from 0 to –12 dB when tested with a transmission level point of 0 dBr.
- 6. The end-to-end group delay is the absolute group delay at the echo path with the B-filter turned off. Refer to the Next Generation Carrier Chipset Designer's Guide for more information. See Figure 9 for Group Delay Distortion versus frequency.
- 7. Requires that the calibration command be performed to achieve this performance.

#### 8.2 Transmit and Receive Paths

In this section, the transmit path is defined as the analog input to the ZL79258 device (VAC) to the PCM voice output. The receive path is defined as the PCM voice input to the ZL79258 analog output (RCVN, RCVP). All limits defined in this section are tested with B = 0, Z = 0 and X = R = GR = GX = 1, unless otherwise specified. These transmission characteristics are valid for 0 to 70° C.

#### 8.3 Attenuation Distortion

The attenuation of the signal in either path is nominally independent of the frequency. The deviations from nominal attenuation will stay within the limits shown in Figure 7 and Figure 8 for narrowband operation and within the limits shown in Table 4 for wideband operation when the calibration command is performed and equalized coefficients are used.

The reference signal level is -10 dBm0. The minimum transmit attenuation at 60 Hz is 24 dB.



Figure 7 - Narrowband Transmit Path Attenuation vs. Frequency



Figure 8 - Narrowband Receive Path Attenuation vs. Frequency

| No. | Item               | Condition            | Min.  | Тур. | Max.  | Unit |  |  |
|-----|--------------------|----------------------|-------|------|-------|------|--|--|
|     |                    | Relative to 1020 Hz: |       |      |       |      |  |  |
|     |                    | 50 Hz                | +20   | _    | _     |      |  |  |
|     |                    | 60 Hz                | +20   | _    | _     |      |  |  |
|     |                    | 200 Hz               | 0     | _    | +3.0  |      |  |  |
|     |                    | 300 Hz               | -0.25 | _    | +0.5  |      |  |  |
| 1   | Transmit Path Loss | 500 Hz               | -0.25 | _    | +0.3  | dB   |  |  |
|     | Transmit Fath Loss | 4800 Hz              | -0.25 | _    | +0.3  | uБ   |  |  |
|     |                    | 6000 Hz              | -0.25 |      | +0.5  |      |  |  |
|     |                    | 6400 Hz              | -0.25 |      | +0.75 |      |  |  |
|     |                    | 6800 Hz              | 0     | Æ    | +1.0  |      |  |  |
|     |                    | 8000 Hz              | +14   | -    | _     |      |  |  |
|     |                    | 9200 Hz              | +32   | _    | _     |      |  |  |
|     |                    | Relative to 1020 Hz: |       | ,    |       |      |  |  |
|     |                    | 50 Hz                | 0     |      | _     |      |  |  |
|     |                    | 60 Hz                | 0     | 7-   | _     | ĺ    |  |  |
|     |                    | 200 Hz               | 0     |      | +2.0  |      |  |  |
|     |                    | 300 Hz               | -0.25 | _    | +0.5  |      |  |  |
|     |                    | 600 Hz               | -0.25 | _    | +0.3  |      |  |  |
| 2   | Receive Path Loss  | 4800 Hz              | -0.25 | _    | +0.3  | dB   |  |  |
|     |                    | 6000 Hz              | -0.25 | _    | +0.5  |      |  |  |
|     |                    | 6400 Hz              | -0.25 | _    | +0.75 |      |  |  |
|     |                    | 6800 Hz              | 0     | _    | +1.0  |      |  |  |
|     |                    | 8000 Hz              | +14   | _    | _     |      |  |  |
|     |                    | 9200 Hz              | +28   | _    | _     |      |  |  |
|     |                    | 12000 Hz             | +28   | _    | _     |      |  |  |

Table 4 - Wideband Attenuation vs. Frequency

#### Note:

Not tested or partially tested in production. These parameters are guaranteed by characterization or correlation to other tests.

## 8.4 Group Delay Distortion

For either transmission path, the group delay distortion is within the limits shown in Figure 9. The minimum value of the group delay is taken as the reference. The signal level is -10 dBm0.



Figure 9 - Group Delay Distortion

### 8.5 Single Frequency Distortion

The output signal level, at any single frequency in the range of 300 to 3400 Hz, other than that due to an applied 0 dBm0 sine wave signal with frequency f in the same frequency range, is less than –46 dBm0. With f swept between 0 Hz to 300 Hz and 3.4 kHz to 12 kHz, any generated output signals other than f are less than –28 dBm0. This specification is valid for either transmission path.

# 8.6 Gain Linearity

The gain deviation relative to the gain at -10 dBm0 is within the limits shown in Figure 10 (A-law) and Figure 11 ( $\mu$ -law) for either transmission path when the input is a sine wave signal of 1014 Hz.



Figure 10 - A-law Gain Linearity with Tone Input (Both Paths)



Figure 11 - μ-law Gain Linearity with Tone Input (Both Paths)

# 8.7 Total Distortion Including Quantizing Distortion

The signal to total distortion ratio will exceed the limits shown in Figure 12 for either path when the input signal is a sine wave signal of frequency 1014 Hz.



Figure 12 - Total Distortion with Tone Input, Both Paths

# 8.8 Overload Compression

Figure 13 shows the acceptable region of operation for input signal levels above the reference input power (0 dBm0). The conditions for this figure are:

(1) With GX in the range of +1 dB < GX  $\leq$  +12 dB as set by WinSLAC; (2) GR in the range of -12 dB  $\leq$  GR < -1 dB as set by WinSLAC; (3) Digital voice output connected to digital voice input; and (4) measurement analog to analog.



Figure 13 - A/A Overload Compression

## 8.9 Discrimination Against Out-of-Band Input Signals

When an out-of-band sine wave signal with frequency and level A is applied to the analog input, there may be frequency components below 4 kHz at the digital output which are caused by the out-of-band signal. These components are at least the specified dB level below the level of a signal at the same output originating from a 1014 Hz sine wave signal with a level of A dBm0 also applied to the analog input. The specifications for narrowband mode are shown below.

| Frequency of Out-of-Band Signal | Amplitude of Out-of-Band Signal | Level below A |
|---------------------------------|---------------------------------|---------------|
| 16.6 Hz < f < 45 Hz             | -25 dBm0 < A ≤ 0 dBm0           | 18 dB         |
| 45 Hz < f < 65 Hz               | -25 dBm0 < A ≤ 0 dBm0           | 25 dB         |
| 65 Hz < f < 100 Hz              | -25 dBm0 < A ≤ 0 dBm0           | 10 dB         |
| 3400 Hz < f < 4600 Hz           | -25 dBm0 < A ≤ 0 dBm0           | See Figure 14 |
| 4600 Hz < f < 100 kHz           | -25 dBm0 < A ≤ 0 dBm0           | 32 dB         |

Table 5 - Minimum Specifications for Out-of-Band Input Signals



Figure 14 - Discrimination Against Out-of-Band Signals

#### Note:

The attenuation of the waveform below amplitude A between 3400 Hz and 4000 Hz is given by the formula:

$$Attenuation \ = \ \left[ 14 - 14 \, sin \! \left( \frac{\pi (4000 - f)}{1200} \right) \right] dB$$

The attenuation of the waveform below amplitude A between 4000 Hz and 4600 Hz is given by the formula:

Attenuation = 
$$\left[14 - 18\sin\left(\frac{\pi(4000 - f)}{1200}\right)\right] dB$$

# 8.10 Spurious Out-of-Band Signals at the Analog Output

With PCM code words representing a sine wave signal in the range of 300 Hz to 3400 Hz at a level of 0 dBm0 applied to the digital input, the level of the spurious out-of-band signals at the analog output for narrowband mode is less than the limits shown below.

| Frequency         | Level    |
|-------------------|----------|
| 4.6 kHz to 40 kHz | -32 dBm0 |
| 40 kHz to 240 kHz | -46 dBm0 |
| 240 kHz to 1 MHz  | -36 dBm0 |

Table 6. Limits for Spurious Out-of-Band Signals



Figure 15 - Spurious Out-of-Band Signals

#### Note:

The amplitude of the spurious out-of-band signals between 3400 Hz and 4600 Hz is given by the formula:

Level = 
$$\left[-14 - 14\sin\left(\frac{\pi(f - 4000)}{1200}\right)\right] dBm0$$

# 9.0 Reset at Power-Up

This section discusses the handling of the reset signal at power-up. Two power-up sequences are presented.

If VDD33 and VDD18 power supplies are powered up separately, refer to Figure 16. For this sequence, VDD33 is powered up shortly before VDD18 is powered up (period D). Reset can be held high or low at power-up; PCLK can be running or turned off initially. After VDD18 is powered up and stabilized, a short reset (B) needs to be asserted (within period A). When reset is de-asserted, PCLK must be running and main device initialization functions can now proceed.

If VDD33 and VDD18 power supplies are powered up at the same time, refer to Figure 17. For this sequence, reset must be held low at power-up; PCLK can be running or turned off initially. After the supplies have stabilized, reset needs to be de-asserted (within period A). At this point PCLK must be running and main device initialization functions can now proceed.

Note: If the intent for either power up sequence is to hold the line card in reset, apply the initial short reset, de-assert, then wait period C before re-asserting reset. Reset can then be held indefinitely.



Figure 16 - Reset Sequence when VDD33 and VDD18 are Powered Up Separately



Figure 17 - Reset Sequence when VDD33 and VDD18 are Powered Up Together

| No. | Parameter                                                                                                    | Min. | Тур. | Max.        | Unit |
|-----|--------------------------------------------------------------------------------------------------------------|------|------|-------------|------|
| Α   | Time after power supplies are stable until reset is de-asserted                                              | 300  | _    | See<br>note |      |
| В   | Reset pulse width                                                                                            | 100  | _    | See<br>note |      |
| С   | Time after reset is de-asserted until reset can be re-asserted. (Only applies to initial power-up sequence.) | 1000 | _    | _           | μS   |
| D   | Delay between VDD33 and VDD18 power-up                                                                       | 500  | ->   | See<br>note |      |

Table 7 - Recommended Reset Sequence Timing

Note: A valid reset should be applied as soon as possible after power-up.

# 10.0 Host Bus Control Interface (HBI) Overview

The Host Bus Interface provides a means for exchanging control, configuration and status information with an external processor. This is accomplished by allowing the host to access regions of the DSP memory, and selected hardware registers. Essentially, the host peeks and pokes internal memory to exchange data.

This interface is implemented through a combination of hardware and firmware. The design is layered as shown in Figure . Hardware provides a generic means for transporting data between the host and internal memory. The interpretation of the data is provided by firmware running on the DSP. This layered architecture allows the definition of the application level interface to change by modifying the DSP firmware.



Figure 18 - Host Bus Interface Layers

The transport layer moves 16-bit data words between the physical interface and internal DSP memory or hardware registers on an internal bus. It defines the structure of a transport frame, which consists of a 16-bit command word followed by 0 or more 16-bit payload data words. It also defines the interface address model, and provides mapping between interface and internal addresses.

The application layer defines the programmer's interface, and is almost entirely implemented in firmware. The exception is a handful of configuration registers implemented in hardware. This layer defines the meaning of the payload data delivered by the transport layer. Because it is implemented in firmware, the definition of the programmer's interface can change by providing new software.

The physical layer provides the functionality needed to electrically interface with a network processor. The Microprocessor Interface (MPI) implements a common, industry standard 3-wire or 4-wire synchronous serial slave interface included with many DSPs and microcontrollers.

## 10.1 Transport Layer

The primary responsibility of the transport layer is to move 16-bit data words between the physical interface and locations on an internal bus, which includes DSP memory. Data is organized into transport frames, which consist of a 16-bit command word followed by 0 or more data words. The command word provides address and length information to the transport hardware. In a sense, this hardware provides an internal DMA-like function, moving data over the internal bus under host control.

# 10.1.1 Interface Addressing

The transport command word provides address information to the interface hardware.

The host interface address model is based on a paged memory scheme, as shown in Figure 19. The command design permits up to 257 pages, with up to 128 offset-addressable 16-bit wide register locations. Therefore, an interface address is composed of an 8-bit page number and a 7-bit register offset. Pages are selected by using a command to write the page register. All data access commands operate on the selected page. One exception is the direct page, which can be accessed at any time without changing the page register.



Figure 19 - Host Bus Interface Address Model

#### 10.1.2 Command Structure

All transport frames start with a 16-bit command word followed by 0 or more 16-bit data words.

| _ ,                   | Command Bit Position  |    |    |          |                     |                     |          |     | Number of  |  |
|-----------------------|-----------------------|----|----|----------|---------------------|---------------------|----------|-----|------------|--|
| Transport<br>Command  | 15                    | 14 | 13 | 12       | 11                  | 10                  | 9        | 8   | 16-bit     |  |
|                       | 7                     | 6  | 5  | 4        | 3                   | 2                   | 1        | 0   | Data Words |  |
| Daged Offset Assess   | 0                     |    | C  | offset A | ddress              | (0 - 127            | 7)       |     | Langth 14  |  |
| Paged Offset Access   | r/w <sup>1</sup>      |    |    | Lenç     | gth (0 -            | 127)                |          |     | Length + 1 |  |
| Direct Page           | 1                     |    | 0  | ffset Ad | ddress <sup>b</sup> | (0 - 11             | 8)       |     | Length + 1 |  |
| Offset Access         | r/w                   | 0  | 0  | 0        | L                   | _ength <sup>b</sup> | (0 - 15  | )   | Length + 1 |  |
| Start Mailbox Access  | 1                     | 1  | 1  | 1        | 1                   | 0                   | 0        | r/w | Length + 1 |  |
| Start Mailbox Access  |                       |    | L  | ength (  | 0 - 255             | 5)                  |          |     | Lengui     |  |
| Continue Mailbox      | 1                     | 1  | 1  | 1        | 1                   | 0                   | 1        | r/w | Length + 1 |  |
| Access                | Length (0 - 255)      |    |    |          |                     |                     |          |     | Longui     |  |
| Reserved              | 1                     | 1  | 1  | 1        | 1                   | 1_                  | 0        | 0   | 0          |  |
| reserved              | Reserved              |    |    |          |                     |                     |          |     |            |  |
| Configure Interfaces  | 1                     | 1  | 1  | 1        | 1                   | 1                   | 0        | 1   | 0          |  |
| - Cormgaro intoriacco | Interface Option Bits |    |    |          |                     |                     |          |     | Ŭ          |  |
| Select Page           | 1                     | 1  | 1  | 1        | 1                   | 1                   | 1        | 0   | 0          |  |
| Coloct rago           | 0                     | 0  | 0  | 0        | Pag                 | e Num               | ber (0 - | 15) | ŭ          |  |
| Select CL Page        | 1                     | 1  | 1  | 1        | 1                   | 1                   | 1        | 0   | 0          |  |
| Ocicot OL 1 age       | 1                     | 0  | 0  | 0        | 0                   | 0                   | 0        | 0   | Ů          |  |
| Reserved              | 1                     | 1  | 1  | 1        | 1                   | 1                   | 1        | 0   | 0          |  |
| T COCI VCG            | 1                     | 1  | 1  | 1        | 1                   | 1                   | 1        | 1   | Ŭ          |  |
| NOP                   | 1                     | 1  | 1  | 1        | 1                   | 1                   | 1        | 1   | 0          |  |
| 1401                  | 1                     | 1  | 1  | 1        | 1                   | 1                   | 1        | 1   |            |  |

**Table 8 - Host Bus Interface Transport Commands** 

- 1. Read / Write select bit. 0 = Read. 1 = Write.
- b. Addresses 120-127 on the Direct Page are reserved.

#### Paged Offset Access

This command accesses one or more contiguous 16-bit registers on the currently selected page; it must be preceded by a page selection command. The 7-bit offset specifies the starting address on the page. The command is followed by (Length + 1) 16-bit data words. The 7-bit Length field allows accessing between 1 and 128 locations with a single transport frame. For nonzero Lengths, the address automatically increments, and consecutive locations are accessed.

#### Direct Page Offset Access

Direct Offset Access is the same as Paged Offset Access, except that the direct page is the target. By using this command, the direct page can be accessed at any time without modifying the page register. The 4-bit Length field allows accessing between 1 and 16 locations on a single transport frame. For nonzero Lengths, the address automatically increments, and consecutive locations are accessed.

#### Start Mailbox Access

This command accesses a contiguous stream of 16-bit data words starting from offset 0 on the currently selected page. The command is followed by (Length + 1) 16-bit data words. The 8-bit Length field allows accessing between 1 and 256 locations (i.e. up to 512 bytes) with a single transport frame. Access always begins from offset 0, and the address automatically increments.

#### Continue Mailbox Access

Continue Mailbox Access is the same as Start Mailbox Access, except that access starts from where the last mailbox access left off. By using this command, packets of arbitrary length can be supported. Note that Offset Access commands can be executed between multiple Mailbox Access commands. This gives the host the freedom to split data transfers into smaller sizes if desired.

## Configure Interfaces

This global command is used to configure various physical interface options. It is a write only global command and is followed by 0 data words.

### Interface Configuration Register (Configure)

|           | D7          | D6   | D5   | D4           | D3   | D2   | D1   | D0   |
|-----------|-------------|------|------|--------------|------|------|------|------|
| Data Byte | HBI<br>WAKE | RSVD | RSVD | INT<br>DRIVE | RSVD | RSVD | RSVD | RSVD |

INT\_DRIVE: INT pin drive mode.

0: open drain (default).

1: TTL.

HBI\_WAKE: Assert Wake to the DSP. This bit will be cleared by hardware on the first HBI

clock after the DSP has responded.

0: No Wake event is present from HBI (default)

1: HBI is forcing a wake event to the DSP and clocks.

Note: RSVD pins need to be written as zero.

#### Select Page

This command selects the active interface page. It is a write only command and is followed by 0 data words. The 4-bit page field allows up to 16 selectable pages per SLAC to be defined.

# Select CL Page

This command selects the special CL (Code Load) page. It is a write only command and is followed by 0 data words.

#### NOP

A command is reserved to serve as a NOP. Note that all commands, except for the Offset Access commands, are implemented by reserving an address from the direct page.

#### **Associated Registers**

The following registers are used by the HBI – CL Page Base Address Register (special type of base address register used for code loading) and Mailbox Flag Register.

#### CL Page Base Address Register

Address: Direct Page Offset 06 (High) and 07 (Low)

Power Up Default: 0000 0000h

This special base address register is used for code loading.

|           | D15              | D14 | D13              | D12 | D11 | D10 | D9 | D8 |  |
|-----------|------------------|-----|------------------|-----|-----|-----|----|----|--|
| Data Byte | 0                | 0   | BASE_ADDR[29:24] |     |     |     |    |    |  |
|           | D7               | D6  | D5               | D4  | D3  | D2  | D1 | D0 |  |
| Data Byte | BASE_ADDR[23:16] |     |                  |     |     |     |    |    |  |

Table 9 - CL Page Base Address High Register (User)

|           | D15  | D14             | D13 | D12 | D11 | D10 | D9 | D8 |  |  |
|-----------|------|-----------------|-----|-----|-----|-----|----|----|--|--|
| Data Byte |      | BASE_ADDR[15:8] |     |     |     |     |    |    |  |  |
|           | D7   | D6              | D5  | D4  | D3  | D2  | D1 | D0 |  |  |
| Data Byte | RSVD |                 |     |     |     |     |    |    |  |  |

Table 10 - CL Page Base Address Low Register (User)

#### CL Page CRC

Address: Direct Page Offset 04 (High) and 05 (Low)

Power Up Default: 0000 0000h

This special register is used to check code load integrity. This a writable and readable register. The booting sequence should always write a predetermined seed into this register before loading the memory. Each write through the CL page is fed into a CRC generator to create a unique code in this register. At the end of the booting sequence, the user software should check for the expected value in this register.

|           | D15         | D14         | D13 | D12 | D11 | D10 | D9 | D8 |  |  |
|-----------|-------------|-------------|-----|-----|-----|-----|----|----|--|--|
| Data Byte |             | SEED[31:24] |     |     |     |     |    |    |  |  |
|           | D7          | D6          | D5  | D4  | D3  | D2  | D1 | D0 |  |  |
| Data Byte | SEED[23:16] |             |     |     |     |     |    |    |  |  |

Table 11 - CL Page CRC High Register (User)

|           | D15 | D14 | D13 | D12  | D11    | D10 | D9 | D8 |
|-----------|-----|-----|-----|------|--------|-----|----|----|
| Data Byte |     |     |     | SEED | [15:8] |     |    |    |
|           | D7  | D6  | D5  | D4   | D3     | D2  | D1 | D0 |
| Data Byte |     |     |     | SEE  | D[7:0] |     |    |    |

Table 12 - CL Page CRC Low Register (User)

SEED[31:0]: Current CRC value of data written to the CL page.

## Mailbox Flag Register

Address: Direct Page Offset 03

Power Up Default: 0000 0000h

This register is used to communicate the handshaking control flags between the DSP and the host. There is one flag for each mailbox in the system.

|           | D15 | D14 | D13 | D12    | D11        | D10 | D9 | D8 |
|-----------|-----|-----|-----|--------|------------|-----|----|----|
| Data Byte |     |     |     | MBOX_I | FLAG[15:8] |     |    |    |
|           | D7  | D6  | D5  | D4     | D3         | D2  | D1 | D0 |
| Data Byte |     |     |     | MBOX   | FLAG[7:0]  |     |    |    |

Table 13 - Mailbox Flag Register (User and DSP, located in DSPIO)

MBOX\_FLAG[15:0]: Mailbox flags. These bits will be allocated for downstream or upstream handshaking in order to determine whether the host or the DSP owns a particular mailbox at any given point in time.

## 10.2 Code Loading

The NGCC SLAC device will always come up in boot mode during a power-on reset or when the reset pin of the chip is de-asserted. The DSP will hold off program execution until the on-chip CM location 0 has been written by the host via the MPI interface. The enabling or disabling of the boot operation during a hardware reset command is controlled by the boot sequence register bit in the Hardware Reset register. If the boot sequence is disabled when the hardware reset command is issued, the DSP immediately starts program execution from address 0 without any boot operation.

The CL page base address register resides in the direct page and is accessible by the host. When the host writes the upper 24-bits of the destination address to the CL page base address register and the lower 7-bits of the address to the offset address field of the paged offset command, the host can write up to 128 words of code/data into destination bus addresses with the paged offset commands. The formula to compute the AMBA bus address for paged offset access commands with the CL page is:

AMBA address = base addr \* 256 + offset address \* 2

## 10.2.1 Code Load Integrity

Code integrity is guaranteed by CRC hardware which resides in this block. The CL Page CRC High and Low registers are writable and readable registers. Any boot sequence should start with writing a seed into these registers. Each subsequent write through the CL page will appropriately alter the value held in that register. It is modified by both the address and the data of the write access. After all memory is loaded the user should read the new value in the CL Page CRC register and compare it with the expected value. Any discrepancy indicates that the code should be rebooted.

#### 10.2.2 Host Boot Procedure

The sequence to perform the boot procedure through the MPI interface is outlined below.

- Power-On Reset, hardware pin reset, or a hardware reset command with boot sequence enabled will put the DSP into boot mode.
- 2. Initialize the CL Page CRC register with the desired seed.
- 3. Select the CL Page on an individual SLAC or to ALL SLAC devices.
- 4. Write the higher 24-bits of the destination bus address into the CL page base address registers, and the lower 7-bits of the address into the offset address field of the paged offset access command. Use the paged offset access command to write a block of code into DSP memory. Each access command can write up to 128 16-bit words of data.
- 5. Repeat step 4 for the next block of code into another block of DSP memory space.
- 6. After all the program codes are loaded, repeat steps 4-5 for PM data memory and DM data memory.
- 7. Check the CL Page CRC register to verify proper code load. If a loading error is present then repeat starting at step 2.
- 8. When all DSP memories are loaded, issue a paged offset access command to CM address 0 in order to trigger the DSP to start program execution.

#### 10.2.3 Partial Code Load Procedure

After the boot procedure, the DSP will execute instructions continuously. If the system wants to load a new codec program, it requires a pre-defined mechanism between firmware and the host software so that the DSP would not execute from the same code memory space that the host is trying to download with new program code. There will be a performance hit on the DSP, as each CM memory write steals one cycle from the DSP operation. Since a complete code load could take as long as 10 to 20 ms, the host can not wait that long to process any interrupt. Thus, the partial code load needs to partition the code load into manageable blocks in order to allow the system to service an interrupt. The sequence to perform partial code loading is outlined below.

- Trigger the handshake between the DSP firmware and the host software to exchange information and ensure the destination CM code memory is not being used by the DSP firmware. This mechanism is pre-defined by firmware without any hardware assistance.
- 2. Initialize the CL Page CRC with the desired seed.
- 3. Select the CL Page register on an individual SLAC or on ALL SLAC devices.
- 4. Write the higher 24-bits of the destined bus address into full access base register, and the lower 7-bit of the address into the offset address field of the paged offset access command. Use the paged offset access command to write a block of code into DSP memory. Each access command can write up to 128 16-bit words of data.
- 5. Repeat step 4 for the next block of code with size up to 128 16-bit words. Fill codes into different blocks of DSP memory space.

- 6. Finish loading the program code in the present block, then allow interrupts to be serviced by the host. At the end of interrupt service routine or if no interrupt exists, go back to step 4 to load a new block of program code until all the blocks are loaded.
- 7. Check the CL Page CRC registers to verify proper code load. If a loading error is present then repeat starting at step 2.
- 8. After all the program codes are loaded, trigger another predefined handshake between the DSP firmware and the host software to indicate the end of partial code loading.

## 10.3 Application Layer

The application layer defines the programmer's interface and is almost entirely implemented in firmware. The exception is a handful of configuration registers implemented in hardware. This layer defines the meaning of the payload data delivered by the transport layer. Because it is implemented in firmware, the definition of the host programmer's interface can change by providing a new ROM firmware image. The NG-SLAC programmer's model is depicted in Figure 20.

The programmer's model dedicates HBI pages 0 through 7 for channel specific registers, page 8 for the Command Mailbox, and page 9 for the Response Mailbox. These register locations are all implemented in DSP memory.

The direct page contains a small number of registers implemented by the hardware blocks on the AMBA bus. The remainder of direct page registers are dedicated to global (not specific to a channel) registers, and are implemented in DSP memory by the firmware.



Figure 20 - NGCC SLAC Programmer's Model

### 10.4 Physical Layer

## 10.4.1 Microprocessor Interface (MPI)

The microprocessor Interface is an external interface of the NGCC SLAC device used by the external host to communicate with the device. The MPI interface is compatible with the SPI interface used by general DSPs, so that those chips can interface with the NGCC SLAC device without any glue logic.

#### MPI External Pins Connection

The MPI is a 3-wire or 4-wire synchronized serial interface used in many DSPs and micro controllers. The data is transferred bi-directionally from master to slave and from slave to master. The master provides clock SCK to synchronize the data transfer, and the signals SIMO and SOMI are for the data bit stream. SPI master can be a 3-wire or 4-wire SPI master, depending on if the master drives the \$\overline{SS}\$ signal. If the master is a 3-wire SPI master, the master does not drive \$\overline{SS}\$. Otherwise, the 4-wire SPI master pulls \$\overline{SS}\$ Low when transferring data. If the master is a 3-wire SPI master, the \$\overline{SS}\$ pin at the slave can be tied Low in the single master/slave pair or connected to the GPIO output of the master in the multiple slaves system.

| Signal Name<br>(SLAC MPI Pin Name) | Туре | Description                   |
|------------------------------------|------|-------------------------------|
| SCK (DCLK)                         | 1    | SPI clock                     |
| SIMO (DIN)                         | 1    | SPI slave input/master output |
| SOMI (DOUT)                        | 0    | SPI slave output/master input |
| SS (CS)                            | I    | SPI Slave select low          |

Table 14 - SPI Signals

The NGCC SLAC device will be the SPI slave, and the external host will be the SPI master. Signal SIMO will connect to the DIN pin and signal SOMI will connect to the DOUT pin of the NGCC SLAC device. NGCC SLAC devices sample the input signal DIN on the rising edge of the clock and change the output signal DOUT on the falling edge of the clock.

Figure 21 shows the SPI interface system with a 4-wire SPI master. TI DSPs and Motorola 68HC12s have a 4-wire SPI master. For example, TI TMS320F28x chips can set the chip as the master (SPICTL[2]=1), 8-bit (SPICCR[3:0]=7) transfer with clock polarity (SPICCR[6]=1 falling), clock phase (CPICTL[3]=0 no delay) or with SPICCR[6]=0 (rising), CPICTL[3]=1 (delay) to connect to the NGCC SLAC device. Figure 22 shows the SPI interface system with a 3-wire SPI master. Most Motorola DSP/controllers, except 68HC12 and ADI DSP, have 3-wire SPI masters. For example, Motorola 68HC05Cx SPCR register can set the Clock Phase (CPHA=0) with the clock polarity (CPOL=0) or CPHA=1 with CPOL=1 to interface with the NGCC SLAC device. One of the GPIO pins is needed to drive the SS pin of the NGCC SLAC device. As the NGCC SLAC device supports command framing on the SS pin, the GPIO pin of the master connecting to the SS pin of the slave is required, as shown in Figure 22.



Figure 21 - 4-wire Master-Slave Connections



Figure 22 - 3-wire Master-Slave Connections

### **MPI Features**

In order to connect to different SPI masters, the MPI of the NGCC SLAC device has the following designs:

- · Separate input and output pins.
- No daisy chain support.
- No read latency: no latency between the read command word and the first data word.
- CS pin supports byte/word framing, and command framing mode, as shown in Figure 23. The SPI slave state machine will reset if CS returns to High when the number of active DCLK pulses is not equal to 8 or 16. If there is no clock, CS has to be Low for more than 125 ns to be recognized to reset SPI slave state machine. In command framing mode, the transition of CS to High means the command has ended. This event resets the SPI slave state machine, and the next falling edge of CS starts a new command.

Figure 23 shows three kinds of framing modes based on the behavior of  $\overline{CS}$ . In byte/word framing mode,  $\overline{CS}$  is Low for 8/16 SCK clocks. For a two-word command,  $\overline{CS}$  needs to toggle 4/2 times to complete the command transfer. In command framing mode,  $\overline{CS}$  is Low for the whole duration of the command transfer. When the command is finished,  $\overline{CS}$  will go back to High. If  $\overline{CS}$  Low lasts shorter than the expected command length, the command is aborted and the SPI slave state machine resets. However if the user pulls  $\overline{CS}$  Low longer than the expected command length, the extra words will start a new command sequence. In both byte/word framing mode and command framing mode, DCLK can be free-running or absent when  $\overline{CS}$  is inactive High.

Every time  $\overline{CS}$  returns to High and the number of active DCLK pulses is not equal to 8 or 16, the SPI slave state machine will reset. The next  $\overline{CS}$  Low starts a new command sequence. In command framing mode, the transition back to High means the end of the command. If  $\overline{CS}$  Low lasts less than 16 SCK clock cycles, no command byte is processed. If  $\overline{CS}$  Low lasts more than 16 clock cycles, each 16-clock cycles triggers the SPI slave to process the word until  $\overline{CS}$  returns back to High. The SPI slave will not reset state machine when  $\overline{CS}$  Low lasts exactly 8 or 16 SCK clock cycles to support byte/word framing mode. In byte/word framing mode, the user has to be aware of the command length, as there is no indication of command boundary.



Figure 23 - CS Framing Modes

The timing requirements for read and write accesses are shown in the following timing diagrams. The single data word read and write command is shown in Figure 24 and Figure 25.



Figure 24 - One Data Word Write in Byte Framing Mode



Figure 25 - One Data Word Read in Word Framing Mode

## **MPI Timing Specifications**

Min and max values are valid for all digital outputs with a 150 pF load. Pictorial definitions for these parameters can be found in Figure 26 and Figure 27.

| Timing<br>Diagram No. | Symbol            | Parameter                            | Min.             | Тур.              | Max.                 | Unit | Note |
|-----------------------|-------------------|--------------------------------------|------------------|-------------------|----------------------|------|------|
| 1                     | t <sub>DCY</sub>  | Data clock period                    | 122              | _                 | _                    |      |      |
| 2                     | t <sub>DCH</sub>  | Data clock HIGH pulse width          | 30               | _                 | _                    |      | 1    |
| 3                     | t <sub>DCL</sub>  | Data clock LOW pulse width           | 48               | _                 |                      |      | 1    |
| 4                     | t <sub>DCR</sub>  | Rise time of clock                   | _                |                   | 25                   |      |      |
| 5                     | t <sub>DCF</sub>  | Fall time of clock                   | _                | -                 | 25                   |      |      |
| 6                     | t <sub>ICSS</sub> | Chip select setup time, Input mode   | 30               | _                 | t <sub>DCY</sub> -10 |      |      |
| 7                     | t <sub>ICSH</sub> | Chip select hold time, Input mode    | 0                | _                 | t <sub>DCY</sub> -20 |      |      |
| 8                     | t <sub>ICSL</sub> | Chip select pulse width, Input mode  | _                | 8t <sub>DCY</sub> |                      |      |      |
| 9                     | t <sub>ICSO</sub> | Chip select off time, Input mode     | t <sub>DCY</sub> | _                 | _                    |      | 1    |
| 10                    | t <sub>IDS</sub>  | Input data setup time                | 25               | _                 | t <sub>DCY</sub> -10 | ns   |      |
| 11                    | t <sub>IDH</sub>  | Input data hold time                 | 30               | _                 | t <sub>DCY</sub> -10 |      |      |
| 13                    | tocss             | Chip select setup time, Output mode  | 30               | _                 | t <sub>DCY</sub> -10 |      |      |
| 14                    | tocsh             | Chip select hold time, Output mode   | 0                | _                 | t <sub>DCH</sub> -20 |      |      |
| 15                    | tocsL             | Chip select pulse width, Output mode | _                | 8t <sub>DCY</sub> | _                    |      |      |
| 16                    | tocso             | Chip select off time, Output Mode    | t <sub>DCY</sub> | _                 | _                    |      | 1    |
| 17                    | t <sub>ODD</sub>  | Output data turn on delay            | _                | _                 | 35                   |      | 2    |
| 18                    | t <sub>ODH</sub>  | Output data hold time                | 3                | _                 | _                    |      |      |
| 19                    | t <sub>ODOF</sub> | Output data turn off delay           | 0                | _                 | 35                   |      |      |
| 20                    | t <sub>ODC</sub>  | Output data valid                    | 3                |                   | 35                   |      |      |

### Note:

- 1. DCLK may be stopped in the High or Low state indefinitely without loss of information.
- 2. The first data bit is enabled on the falling edge of  $\overline{\text{CS}}$  or on the falling edge of DCLK, whichever occurs last.

## **Timing Diagrams**



Figure 26 - Microprocessor Interface (Input Mode)



Figure 27 - Microprocessor Interface (Output Mode)

## 11.0 PCM Highway

PCM interface features:

- The PCM interface supports two transmit and receive PCM highways (A & B) using shared PCLK and FS timing references.
- The following PCLK (or highway) rates are supported for narrowband or wideband modes: 1.536 MHz, 2.048 MHz, 3.072 MHz, 4.096 MHz, 6.144 MHz, and 8.192 MHz (default). For narrowband mode, the following PCLK rates are also supported: 1.544 MHz, 3.088 MHz, and 6.176 MHz. A valid PCLK is required for overall device operation. These clock frequencies mean that 24 to 128 timeslots of 8 bits per highway are possible in one frame of data. The timeslots are user programmable but are common for both highway channels. The transmit data can be sent out either highway A or highway B or both highways simultaneously (which is programmable on a per channel basis).
- An 8-kHz frame sync signal indicating the beginning of a transmit/receive frame shall be supplied by the system and all timeslots shall be referenced to it.
- The PCM interface can transmit/receive 8-bit compressed (A-law/μ-law) or 16-bit linear data with 8 kHz sampling (narrowband), or 16-bit linear data with 16 kHz sampling (wideband). Each time slot can carry one A-law or μ-law PCM voice channel. Two timeslots are required to carry 16-bit linear data. In wideband mode, two evenly spaced sets of 16-bit timeslots are exchanged in each frame. The user programs the first timeslot and the second set is generated automatically and placed 125/2 μS from the first timeslot (all wideband supported PCLK frequencies exhibit an even number of timeslots). When programming transmit and receive timeslots for wideband mode, the programmed timeslot must occur during the first 62.5 μS of the frame.
- Data can be transmitted on the positive or negative edge of PCLK. Receive data is always evaluated on the negative edge of PCLK.
- To avoid timing and clock skew problems, the PCM interface has a clock slot feature that allows the transmit
  and receive data to be independently offset from the zero timeslot defined in relation to the frame sync signal
  applied. The clock slot permits 0-7 PCLK cycles of delay from the position defined by the applied frame
  synchronization signal.

| Pin Name | Туре | Reset | Description                                                 |
|----------|------|-------|-------------------------------------------------------------|
| DXA      | 0    | Z     | Primary downstream serial data output                       |
| DXB      | 0    | Z     | Secondary downstream serial data output                     |
| TSCA     | 0    | Z     | Primary timeslot control signal (active low - open drain)   |
| TSCB     | 0    | Z     | Secondary timeslot control signal (active low - open drain) |
| DRA      | 1    |       | Primary upstream serial data output                         |
| DRB      | I    |       | Secondary upstream serial data output                       |
| PCLK     | 1    |       | 1.536MHz - 8.192MHz PCM interface clock                     |
| FS       | I    |       | 8-kHz frame sync                                            |

Table 15 - PCM Interface Pins

## 11.1 PCM Transmit Interface

The PCM transmit interface controls the transmission of data onto the PCM highway through the output port selection circuitry and the time and clock slot control block. The time slot control signals (TSCA/TSCB) go low whenever PCM data is transmitted on the DXA/DXB pin. These signals can be used for arbitration when there are multiple devices connected to the PCM bus. The data can be transmitted on either edge of PCLK. The clock edge at which the data is transmitted by the XE bit in the PCM Configuration Register. The data is transmitted with the most significant bit first.

The Frame Sync (FS) pulse identifies time slot 0 of the transmit frame and all time slots are referenced to it.

#### 11.2 PCM Receive Interface

The PCM Receive interface logic controls the reception of the data bytes from the PCM highway. Each time slot is associated with one 8-bit data byte. The data is received with the most significant bit first. The received data coming on the DR pin is latched at the falling edge of PCLK.



Figure 28 - PCM Highway 8-bit Transfers



Figure 29 - PCM Highway 16-bit Transfers

## 11.3 PCM Interface Timing<sup>4</sup>

Min and max values are valid for all digital outputs with a 150 pF load. Pictorial definitions for these parameters can be found in Figure 30 and Figure 31. PCLK accuracy =  $\pm$  100 PPM.

| Timing<br>Diagram No. | Symbol           | Parameter                               | Min. | Тур. | Max.                             | Unit | Note |
|-----------------------|------------------|-----------------------------------------|------|------|----------------------------------|------|------|
| 22                    | t <sub>PCY</sub> | PCM clock period                        | 122  |      | 651                              |      | 1    |
| 23                    | t <sub>PCH</sub> | PCM clock HIGH pulse width              | 48   | _    | _                                |      |      |
| 24                    | t <sub>PCL</sub> | PCM clock LOW pulse width               | 48   |      |                                  |      |      |
| 25                    | t <sub>PCF</sub> | Fall time of clock                      | _    |      | 8                                |      |      |
| 26                    | t <sub>PCR</sub> | Rise time of clock                      | - <  |      | 8                                |      |      |
| 27                    | t <sub>FSS</sub> | FS setup time                           | 30   | _    | t <sub>PCY</sub> -30             |      |      |
| 28                    | t <sub>FSH</sub> | FS hold time                            | 50   |      | 125000-<br>3t <sub>PCY</sub> -30 |      |      |
| 29                    | t <sub>TSD</sub> | Delay to TSCX valid                     | 5    | _    | 25                               | ns   | 2    |
| 30                    | t <sub>TSO</sub> | Delay to TSCX off                       | 0    | _    | 10                               |      | 3    |
| 31                    | t <sub>DXD</sub> | PCM data output delay                   | 5    | _    | 25                               |      |      |
| 32                    | t <sub>DXH</sub> | PCM data output hold time               | 5    | _    | 25                               |      |      |
| 33                    | t <sub>DXZ</sub> | PCM data output delay to high-Z         | 0    | _    | 10                               |      | 3    |
| 34                    | t <sub>DRS</sub> | PCM data input setup time               | 15   | _    | t <sub>PCY</sub> -10             |      |      |
| 35                    | t <sub>DRH</sub> | PCM data input hold time                | 5    | _    | t <sub>PCY</sub> -20             |      |      |
|                       | t <sub>FST</sub> | PCLK or frame sync jitter time          | -60  | _    | 60                               |      |      |
|                       | 4-51             | Wideband PCLK or frame sync jitter time | -30  | _    | 30                               |      |      |

**Table 16 - PCM Specifications** 

#### Note:

- 1. Supported PCM clock (PCLK) frequencies are listed in <SecXref>PCM Highway, <Cross-Reference>on page 46.
- 2.  $\overline{TSCX}$  is delayed from FS by a typical value of N  $t_{PCY}$ , where N is the value stored in the time/clock slot register.
- 3.  $\overline{TSCX}$  is an open drain driver. The  $t_{TSO}$  is defined as the delay time the output driver turns off after the PCLK transaction. The actual delay time is dependent on the load circuitry. The maximum load capacitance on  $\overline{TSCX}$  is 150 pF and the minimum pull-up resistance is 360  $\Omega$ .
- 4. For MeLT applications only the PCLK and FS signals of the PCM interface are used. Therefore, a PCLK and an FS signal complying with the specifications of table 16 are the only signals required.



Figure 30 - PCM Highway Timing for XE = 0 (Transmit on Negative PCLK Edge)



Figure 31 - PCM Highway Timing for XE = 1 (Transmit on Positive PCLK Edge)

### 12.0 P-Bus and GPIO Interfaces

The SLAC utilizes a digital control bus (P-Bus) to send control signals to SLIC devices. The P-Bus interface uses a 4 bit parallel bus (SEL, P[2:0]) and eight individual load or chip select pins (LD[7:0]) to control the FXS state and Switch state of up to eight SLIC devices. The SEL signal determines whether the P[2:0] value is assigned to the FXS state (SEL=0) or the Switch state (SEL=1). The P[2:0] and SEL values are latched inside the SLIC on the rising edge of the active low LD[n] signal. The P-Bus operates continuously so that each channel's FXS and Switch states are automatically refreshed every 128 msec or whenever a SLIC mode changes.

Each channel is assigned two general purpose SLAC IO pins, IOn\_0 and IOn\_1. IOn\_0 can be configured as either a CMOS input, a CMOS output, or an open drain 50 mA relay driver. IOn\_1 can be configured as either a CMOS input or CMOS output.

| Pin Name  | Туре | State in<br>Reset | Description                                                                                                                              |                                |  |  |  |
|-----------|------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--|--|--|
| P[2:0]    | 0    | 0                 | P-Bus for controlling SLIC FXS and SLIC Switch states.                                                                                   |                                |  |  |  |
| SEL       | 0    | 0                 | 0 = P-Bus defines SLIC FXS state.<br>1 = P-Bus defines SLIC Switch state.                                                                |                                |  |  |  |
| LD[7:0]   | 0    | 1                 | Active Low Load signal for FXS and Switch states. The P[2:0] and SEL pin values are latched inside the SLIC on the rising edge of LD[n]. |                                |  |  |  |
| IO1_[1:0] | I/O  | Input             | SLAC Input/Output for Channel 1                                                                                                          |                                |  |  |  |
| IO2_[1:0] | I/O  | Input             | SLAC Input/Output for Channel 2                                                                                                          |                                |  |  |  |
| IO3_[1:0] | I/O  | Input             | SLAC Input/Output for Channel 3                                                                                                          |                                |  |  |  |
| IO4_[1:0] | I/O  | Input             | SLAC Input/Output for Channel 4                                                                                                          | These pins change              |  |  |  |
| IO5_[1:0] | I/O  | Input             | SLAC Input/Output for Channel 5                                                                                                          | state on the rising edge of FS |  |  |  |
| IO6_[1:0] | I/O  | Input             | SLAC Input/Output for Channel 6                                                                                                          |                                |  |  |  |
| IO7_[1:0] | I/O  | Input             | SLAC Input/Output for Channel 7                                                                                                          |                                |  |  |  |
| IO8_[1:0] | I/O  | Input             | SLAC Input/Output for Channel 8                                                                                                          |                                |  |  |  |

Table 17 - P-Bus and SLAC IO Pins

P-Bus timing is derived from an internal 49.152 MHz SLAC clock and the 8 kHz FS input. The clock is used to generate the timing for the P[2:0], SEL, and LD[n] signals for each channel. The 8 kHz FS timing reference is used to generate the 16 msec delay between channel loads (see Figure 32 and Figure 33).

When a command is written which initiates a change to an FXS or Switch state, the new value is written to the SLIC device within 500 µS.



Figure 32 - Channel Timing for P-Bus SLIC Interface



Figure 33 - Global Timing for SLIC Device Bus Interface

#### Note:

An additional P-bus interaction will occur in no more than 625 µs following a drive state change request. Then, the affected LD line will return to its normal 128 ms refresh cycle.

## 12.1 SLIC Device Bus Timing Specifications

Pictorial definitions for these parameters can be found in Figure 34.

| Timing<br>Diagram<br>No. | Symbol             | Signal             | Parameter   | Min. | Тур. | Max. | Unit |
|--------------------------|--------------------|--------------------|-------------|------|------|------|------|
| 1                        | tr <sub>SLD</sub>  | LD[1:8]            | Rise time   |      |      | 2    |      |
| 2                        | tf <sub>SLD</sub>  | LD[1:8]            | Fall time   |      |      | 2    |      |
| 3                        | t <sub>SLDPW</sub> | LD[1:8]            | Pulse width | 3    |      |      |      |
| 4                        | t <sub>SDXSU</sub> | P0, P1, P2,<br>SEL | Setup time  | 2    |      |      | μs   |
| 5                        | t <sub>SDXHD</sub> | P0, P1, P2,<br>SEL | Hold time   | 2    |      |      |      |
| 6                        | t <sub>SDXPW</sub> | P0, P1, P2,<br>SEL | Pulse width | 7    |      |      |      |

Table 18 - SLIC Device Bus Timing Specifications



Figure 34 - SLIC Device Bus Timing Waveform

## 12.2 Relay Drivers

The IO[1:8]\_0 pins can be programmed as open drain relay drivers. They are capable of sinking 50 mA of current @ 0.7 V.

Built-in integrated flyback diodes eliminate the need for external diodes across the relay coils.

The IO[1:8]\_1 pins are capable of sinking 10 mA as an output. They can be used with an external transistor to drive a relay.



Figure 35 - Open Drain Relay Drivers

D

Κ

М

Ν

## 13.0 Physical Dimensions

### 13.1 196-Pin BGA





### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 2. SOLDER BALL POSITION DESIGNATION PER JESD 95-1, SPP-010.
- THIS DIMENSION INCLUDES STAND-OFF HEIGHT, PACKAGE BODY THICKNESS
  AND LID HEIGHT, BUT DOES NOT INCLUDE ATTACHED FEATURES, E.G., EXTERNAL
  HEATSINK OR CHIP CAPACITORS. AN INTEGRAL HEATSLUG IS NOT CONSIDERED AN
  ATTACHED FEATURE.
- A DIMENSION IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER, PARALLEL TO PRIMARY DATUM C.
- PRIMARY DATUM C AND SEATING PLANE ARE DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS.
- 6. ALL DIMENSIONS ARE IN MILLIMETERS.

**Note:** Packages may have mold tooling markings on the surface. These markings have no impact on the form, fit or function of the device. Markings will vary with the mold tool used in manufacturing.

Information relating to products and services furnished herein by Microsemi Corporation or its subsidiaries (collectively "Microsemi") is believed to be reliable. However, Microsemi assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Microsemi or licensed from third parties by Microsemi, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Microsemi, or non-Microsemi furnished goods or services may infringe patents or other intellectual property rights owned by Microsemi.

This publication is issued to provide information only and (unless agreed by Microsemi in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Microsemi without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical and other products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Microsemi's conditions of sale which are available on request.

For more information about all Microsemi products visit our website at www.microsemi.com

TECHNICAL DOCUMENTATION - NOT FOR RESALE



Microsemi Corporate Headquarters One Enterprise, Aliso Viejo CA 92656 USA Within the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 Microsemi Corporation (NASDAQ: MSCC) offers a comprehensive portfolio of semiconductor solutions for: aerospace, defense and security; enterprise and communications; and industrial and alternative energy markets. Products include mixed-signal ICs, SoCs, and ASICs; programmable logic solutions; power management products; timing and voice processing devices; RF solutions; discrete components; and systems. Microsemi is headquartered in Aliso Vieio, Calif. Learn more at www.microsemi.com.

© 2016 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Telecom Interface ICs category:

Click to view products by Microsemi manufacturer:

Other Similar products are found below:

MT8888CP1 MT88E45BS1 MT9174AN1 MT88E39ASR1 MT9074AL1 MT9122AP1 PEB4266TV12 S LL62 DS3150TNC1+

DS26334GN+ MT88E46AS1 MT8963AE1 DS26324GNA3+ PM4351-RI PEF41068FV11 S LL8T PEF41068VV12 S LL8U

LE58QL022BVC LE58QL022BVCT LE88286DLC LE88276DLCT LE79252BTC RTL8019AS W7100A-S2E-100LQFP M100EVO-LITE

HE910NAR206T701 XRT86VL38IB CMX631AD4 XD8870 82V2084PFG CPC5620A CPC5620ATR CPC5621A CPC5621ATR

CPC5622A CPC5622ATR DS21455+ DS21348G+ DS2148TN+ CMX673E3 LE88506DVC MT88E39AS1 LE89810BSCT LE89810BSC

CMX673D4 CMX683D4 CMX602BD4 MT8967AS1 HC55185AIMZ MT8952BP1 DS3150QN+ DS2149Q+