

## DESCRIPTION

The MP3364 is a step-up converter with four channel current sources. The device is designed to drive white LED arrays as backlighting for small- or medium-sized LCD panels.
The device uses peak current mode as its PWM control architecture to regulate the boost converter. Four channel current sources are applied to the LED cathode to adjust the LED brightness. The MP3364 regulates the current in each LED string to the value set by an external current-setting resistor, with $2.5 \%$ current regulation accuracy between strings.
A low on resistance MOSFET and headroom voltage are provided to improve efficiency. The MP3364 has a standard $I^{2} \mathrm{C}$ digital interface for easy use. The switching frequency can be configured via a resistor, $\mathrm{I}^{2} \mathrm{C}$ interface, or external clock.

The MP3364 provides analog, PWM, and mixed dimming modes with a PWM input. The dimming mode can be selected via the $I^{2} \mathrm{C}$ interface or the MIX/AD pin. The device also has a phase shift function to eliminate noise during PWM dimming.

Robust protections are included to guarantee safe operation. Protections include over-current protection (OCP), over-voltage protection (OVP), over-temperature protection (OTP), LED short protection, and LED open protection. The MP3364 can automatically decrease the LED current at higher temperatures.

The MP3364 is available in a QFN-24 ( $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ ) package.

## FEATURES

- 3.5 V to 36 V Input Voltage Range
- 4 Channels with Maximum 150mA per Channel
- Internal $100 \mathrm{~m} \Omega, 50 \mathrm{~V}$ MOSFET
- Configurable fsw Up to 2.2 MHz
- External Sync SW Function
- Multi-Dimming Operation Mode through

PWM Input, Including:

- Direct PWM Dimming
- Analog Dimming
- Mixed Dimming with $25 \%$ or $12.5 \%$

Transfer Point

- 15000:1 Dimming Ratio during PWM

Dimming when $\mathrm{f}_{\text {Pwm }} \leq 200 \mathrm{~Hz}$

- 200:1 Dimming Ratio during Analog Dimming through PWM Dimming Signal Input
- Excellent EMI Performance, Frequency Spread Spectrum
- I²C Interface, 3 Selectable IC Addresses
- Phase Shift Function for PWM Dimming
- 2.5\% Current Matching
- Cycle-by-Cycle Current Limiting
- Disconnect VOUT from VIN
- Optional: LED Current Can Automatically Decrease at Higher Temperatures
- LED Short/Open, OTP, OCP, and Inductor Short Protection
- Configurable LED Short Threshold
- Configurable OVP Threshold
- Fault Indicator Signal Output
- Available in a QFN-24 (4mmx4mm) Package


## APPLICATIONS

- Tablets
- Notebooks

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

TYPICAL APPLICATION


# ORDERING INFORMATION 

| Part Number* $^{*}$ | Package | Top Marking | MSL Rating |
| :---: | :---: | :---: | :---: |
| MP3364GR-Z | QFN-24 $(4 \mathrm{~mm} \times 4 \mathrm{~mm})$ | TBD | 1 |

*Tape \& Reel, add suffix -Z (e.g. MP3364GR-Z).

## TOP MARKING

## MPSYWW

MP3364
LLLLLL

MPS: MPS prefix
Y: Year code
WW: Week code
MP3364: part number
LLLLLL: Lot number

## PACKAGE REFERENCE



## PIN FUNCTIONS

| Pin \# | Name | Description |
| :---: | :---: | :--- |
| 1 | DIM | PWM signal input pin. Apply a PWM signal on the DIM pin for brightness control. DIM <br> is pulled low internally, and a 100Hz to 20kHz PWM signal is recommended. |
| 2 | MIX/AD | Dimming mode setting pin. MIX/AD is a current-source output (18 <br> resistor to this pin to configure its voltage. When MIX/AD is low (<0.3V), the device <br> uses mixed dimming. When MIX/AD is at a middle level (0.5V to 0.8V), the device uses <br> PWM dimming. When MIX/AD is high (1.OV to 1.3V), the device uses analog dimming <br> When MIX/AD is floating, the dimming mode is set by the internal MODE register. |
| 3 | FREQ/SYNC | Switching frequency setting and SYNC pin. The switching frequency is determined <br> by the voltage and current on this pin. Connect a resistor between FREQ/SYNC and <br> GND to set the converter's switching frequency, or connect an external clock to this pin <br> to synchronize the boost switching frequency. Float FREQ/SYNC if the internal <br> switching frequency is set by FSW1:0. |
| 4 | EN | IC enable pin. Pull EN high to enable the IC. Pull EN low to shut down the IC. |
| 5 | SCL/PSE | I'C interface clock input pin. Connect SDA/PSE to SCL/PSE, and pull them up <br> between 0.75V and 1V to enable the phase shift PWM dimming function. If the phase <br> shift function is not used, pull this pin to GND. |
| 7 | COMP | $I^{2} C$ interface data input pin. Connect SDA/PSE to SCL/PSE, and pull them up <br> between 0.75V and 1V to enable the phase shift PWM dimming function. If the phase <br> shift function is not used, pull this pin to GND. |
| 8 | Compensation pin. |  |
| 9 | ISET | Fault flag pin. Open drain during normal operation. FF is pulled low if a fault occurs. |
| 10, | AGED current setting. Tie a current-setting resistor from ISET to GND to configure the |  |
| current in each LED string. |  |  |$|$| Analog ground. |
| :--- |



| Thermal Resistance ${ }^{(4)}$ | $\theta_{J A}$ | $\theta_{J c}$ |
| :---: | :---: | :---: |
| QFN-24 (4mmx4mm). | 42 | ..9.... ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## Notes:

1) Exceeding these ratings may damage the device.
2) The maximum allowable power dissipation is a function of the maximum junction temperature, $\mathrm{T}_{J}(\mathrm{MAX})$, the junction-toambient thermal resistance, $\theta_{\mathrm{JA}}$, and the ambient temperature, $\mathrm{T}_{\mathrm{A}}$. The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_{D}$ $(M A X)=\left(T_{J}(M A X)-T_{A}\right) / \theta_{J A}$. Exceeding the maximum allowable power dissipation can cause excessive die temperature, and the device may go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
3) The device is not guaranteed to function outside of its operating conditions.
4) Measured on JESD51-7, 4-layer PCB.

## ELECTRICAL CHARACTERISTICS

$\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=2 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

| Parameter | Symbol | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Operating input voltage | VIN |  | 3.5 |  | 36 | V |
| Supply current (quiescent) | la | No switching |  | 5 |  | mA |
| Supply current (shutdown) | Ist | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}, \mathrm{~V} \mathrm{IN}^{\text {a }}=12 \mathrm{~V}$ |  |  | 1 | $\mu \mathrm{A}$ |
| Input UVLO threshold | Vin_uvlo | Rising edge |  | 3.1 |  | V |
| Input UVLO hysteresis |  |  |  | 100 |  | mV |
| LDO output voltage | Vcc | $\begin{aligned} & \mathrm{V}_{\text {EN }}=2 \mathrm{~V}, 6 \mathrm{~V}<\mathrm{V}_{\mathrm{IN}}<24 \mathrm{~V}, \\ & 0 \mathrm{~mA}<\mathrm{IVCC}^{2}<10 \mathrm{~mA} \end{aligned}$ |  | 5 |  | V |
| EN on threshold | Ven_on | $\mathrm{V}_{\text {EN }}$ rising | 1.2 |  |  | V |
| EN off threshold | Ven_off | $V_{\text {EN }}$ falling |  |  | 0.4 | V |
| EN pull-down resistance | Ren |  |  | 1 |  | M $\Omega$ |
| Step-Up Converter |  |  |  |  |  |  |
| Low-side MOSFET on resistance | Rds(on)_ls | V IN $=12 \mathrm{~V}$ |  | 100 |  | $\mathrm{m} \Omega$ |
| SW leakage current | Isw_Lk | $\mathrm{V}_{\text {sw }}=45 \mathrm{~V}$ |  |  | 1 | $\mu \mathrm{A}$ |
| Switching frequency | fsw | $\mathrm{R}_{\text {FREQ }}=10 \mathrm{k} \Omega$ | 1.98 | 2.2 | 2.42 | MHz |
|  |  | RFREQ $=40 \mathrm{k} \Omega$ | 495 | 550 | 605 | kHz |
|  |  | FSW1:0 = 01, FREQ floating | 340 | 400 | 460 | kHz |
| FREQ voltage | $\mathrm{V}_{\text {frea }}$ |  | 0.57 | 0.6 | 0.63 | V |
| ADR pull-up current | I AdR |  |  | 18 |  | $\mu \mathrm{A}$ |
| Maximum duty cycle | Dmax | $\mathrm{fsw}=1 \mathrm{MHz}$ | 90 |  |  | \% |
| Cycle-by-cycle current limit | Isw_Limit | Duty $=90 \%$ | 5.5 | 7 |  | A |
| Current limit protection | IcL | To trigger current limit protection |  | 12 |  | A |
| SYNC input low threshold | Vsync_Lo | $\mathrm{V}_{\text {sync }}$ falling |  |  | 0.4 | V |
| SYNC input high threshold | VsYnc_HI | Vsync rising | 1.2 |  |  | V |
| PSE active threshold | VPSE | Phase shift enabled | 0.75 | 0.9 | 1.0 | V |
| COMP trans-conductance | Gсомp | $\Delta \mathrm{lcomp} \leq 10 \mu \mathrm{~A}$ |  | 100 |  | $\mu \mathrm{A} / \mathrm{V}$ |
| COMP source current limit | Icomp_so |  |  | 90 |  | $\mu \mathrm{A}$ |
| COMP sink current limit | Icomp_SI |  |  | 30 |  | $\mu \mathrm{A}$ |
| Current Dimming |  |  |  |  |  |  |
| DIM input low threshold | Voim_Lo | V DIM falling |  |  | 0.4 | V |
| DIM input high threshold | V ${ }_{\text {dim_HI }}$ | V ${ }_{\text {DIM }}$ rising | 1.2 |  |  | V |
| MIX/AD input low threshold | VMIX_LO | Mixed dimming threshold |  |  | 0.3 | V |
| MIX/AD input middle threshold | Vmix_mid | PWM dimming threshold | 0.5 |  | 0.8 | V |
| MIX/AD input high threshold | $\mathrm{V}_{\text {MIX_HI }}$ | Analog dimming threshold | 1.0 |  | 1.3 | V |

## ELECTRICAL CHARACTERISTICS (continued)

$\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=2 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

| Parameter | Symbol | Condition | Min | Typ | Max | Units |
| :--- | :---: | :--- | :---: | :---: | :---: | :---: |
| MIX/AD pull-up current | IMIX | MIX/AD pull-up current |  | 18 |  | $\mu \mathrm{~A}$ |
| Mixed dimming transfer point |  | MIXTP bit $=0$ |  | 25 |  | $\%$ |
| Transfer point hysteresis |  |  |  | 0.5 |  | $\%$ |
| Mixed dimming output dimming <br> frequency | f $_{\text {MIX }}$ | MIXFR bit $=0$ |  | 200 |  | Hz |

## LED Current Regulator

| LEDX regulation voltage | V ${ }_{\text {HD }}$ | LLED $=20 \mathrm{~mA}$ |  | 350 |  | mV |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{lLED}=100 \mathrm{~mA}$ |  | 850 | 1000 | mV |
| Current matching ${ }^{(5)}$ |  | $\mathrm{LLED}=20 \mathrm{~mA}$ | -2.5 |  | +2.5 | \% |
|  |  | $\mathrm{LLED}=100 \mathrm{~mA}$ | -2.5 |  | +2.5 | \% |
| ISET voltage | $\mathrm{V}_{\text {ISET }}$ |  |  | 1.2 |  | V |
| LED current | led | RISET $=24.9 \mathrm{k} \Omega$ | 48.75 | 50 | 51.25 | mA |
|  |  | ILED $=1 / 50 \times 50 \mathrm{~mA}=1 \mathrm{~mA}$ | 0.9 | 1.05 | 1.2 | mA |
| Phase shift degree |  | LED1-4 enabled |  | 90 |  | 。 |

## Protection

| Over-voltage protection threshold | Vovp |  | 1.9 | 2 | 2.1 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OVP hysteresis |  |  |  | 200 |  | mV |
| OVP UVLO threshold | Vovp_uv | Step-up converter fails |  | 100 |  | mV |
| LEDx over-voltage threshold | VLedx_ov | LED $\times$ bits = 01 |  | 5 |  | V |
| LEDx over-voltage fault timer |  |  |  | 7.7 |  | ms |
| LEDx UVLO threshold | VLedx_uv |  |  | 100 |  | mV |
| Thermal shutdown threshold ${ }^{(6)}$ | Tst | Rising edge |  | 170 |  | ${ }^{\circ} \mathrm{C}$ |
|  |  | Hysteresis |  | 20 |  | ${ }^{\circ} \mathrm{C}$ |
| SD pull-down current | IsD |  |  | 60 |  | $\mu \mathrm{A}$ |
| SD voltage (respective to $\mathrm{V}_{\mathrm{I}}$ ) | Vsd-IN | $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {IN }}-\mathrm{V}_{\text {SD }}$ |  | 6 |  | V |
| STH pull-up current | Isth | STH pull-up current |  | 18 |  | $\mu \mathrm{A}$ |

${ }^{12} \mathrm{C}$ Interface

| Input logic low | $\mathrm{V}_{\mathrm{IL}}$ |  |  |  | 0.4 | V |
| :--- | :---: | :--- | :---: | :---: | :---: | :---: |
| Input logic high | $\mathrm{V}_{\mathrm{IH}}$ |  | 1.2 |  |  | V |
| Output logic low | $\mathrm{VoL}_{\text {oL }}$ | ILOAD = 3mA |  |  | 0.4 | V |
| SCL clock frequency | $\mathrm{f}_{\text {SCL }}$ |  |  |  | 400 | kHz |
| SCL high time | tHIGH |  | 0.6 |  |  | $\mu \mathrm{~s}$ |
| SCL low time | tLow |  | 1.3 |  |  | $\mu \mathrm{~s}$ |
| Data set-up time | tsu_DAT |  | 100 |  |  | ns |
| Data hold time | thD_DAT |  | 0 |  | 0.9 | $\mu \mathrm{~s}$ |
| Set-up time for repeated start | tsu_STA |  | 0.6 |  |  | $\mu \mathrm{~s}$ |

## ELECTRICAL CHARACTERISTICS (continued)

$\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=2 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

| Parameter | Symbol | Condition | Min | Typ | Max | Units |
| :--- | :---: | :--- | :---: | :---: | :---: | :---: |
| Hold time for start | tho_sTA |  | 0.6 |  |  | $\mu \mathrm{~s}$ |
| Bus free time between start <br> and stop condition | tBuF |  | 1.3 |  |  | ms |
| Set-up time for stop condition | tsu_sto |  | 0.6 |  |  | $\mu \mathrm{~s}$ |
| Rising time of SCL and SDA | $\mathrm{t}_{\mathrm{R}}$ |  | $20+0.1 \mathrm{x}$ <br> $\mathrm{C}_{\mathrm{B}}$ |  | 300 | ns |
| Falling time of SCL and SDA | $\mathrm{t}_{\mathrm{F}}$ |  | $20+0.1 \mathrm{x}$ <br> $\mathrm{C}_{\mathrm{B}}$ |  | 300 | ns |
| Pulse width of suppressed <br> spike | tsp |  | 0 |  | 50 | ns |
| Capacitance bus for each bus <br> line | $\mathrm{C}_{\mathrm{B}}$ |  |  |  | 400 | pF |

## I²C-COMPATIBLE INTERFACE TIMING DIAGRAM



## Notes:

5) Matching is defined as the difference of the maximum to minimum current divided by 2 times the average current
6) Guaranteed by design

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~L}=22 \mu \mathrm{H}, \mathrm{LED}=4 \mathrm{P} / 12 \mathrm{~S}, \mathrm{f}_{\mathrm{Sw}}=400 \mathrm{kHz}, \mathrm{I}_{\mathrm{SET}}=75 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

Steady State
fsw $=400 \mathrm{kHz}$


## Start-Up through VIN



Steady State
fsw $=2.2 \mathrm{MHz}$


## Start-Up through EN



## PWM Dimming

$f_{\text {рwм }}=20 \mathrm{kHz}, \mathrm{D}_{\text {Рwм }}=50 \%$


## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

$\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~L}=22 \mu \mathrm{H}, \mathrm{LED}=4 \mathrm{P} / 12 \mathrm{~S}, \mathrm{f}_{\mathrm{Sw}}=400 \mathrm{kHz}, \mathrm{I}_{\mathrm{SET}}=75 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


## Mixed Dimming

$f_{\text {PWM }}=f_{(\text {LLED })}=200 \mathrm{~Hz}$, DPwm $=10 \%$


## Phase Shift Function

$f_{\text {Pwm }}=200 \mathrm{~Hz}$, PWM dimming, 4-channel enabled

CH1: Vsw 20V/div.

CH2: VPWM
5V/div.
CH3: Iled1 $50 \mathrm{~mA} / \mathrm{div}$.

CH4: ILED2
$50 \mathrm{~mA} / \mathrm{div}$.


CH1: Vsw 20V/div.

CH2: VPwm
5V/div.
CH3: IL $500 \mathrm{~mA} / \mathrm{div}$.
CH4: Iled $100 \mathrm{~mA} / \mathrm{div}$.
$2 \mathrm{~ms} / \mathrm{div}$.

PWM Dimming
$f_{P W M}=100 \mathrm{~Hz}, 0.005 \%$ duty cycle


## Mixed Dimming

$f_{P w м ~}=200 \mathrm{~Hz}, \mathrm{f}_{(\text {ILED })}=23 \mathrm{kHz}, \mathrm{Dpwm}=10 \%$

$40 \mu \mathrm{~s} / \mathrm{div}$.

Frequency Spread Spectrum
$f_{\text {pwm }}=400 \mathrm{~Hz}, 1 / 100$ of the center frequency

$2 \mu \mathrm{~s} / \mathrm{div}$.

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

$\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~L}=22 \mu \mathrm{H}, \mathrm{LED}=4 \mathrm{P} / 12 \mathrm{~S}, \mathrm{f}_{\mathrm{SW}}=400 \mathrm{kHz}, \mathrm{I}_{\mathrm{SET}}=75 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Short Inductor Protection

$10 \mu \mathrm{~s} / \mathrm{div}$.

## Short VOUT to GND Protection


$1 \mathrm{~ms} / \mathrm{div}$.

Short LED Protection
Short 1 string during normal operation


## Short Diode Protection


$10 \mu \mathrm{~s} / \mathrm{div}$.

## Thermal Protection



## FUNCTIONAL BLOCK DIAGRAM



Figure 1: Functional Block Diagram

MP3364 - 4-CHANNEL BOOST WLED DRIVER WITH HIGH DIMMING RATIO AND I²C

## OPERATION

The MP3364 is a configurable, fixed-frequency, peak current mode step-up converter with up to four channels of regulated current sources to drive an array of white LEDs.

## Internal 5V Regulator

The MP3364 includes an internal linear regulator (VCC). When $\mathrm{V}_{\mathrm{IN}}$ exceeds 6 V , this regulator outputs a 5 V power supply to the internal MOSFET switch gate driver and the internal control circuitry. The VCC voltage drops to OV when the chip shuts down. The chip remains disabled until VCC exceeds the undervoltage lockout (UVLO) threshold.

## System Start-Up

When enabled, the MP3364 checks the topology connection. The IC draws current from the SD pin to turn on the P-channel MOSFET if it is used (see Figure 1). After a $500 \mu$ s delay, the IC monitors the OVP pin to see if the output is shorted to GND. If the OVP voltage is below 100 mV , the IC is disabled, and it latches off. The MP3364 then continues to check other safety limits (e.g. LED open, over-voltage protection). If all protection tests pass, the IC starts boosting the step-up converter with an internal soft start.

The recommended start-up sequence is listed below:

1. $\mathrm{V}_{\mathrm{IN}}$
2. EN
3. $\mathrm{I}^{2} \mathrm{C}$ (optional)
4. PWM dimming signal

## Step-Up Converter

The MP3364 employs peak current mode control to regulate the output power. At the beginning of each switching cycle, the internal clock turns on the internal N -channel MOSFET. In normal operation, the minimum turn-on time is about 100 ns . A stabilizing ramp is added to the output of the current-sense amplifier to prevent sub-harmonic oscillations for duty cycles exceeding $50 \%$. This result is fed into the PWM comparator. When the summed voltage reaches the output voltage of the error amplifier, the internal MOSFET turns off.
The output voltage of the internal error amplifier is an amplified signal of the difference between the reference voltage and the feedback voltage.

The converter automatically chooses the lowest active LEDx pin voltage to provide a sufficient output voltage to power all the LED arrays.
If the feedback voltage drops below the reference voltage, the output of the error amplifier increases. Then more current flows through the MOSFET, which increases the power delivered to the output. This forms a closed loop that regulates the output voltage.
During light-load operation (e.g. when $V_{\text {Out }}$ is almost equal to $\mathrm{V}_{\mathbb{I}}$ ), the converter runs in pulse-skip mode. In this mode, the MOSFET turns on for a minimum on time, then the converter discharges the power to the output for the remaining period. The external MOSFET remains off until the output voltage requires another boost.

## Dimming Control

The MP3364 provides analog, PWM, and mixed dimming modes. The dimming mode can be set via the $I^{2} \mathrm{C}$, or by connecting a different resistor at MIX/AD. The MIX/AD voltage can be calculated with Equation (1):

$$
\begin{equation*}
V_{-M I X / A D}(\mathrm{mV})=18(\mu \mathrm{~A}) \times \mathrm{R}_{\text {_MIX/AD }}(\mathrm{k} \Omega) \tag{1}
\end{equation*}
$$

Where $\mathrm{V}_{\text {MIX/AD }}$ is the MIX/AD voltage, and $R_{\text {mix/AD }}$ is the resistor at MIX/AD.

## Mixed Dimming Mode

There are two methods to set the MP3364 to work in mixture dimming mode, with either a $25 \%$ or $12.5 \%$ transfer point (selected through the internal register).

The first method is to connect a resistor to MIX/AD and set its voltage to a low level (<0.3V).

The second method is to float MIX/AD, and set the internal mode selection register (MODE1:0) to 00 through the $I^{2} \mathrm{C}$.

A PWM dimming signal is applied to DIM. When the dimming duty exceeds $25 \%$, the device uses analog dimming, and the LED current amplitude follows the PWM duty.

When the dimming duty is below $25 \%$, the device uses PWM dimming (see Figure 2). The LED current amplitude remains at $1 / 4$ of the full-
scale current, and the output dimming duty is 4 times the duty of the input PWM signal.


Figure 2: Mixed Dimming with 25\% Transfer Point
There are two options for the output dimming frequency when the device uses mixed dimming: 200 Hz (default), or 23 kHz (no audible noise, but larger minimum dimming duty). The output dimming frequency does not change based on the input PWM dimming frequency. The output dimming frequency is selected with the mixed dimming output frequency selection bit through the $I^{2} C$. This function eliminates audible noise and improves the dimming performance when there is a small dimming ratio.

## Direct PWM Dimming

Connect a resistor to MIX/AD to set its voltage to a middle level ( 0.5 V to 0.8 V ), or float MIX/AD and set the internal mode selection register (MODE1:0) to 01 through the $I^{2} \mathrm{C}$.
When a PWM signal is applied to DIM, the amplitude of the LED current remains at the LED full-scale value, and the LED current duty is the same as the input PWM signal duty. The LED current duty follows the PWM input duty, and the LED current frequency is the same as the PWM input.

## Analog Dimming Mode

Use a resistor to set MIX/AD to a high level ( 1 V to 1.3 V ), or float MIX/AD and set the internal mode selection register (MODE1:0) to 10 through the $\mathrm{I}^{2} \mathrm{C}$.

The PWM input signal is calculated by an internal counter. The amplitude of the LED current is equal to $I_{\text {SET }} \times D_{\text {dim, }}$ where $I_{\text {SET }}$ is the full-scale LED current, and $\mathrm{D}_{\text {DIM }}$ is the duty of the input PWM signal. To improve analog dimming performance, a PWM signal between 100 Hz and 20 kHz is recommended.

To ensure good performance with a small dimming ratio, the minimum LEDX voltage rises
up to 2 V when the dimming duty is below $10 \%$. Analog dimming supports a 200:1 dimming ratio.

## Deep Dimming Ratio for PWM Dimming

When the output dimming on time is shorter than $7 \mu \mathrm{~s}$, the output voltage is regulated to be $93 \%$ of the OVP voltage (see Figure 3).


Figure 3: Deep Dimming Ratio for PWM Dimming Unused LED Channel Setting
If the LEDx pin of an unused channel is connected to GND, the MP3364 can automatically detect the unused LED string and remove it from the control loop during start-up. If only 3 strings are used, connect LED4 to GND.

The MP3364 can also disable the unused strings via the internal register ( $\mathrm{CH} 2: 0$ ). The register options are listed below:

- $\mathrm{CH} 2: 0=000 / 001 / 010:$ LED1-4 are in use
- $\mathrm{CH} 2: 0=011:$ LED1-3 are in use
- $\mathrm{CH} 2: 0=100$ : LED1-2 are in use
- CH2:0 = 101: LED1 is in use


## Phase Shift Function

To reduce inrush current and eliminate audible noise during PWM dimming, the MP3364 employs a phase shift function. Two methods can be used to enable the phase shift function:

The first method is to connect SCL/PSE and SDA/PSE together, and set them between 0.75 V and 1 V . The second method is to set the internal register's PSE bit to 1 through the $I^{2} \mathrm{C}$.
The LED channels' current source is phase shifted when the IC uses PWM dimming. The shifted phase depends on which LED channels are in use. The phase shift can be estimated with Equation (2):

$$
\begin{equation*}
\text { Phase }\left({ }^{\circ}\right)=\frac{360}{\mathrm{n}}\left({ }^{\circ}\right) \tag{2}
\end{equation*}
$$

Where n is the LED channel in use. If all 4 channels are in use, the phase shift is $90^{\circ}$. LED1 directly follows the input PWM signal, and LED2 lags $90^{\circ}$ behind (see Figure 4).


Figure 4: Phase Shift with 4 Channels
In phase shift operation, the channels must be disabled in descending order of channel number. For example, if three strings are employed in an application, then channel 4 is disabled.

It is not recommended to tie two channels to one LED string when the phase shift function is enabled.

## Frequency Spread Spectrum

The MP3364 uses switching frequency jitter to spread the switching frequency spectrum. This reduces the spectrum spike around the switching frequency and its harmonic frequencies.
The frequency jitter range is selected by the FSPR bit, which is described in greater detail below:

- When FSPR = 0 (default), the jitter frequency is $1 / 10$ of the central frequency.
- When FSPR = 1 , the jitter frequency is $1 / 16$ of the central frequency.

The modulation frequency is selected by the FSPMF1:0 bits, described in greater detail below:

- When FSPMF1:0 $=00$, the modulation frequency is $1 / 100$ of the switching frequency.
- When FSPMF1:0 = 01 (default), the modulation frequency is $1 / 150$ of the switching frequency. This is the default value.
- When FSPMF1:0 $=10$, the modulation frequency is $1 / 200$ of the central frequency.
- When FSPMF1:0 $=11$, the function is disabled.


## Protections

The MP3364 provides open LED protection, short LED protection, LEDx to GND short protection, over-current protection, VOUT to GND short protection, and thermal protection. If a protection is triggered, FF is pulled to GND, and the corresponding fault bit is set to 1. After the IC recovers from a protection, FF is pulled high after a $750 \mu$ s delay.

## Open LED Protection

Open string protection is achieved by detecting the voltage on the OVP pin and LEDx pins. If one string is open during normal operation, the respective LEDx voltage drops low to ground, and the IC keeps charging the output voltage until it reaches the over-voltage protection threshold.

If over-voltage protection has been triggered, the chip stops switching and marks off the fault string, which has an LEDx pin voltage below 100 mV . The remaining LED strings force the output voltage back into normal regulation. The string with the largest voltage drop determines the output regulation value. Every $500 \mu \mathrm{~s}$, the string that was marked sends a $10 \mu \mathrm{~s}$ pulse current to check whether the open fault has been removed. This means that open string protection is recoverable.

## Short String Protection

The MP3364 monitors the LEDx voltages to determine whether a short string fault has occurred. If one or more strings are shorted, the shorted LEDx pins tolerate the high voltage stress. If an LEDx voltage exceeds the short protection threshold, an internal counter starts.
If this fault condition lasts for 7.7 ms ( $\mathrm{D}_{\text {Pw }}=$ $100 \%$ ), the fault string is marked off. Once a string is marked off, it disconnects from the output voltage loop until the short is removed.
Two methods can set the short protection threshold. The first method is to connect a resistor on the STH pin. STH outputs an $18 \mu \mathrm{~A}$ current source, and the short protection threshold is 10 times the voltage on STH. The threshold can be calculated with Equation (3):

$$
\begin{equation*}
\text { V_sth }(\mathrm{V})=0.18 \times \mathrm{R} \text { _sth }(\mathrm{k} \Omega) \tag{3}
\end{equation*}
$$

The second method is to set the internal register (TH_S1:0) when STH is floating.
If the LEDx voltage on all used pins exceeds the threshold for 480 ms ( $\mathrm{D}_{\text {Рwм }}=100 \%$ ), all strings are marked off. The IC remains on standby until the strings are released from the short condition. Enable or disable this function through SEN.
Every $500 \mu \mathrm{~s}$, the string that was marked off sends a $10 \mu$ s pulse current to check if the short fault is removed. This means that short string protection is recoverable.

## LEDx to GND Short Protection

If LEDx is shorted to GND, the COMP voltage increases and saturates. If COMP is saturated for 40 ms , a protection is triggered. FF pulls low, and SD pulls high to turn on the external P channel MOSFET. Then the IC latches off.

## VOUT to GND Short Protection

If VOUT is shorted to GND, the output voltage decreases. If the voltage on the OVP pin reaches the under-voltage lockout (UVLO) threshold for $10 \mu \mathrm{~s}$, the protection is triggered. SD pulls high to turn off the external $P$-channel MOSFET. VOUT disconnects from VIN, and the IC latches off.

## Cycle-by-Cycle Current Limit

To prevent the external components from exceeding the current stress rating, the IC has cycle-by-cycle current limit protection. If the current exceeds the current limit value, the IC stops switching until the next clock cycle.

## Latch-Off Current Limit Protection

The device can be damaged by extreme conditions, such as an inductor or diode short to GND. To avoid this, the MP3364 provides latchoff current limit protection. If the current flowing through the internal MOSFET reaches 12A and lasts for 5 switching cycles, current limit protection is triggered.

## Thermal Protection

To prevent the IC from operating at exceedingly high temperatures, the MP3364 implements thermal protection by detecting the silicon die temperature.

## Over-Temperature LED Current Decrement

If the die temperature exceeds $140^{\circ} \mathrm{C}$, the MP3364 automatically decreases the LED current amplitude (see Figure 5).


Figure 5: Iled Decreases with Temperature
This function is enabled by the overtemperature current decrement bit (OTID), described in greater detail below:

- When OTID $=0$ (default), the overtemperature current decrement function is disabled.
- When OTID = 1, the over-temperature current decrement function is enabled.


## Thermal Shutdown

If the die temperature exceeds the upper threshold ( $\mathrm{T}_{\text {ST }}$ ), the IC shuts down. When the temperature drops below the lower threshold, the IC recovers. The hysteresis value is about $20^{\circ} \mathrm{C}$.

## $I^{2} \mathrm{C}$ Interface Register Description

## ${ }^{1}{ }^{2} C$ Chip Address

The 7 -bit MSB device address is $0 \times 38 \sim 0 \times 3 \mathrm{~A}$. This address can be selected through the ADR pin. When the ADR pin is floating, the IC address is $0 \times 38$. When $\mathrm{ADR}<0.4 \mathrm{~V}$, the IC address is $0 \times 3 \mathrm{~A}$. When ADR is between 0.4 V and 1.4 V , the IC address is $0 \times 39$. The ADR pin's pull-up current is $18 \mu \mathrm{~A}$.
After the start condition, the $I^{2} \mathrm{C}$-compatible master sends a 7-bit address followed by an eighth read (1) or write (0) bit.
The eighth bit indicates the register address to/from which the data will be written/read. Figure 6 shows an $I^{2} C$-compatible device address.

| 0 | 1 | 1 | 1 | 0 | X | X | $\mathrm{R} / \mathrm{W}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Figure 6: ${ }^{2} \mathrm{C}$-Compatible Device Address

## REGISTER MAP

If using the internal registers, float the corresponding pins.

| Add | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{0 0 H}$ | OTID | MODE1 | MODE0 | MIXTP | MIXFR | FSPMF1 | FSPMF0 | FSPR |
| $\mathbf{0 1 H}$ | PSEN | TH_S1 | TH_S0 | FSW1 | FSW0 | CH2 | CH1 | CH0 |
| $\mathbf{0 2 H}$ | SEN | DISABLE_IC | FT_LEDG | FT_OTP | FT_UVP | FT_OCP | FT_LEDS | FT_LEDO |
| $\mathbf{0 3 H ~}$ | RESERVED | RESERVED | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 |

Function Settings (Register 1)

| Addr: 0x00 |  |  |  |  |
| :---: | :---: | :---: | :---: | :--- |
| Bits | Bit Name | Access | Default | Description |
| 7 | OTID | R/W | 0 | Enables the over-temperature LED current decrement function. <br> $0:$ Disabled <br> $1:$ Enabled |
| $6: 5$ | MODE | R/W | 00 | Selects the dimming mode. Float the MIX/AD pin if this register is <br> used. <br> 00: Mixed dimming <br> $01:$ PWM dimming <br> $10:$ Analog dimming <br> $11:$ Reserved |
| 4 | MIXTP | R/W | 0 | Selects the mixed dimming transfer point. <br> $0: 25 \%$ transfer point <br> $1: 12.5 \%$ transfer point |
| 3 | MIXFR | R/W | 0 | Selects the mixed dimming output frequency. <br> $0: 200 H z$ <br> $1: 23 k H z$ |
| $2: 1$ | FSPMF1:0 | R/W | 01 | Selects the frequency spread spectrum modulation frequency. <br> $00: 1 / 100$ of the central frequency <br> $01: 1 / 150$ of the central frequency <br> $10: 1 / 200$ of the central frequency <br> $11:$ Disable the frequency spread spectrum function |
|  |  |  |  |  |

## Function Settings (Register 2)

| Addr: 0x01 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Bits | Bit Name | Access | Default | Description |
| 7 | PSE | R/W | 0 | Enables the phase shift function. <br> 0 : Phase shift disabled <br> 1: Phase shift enabled |
| 6:5 | TH_S1:0 | R/W | 01 | Sets the LED short protection threshold. $\begin{aligned} & 00: 2.5 \mathrm{~V} \\ & 01: 5 \mathrm{~V} \\ & 10: 7.5 \mathrm{~V} \\ & 11: 10 \mathrm{~V} \end{aligned}$ |


| 4:3 | FSW1:0 | R/W | 01 | Sets the switching frequency. Float the FREQ/SYNC pin if this register is used. $\begin{aligned} & \text { 00: } 200 \mathrm{kHz} \\ & 01: 400 \mathrm{kHz} \\ & 10: 1 \mathrm{MHz} \\ & 11: 2.2 \mathrm{MHz} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: |
| 2:0 | CH2:0 | R/W | 000 | Selects the channels. <br> 000/001/010: LED1-4 are in use <br> 011: LED1-3 are in use <br> 100: LED1-2 are in use <br> 101: LED1 is in use <br> 110/111: Reserved |

## Fault Register

| Addr: 0x02 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Bits | Bit Name | Access | Default | Description |
| 7 | SEN | R/W | 0 | Enables all LED short protections. <br> 0 : Disabled <br> 1: Enabled |
| 6 | DISABLE_IC | R/W | 0 | Disables the IC. <br> 0 : The IC is enabled <br> 1: The IC is disabled |
| 5 | FT_LEDG | R | 0 | Indicates if an LEDx short to GND fault has occurred. If an LEDx short fault occurs, the fault bit is set to 1 and locked until a readback or power reset occurs. <br> 0 : No LEDx short fault has occurred <br> 1: An LEDx short fault has occurred |
| 4 | FT_OTP | R | 0 | Indicates if over-temperature protection (OTP) has occurred. If an OT fault occurs, the fault bit is set to 1 and locked until a readback or power reset occurs. <br> 0 : No OT fault has occurred <br> 1: An OT fault has occurred |
| 3 | FT_UVP | R | 0 | Indicates if output under-voltage protection (UVP) has occurred. If a UV fault occurs, the fault bit is set to 1 and locked until a readback or power reset occurs. <br> 0: No UV fault has occurred <br> 1: A UV fault has occurred |
| 2 | FT_OCP | R | 0 | Indicates if over-current protection (OCP) has occurred. If an OC fault occurs, the fault bit is set to 1 and locked until a readback or power reset occurs. <br> 0: No OC fault has occurred <br> 1: An OC fault has occurred |
| 1 | FT_LEDS | R | 0 | Indicates if an LED current source short fault has occurred. If a current source short fault occurs, the fault bit is set to 1 and locked until a readback or power reset occurs. <br> 0: No LED current source short fault has occurred <br> 1: An LED current source short fault has occurred |


|  |  |  | R | Indicates if an LED current source open fault has occurred. If an open <br> fault occurs, the fault bit is set to 1 and locked until a readback or <br> power reset occurs. |
| :--- | :--- | :--- | :--- | :--- |
| 0 | FT_LEDO | 0: No LED current source open fault has occurred <br> $1:$ An LED current source open fault has occurred |  |  |

## ID Register

| Addr: 0x03 |  |  |  |  |
| :---: | :---: | :---: | :---: | :--- |
| Bits | Bit Name | Access | Default | Description |
| $7: 6$ | RESERVED | - | - | Reserved. |
| $5: 0$ | ID7:0 | R | 01100111 | Device ID bits. |

MP3364 - 4-CHANNEL BOOST WLED DRIVER WITH HIGH DIMMING RATIO AND I²C

## APPLICATION INFORMATION

## LED Current Setting

The LED current amplitude is set by an external resistor connected from ISET to GND. The LED current amplitude can be calculated with Equation (4):

$$
\begin{equation*}
\mathrm{L}_{\mathrm{LED}}(\mathrm{~mA})=\frac{1245}{\mathrm{R}_{\mathrm{ISET}}(\mathrm{k} \Omega)} \tag{4}
\end{equation*}
$$

For example, if $\mathrm{R}_{\text {ISET }}=24.9 \mathrm{k} \Omega$, the LED current is 50 mA .

## Switching Frequency

The switching frequency can be configured by a resistor, $I^{2} \mathrm{C}$ interface, or external clock.

Configure the frequency by connecting an external resistor to FREQ/SYNC. The switching frequency can be estimated with Equation (5):

$$
\begin{equation*}
\mathrm{fsw}(\mathrm{kHz})=\frac{22000}{\mathrm{R}_{\mathrm{osc}}(\mathrm{k} \Omega)} \tag{5}
\end{equation*}
$$

For example, if Rosc $=44.2 \mathrm{k} \Omega$, the switching frequency is set to 500 kHz .
Synchronize the switching frequency via an external clock to improve EMI, efficiency, and thermal performance.
If setting the switching frequency via the $I^{2} \mathrm{C}$ interface, float the FREQ/SYNC pin. The FSW1:0 bit has the following options:

- 00: 200kHz
- 01: 400kHz
- 10: 1 MHz
- 11:2.2MHz


## Selecting the Input Capacitor

The input capacitor reduces the surge current drawn from the input supply and the switching noise from the device. The input capacitor impedance at the switching frequency should be less than the input source impedance. This prevents the high-frequency switching current from passing through to the input. Use ceramic capacitors with X5R or X7R dielectrics due to their low ESR and small temperature coefficients. For most applications, a $10 \mu \mathrm{~F}$ ceramic capacitor is sufficient.

## Selecting the Inductor

The MP3364 requires an inductor to supply a higher output voltage while being driven by the input voltage. A larger-value inductor results in less ripple current, lower peak inductor current, and less stress on the internal N -channel MOSFET. However, a larger-value inductor has a larger physical size, higher series resistance, and lower saturation current.

Choose an inductor that does not saturate under the worst-case load conditions. Select the minimum inductor value to ensure that the boost converter works in continuous conduction mode (CCM) with high efficiency and excellent EMI performance.
Calculate the required inductance value with Equation (6):

$$
\begin{equation*}
\mathrm{L} \geq \frac{\eta \times \mathrm{V}_{\mathrm{OUT}} \times \mathrm{D} \times(1-\mathrm{D})^{2}}{2 \times \mathrm{f}_{\mathrm{sw}} \times \mathrm{l}_{\text {LOAD }}} \tag{6}
\end{equation*}
$$

Where $V_{\text {out }}$ is the output voltage, $f_{s w}$ is the switching frequency, ILOAD is the LED load current, $\eta$ is the efficiency, and $D$ can be estimated with Equation (7):

$$
\begin{equation*}
\mathrm{D}=1-\frac{\mathrm{V}_{\mathrm{IN}}}{\mathrm{~V}_{\text {OUT }}} \tag{7}
\end{equation*}
$$

Where $\mathrm{V}_{\text {IN }}$ is the input voltage.
For a given inductor value, the inductor DC current rating should be at least $40 \%$ higher than the maximum input peak inductor current for most applications. The inductor's DC resistance should be as small as possible for higher efficiency.

## Selecting the Output Capacitor

The output capacitor keeps the output voltage ripple small and ensures feedback loop stability. The output capacitor impedance must be low at the switching frequency. Ceramic capacitors with X7R dielectrics are recommended due to their low-ESR characteristics. For most applications, a $10 \mu \mathrm{~F}$ ceramic capacitor is sufficient.

## PCB Layout Guidelines

Careful attention must be given to the PCB layout and component placement. Efficient placement of the high-frequency switching path is critical to prevent noise and electromagnetic interference. For the best results, refer to Figure 7 and follow the guidelines below:

1. The IC's exposed pad must be internally connected to the AGND pin, and all logic signals must be referred to AGND.
2. Externally connect PGND to AGND. Route PGND away from the logic signals.
3. Keep the loop between the SW to PGND pins, output diode (D1), and capacitors (C1
and C2) as short as possible due to the high-frequency pulse current.


Figure 7: Recommended PCB layout

## TYPICAL APPLICATION CIRCUIT



Figure 8: Typical Boost Application Circuit


Figure 9: Typical Single-Ended Primary-Inductor Converter (SEPIC) Application Circuit

## PACKAGE INFORMATION

QFN-24 (4mmx4mm)


TOP VIEW


SIDE VIEW


RECOMMENDED LAND PATTERN


BOTTOM VIEW

## NOTE:

1) ALL DIMENSIONS ARE IN MILLIMETERS.
2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH.
3) LEAD COPLANARITY SHALL BE 0.08

MILLIMETERS MAX.
4) JEDEC REFERENCE IS MO-220
5) DRAWING IS NOT TO SCALE.

CARRIER INFORMATION


| Part Number | Package <br> Description | Quantity/ <br> Reel | Quantity/ <br> Tray | Quantity/ <br> Tube | Reel <br> Diameter | Carrier <br> Tape <br> Width | Carrier <br> Tape <br> Pitch |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MP3364GR-Z | QFN-24 <br> $(4 \mathrm{~mm} \times 4 \mathrm{~mm})$ | 5000 | N/A | N/A | 13 in | 12 mm | 8 mm |

## REVISION HISTORY

| Revision \# | Revision Date | Description | Pages Updated |
| :---: | :---: | :--- | :---: |
| 1.0 | $4 / 7 / 2021$ | Initial Release | - |

Notice: The information in this document is subject to change without notice. Users should warrant and guarantee that thirdparty Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for LED Lighting Drivers category:
Click to view products by Monolithic Power Systems manufacturer:
Other Similar products are found below :
LV5235V-MPB-H MB39C602PNF-G-JNEFE1 MIC2871YMK-T5 AL1676-10BS7-13 AL1676-20AS7-13 AP5726WUG-7 ICL8201 IS31BL3228B-UTLS2-TR IS31BL3506B-TTLS2-TR AL3157F-7 AP5725FDCG-7 AP5726FDCG-7 LV52204MTTBG AP5725WUG-7 STP4CMPQTR NCL30086BDR2G CAT4004BHU2-GT3 LV52207AXA-VH AP1694AS-13 TLE4242EJ AS3688 IS31LT3172-GRLS4-TR TLD2311EL KTD2694EDQ-TR KTZ8864EJAA-TR IS32LT3174-GRLA3-TR MP2488DN-LF-Z NLM0010XTSA1 AL1676-20BS7-13 ZXLD1370QESTTC MPQ7220GF-AEC1-P MPQ7220GR-AEC1-P MPQ4425BGJ-AEC1-P MPQ7220GF-AEC1-Z MPQ7220GR-AEC1-Z MPQ4425BGJ-AEC1-Z IS31FL3737B-QFLS4-TR IS31FL3239-QFLS4-TR KTD2058EUAC-TR KTD2037EWE-TR DIO5662ST6 IS31BL3508A-TTLS2-TR KTD2026BEWE-TR MAX20052CATC/V+ MAX25606AUP/V+ BD6586MUV-E2 BD9206EFV-E2 BD9416FSE2 LYT4227E LYT6079C-TL

