

# MP5014A

12 V, 5 A, Programmable Current-Limit Switch with Over-Volatge Clamp and Slew-Rate Control in TSOT23-8

### DESCRIPTION

The MP5014A is a protection device designed to protect circuitry on the output (source) from transients on the input ( $V_{CC}$ ). Also, it protects  $V_{CC}$  from undesired shorts and transients coming from the source.

At start-up, the inrush current is limited by restricting the slew rate at the source. The slew rate is controlled by a small capacitor at DV/DT. DV/DT has an internal circuit that allows this pin to float (no connection) and still receive 1 ms ramp time at the source.

The maximum load at the output is current limited. This is accomplished by utilizing a sense FET topology. The magnitude of the current limit is controlled by an external resistor from I-LIMIT to SOURCE.

An internal charge pump drives the gate of the power device, allowing a very low on-resistance DMOS power FET of just 36 m $\Omega$ .

The source is protected from the  $V_{CC}$  input going too low or too high. Under-voltage lockout (UVLO) assures that  $V_{CC}$  is above the minimum operating threshold before the power device is turned on. If  $V_{CC}$  rises above the high output threshold, the source voltage is limited.

### **FEATURES**

- 10 V to 13.8 V Operating Input Range
- 15 V Typical Output Over-Voltage Clamp
- Absolute Maximum Voltage of 22 V
- Input Under-Voltage Lockout
- Low Inrush Current during Start-Up
- Integrated 36 mΩ Power FET
- Enable/Fault Pin
- Adjustable Slew Rate for Output Voltage
- Adjustable Current Limit
- Thermal Protection
- TSOT23-8 Package

### **APPLICATIONS**

- Storage (HDDs, SSDs)
- Hot-Swap Systems
- Set-Top Boxes
- Gaming

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.

### **TYPICAL APPLICATION**



www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2015 MPS. All Rights Reserved.



### **ORDERING INFORMATION**

| Part Number* | Package  | Top Marking |
|--------------|----------|-------------|
| MP5014AGJ    | TSOT23-8 | See Below   |

\* For Tape & Reel, add suffix –Z (e.g. MP5014AGJ–Z)

### **TOP MARKING**

### | AMJY

AMJ: Product code of MP5014AGJ Y: Year code



### ABSOLUTE MAXIMUM RATINGS (1)

| VCC, SOURCE, I-LIMIT            | 0.3 V to 22 V                |
|---------------------------------|------------------------------|
| DV/DT, ENABLE/FAULT             | 0.3 V to 6 V                 |
| Storage temperature             |                              |
| Continuous power dissipation    | $(T_A = +25^{\circ}C)^{(2)}$ |
|                                 | 1.25 W                       |
| Junction temperature            | 150°C                        |
| Input voltage transient (100 ms | ) $V_{IN} = 25 V$            |
|                                 |                              |

#### Recommended Operating Conditions <sup>(3)</sup>

### Thermal Resistance <sup>(4)</sup>

 $\theta_{JA}$ 

 $\theta_{JC}$ 

#### NOTES:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J(MAX)$ , the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D(MAX)=(T_J(MAX)-T_A)/\theta_{JA}$ . Exceeding the maximum allowable power dissipation will produce an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.



### **ELECTRICAL CHARACTERISTICS**

 $V_{CC}$  = 12 V,  $R_{LIMIT}$  = 22  $\Omega$ , capacitive load = 10  $\mu$ F,  $T_J$ =25°C, unless otherwise noted.

| Parameters Symbol                                 |                      | Condition                                                                       | Min  | Тур      | Max  | Units |  |
|---------------------------------------------------|----------------------|---------------------------------------------------------------------------------|------|----------|------|-------|--|
| Power FET                                         | -                    |                                                                                 |      |          |      | •     |  |
| Delay time                                        | t <sub>DLY</sub>     | Enabling of chip to<br>$I_D = 100$ mA with a 1 A<br>resistive load, float DV/DT |      | 0.4      |      | ms    |  |
| On resistance                                     | $R_{DSon}$           | $T_{J} = 25^{\circ}C$<br>$T_{J} = 85^{\circ}C$ <sup>(5)</sup>                   |      | 36<br>48 |      | mΩ    |  |
| Off-state output voltage                          | $V_{OFF}$            | $V_{CC}$ = 18 Vdc, $V_{ENABLE}$ = 0 Vdc,<br>R <sub>L</sub> = 500 Ω              |      |          | 120  | mV    |  |
| Thermal latch                                     |                      |                                                                                 |      | 1 1      |      |       |  |
| Shutdown temperature <sup>(5)</sup>               | $T_{SD}$             |                                                                                 |      | 175      |      | °C    |  |
| Under/over voltage protection                     |                      |                                                                                 |      | •        |      |       |  |
| Output clamping voltage                           | $V_{\text{CLAMP}}$   | Over-voltage protection,<br>$V_{CC}$ = 17 V                                     | 13.8 | 15       | 16.2 | V     |  |
| Under-voltage lockout                             | $V_{\text{UVLO}}$    | Turn on,<br>voltage goes high                                                   | 7.7  | 8.5      | 9.3  | V     |  |
| Under-voltage lockout (UVLO) hysteresis           | V <sub>HYST</sub>    |                                                                                 |      | 0.80     |      | V     |  |
| Current limit <sup>(5)</sup>                      |                      |                                                                                 |      |          |      |       |  |
| Hold current                                      | I <sub>LIM-SS</sub>  | R <sub>LIM</sub> = 22 Ω                                                         | 2.8  | 3.8      | 4.9  | Α     |  |
| Trip current                                      | I <sub>LIM-OL</sub>  | R <sub>LIM</sub> = 22 Ω                                                         |      | 5.6      |      | Α     |  |
| DV/DT circuit                                     |                      |                                                                                 |      | n        |      | •     |  |
| Rise time                                         | Tr                   | Float DV/DT, output rises from 10% to 90%                                       |      | 1        |      | ms    |  |
| ENABLE/FAULT                                      |                      |                                                                                 |      |          |      |       |  |
| Low-level input voltage                           | VIL                  | Output disabled                                                                 |      |          | 0.5  | V     |  |
| Intermediate level input voltage                  | V <sub>I (INT)</sub> | Thermal fault, output disabled                                                  | 0.82 | 1.4      | 1.95 | V     |  |
| High-level input voltage                          | V <sub>IH</sub>      | Output enabled                                                                  | 2.5  |          |      | V     |  |
| High-state maximum voltage                        | V <sub>I (MAX)</sub> |                                                                                 |      | 5        |      | V     |  |
| Low-level input current (source)                  | ۱ <sub>IL</sub>      | V <sub>ENABLE</sub> = 0 V                                                       | 15   | 25       | 35   | μA    |  |
| Maximum fanout for fault signal                   |                      | Total number of chips that can<br>be connected for simultaneous<br>shutdown     |      |          | 3    | Units |  |
| Maximum voltage on<br>ENABLE/FAULT <sup>(6)</sup> | $V_{\text{MAX}}$     |                                                                                 |      |          | VCC  | V     |  |
| Total device                                      |                      |                                                                                 |      |          |      |       |  |
|                                                   |                      | Device operational                                                              |      | 1000     | 1200 |       |  |
| Bias current                                      | I <sub>BIAS</sub>    | Enable shutdown                                                                 |      | 300      | 400  | μA    |  |
|                                                   |                      | Thermal shutdown                                                                |      | 400      | 500  | 1     |  |
| Minimum operating voltage for UVLO                | V <sub>MIN</sub>     | Enable < 0.5 V                                                                  |      |          | 5    | v     |  |

NOTES:

5) Guaranteed by characterization test.

6) Maximum input voltage on ENABLE/FAULT is ≤ 6 V if VCC ≥ 6 V. Maximum input voltage on ENABLE/FAULT is VCC if VCC ≤ 6 V.



### **TYPICAL PERFORMANCE CHARACTERISTICS**



5<mark>-</mark>9

10

11 12

INPUT VOLTAGE (V)

10 15 20 25 30

PEAK CURRENT (A)

35 40

20 L

5

14 15

13



### **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

 $V_{IN}$  = 12 V,  $V_{EN}$  = 5 V,  $R_{LIMIT}$  = 22  $\Omega$ ,  $C_{OUT}$  = 10  $\mu$ F,  $C_{DV/DT}$  = float,  $T_A$  = 25°C, unless otherwise noted. Start-Up through Input Voltage Start-Up through Input Voltage Start-Up through Input Voltage  $R_{LOAD} = 5\Omega$ No Load





C<sub>OUT</sub> = 2200µF



Start-Up through Enable No Load



Start-Up through Enable  $R_{LOAD} = 5\Omega$ 











Shutdown through Enable No Load





20ms/div.

### **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

 $V_{IN}$  = 12 V,  $V_{EN}$  = 5 V,  $R_{LIMIT}$  = 22  $\Omega$ ,  $C_{OUT}$  = 10  $\mu$ F,  $C_{DV/DT}$  = Float,  $T_A$  = 25°C, unless otherwise noted.



4ms/div.



### **PIN FUNCTIONS**

| Pin # | Name         | Description                                                                                                                                                                                                                                                                                                                                                                     |
|-------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | I-LIMIT      | Current limit set. A resistor between I-LIMIT and SOURCE sets the overload and short-circuit current limit levels.                                                                                                                                                                                                                                                              |
| 2     | ENABLE/FAULT | <b>Tri-state, bi-directional interface</b> . ENABLE/FAULT is floated to enable the output of the device. ENABLE/FAULT disables the chip by pulling it to ground (using an open drain or open collector device). If a thermal fault occurs, the voltage on ENABLE/FAULT enters an intermediate state, which signals a monitoring circuit that the device is in thermal shutdown. |
| 3     | DV/DT        | Slew rate of the output voltage at turn on control. DV/DT has an internal capacitor that allows it to ramp up over 1 ms. An external capacitor can be added to DV/DT to increase the ramp time. If an additional time delay is not required, DV/DT should be left open.                                                                                                         |
| 4     | GND          | Negative input voltage to the device. This is used as the internal reference for the IC.                                                                                                                                                                                                                                                                                        |
| 5,6   | SOURCE       | Source of the internal power FET and the output terminal of the IC.                                                                                                                                                                                                                                                                                                             |
| 7,8   | VCC          | Input. Positive input voltage.                                                                                                                                                                                                                                                                                                                                                  |



### FUNCTIONAL BLOCK DIAGRAM



Figure 1—Functional block diagram



### OPERATION

The MP5014A limits the inrush current to the load when a circuit card connects to a live backplane power source, thereby limiting the backplane's voltage drop and the dv/dt of the voltage to the load. It offers an integrated solution to monitor the input voltage, output voltage, output current, and die temperature, eliminating the external current-sense power resistor, power MOSFET, and thermal sensor.

#### Under-Voltage Lockout Operation (UVLO)

If the supply (input) is below the UVLO threshold, the output is disabled, and the ENABLE/FAULT line is driven low.

When the supply rises above the UVLO threshold, the output is enabled and the fault line is released. When the fault line is released, the supply is pulled high by a 25  $\mu$ A current source. No external pull-up resistor is required. In addition, the pull-up voltage is limited to 5 V.

#### **Output Over-Voltage Protection (OVP)**

If the input voltage is higher than the OVP threshold, the output is clamped at 15 V, typically.

#### **Current Limit**

When the part is active, if the load reaches the trip current (the minimum threshold current triggers over-current protection) or a short is present, the part switches into constant-current (hold current) mode. The part is shutdown only if the over-current condition remains long enough to trigger thermal protection.

However, when the part is powered up by VCC or EN, the load current should be less than the hold current. Otherwise, the part cannot be turned on fully.

In a typical application using a current limit resistor of 22  $\Omega$ , the trip current is 5.6 A, and the hold current is 3.8 A. If the device is in its normal operating state and passing 2 A, it will need to dissipate only 144 mW with the very low on resistance of 36 m $\Omega$ . For the package dissipation of 100°C/W, the temperature rise is only +14°C. Combined with a 25°C ambient temperature, this is only a 39°C total package temperature.

During a short-circuit condition, the device has 12 V across it. The hold current clamps at 3.8 A and therefore must dissipate 45.6 W. At 100°C/W (if uncontrolled), the temperature will rise above the MP5014A thermal protection (+175°C) and shut down the device to cause the temperature to drop. Proper heat sink must be used if the device is intended to supply the hold current and not shut down. Without a heat sink, the hold current should be maintained below 125 mA at +25°C and below 75 mA at +85°C to prevent the device from activating a thermal shutdown.

#### Thermal protection

When thermal protection is triggered, the output is disabled, and the ENABLE/FAULT line is driven to the middle level. The thermal fault condition is latched, and the part will remain in a latched off state until the power is re-started, or ENABLE/FAULT is re-set.

#### ENABLE/FAULT

ENABLE/FAULT is a bi-directional, three level I/O with a weak pull-up current (25  $\mu$ A typically). The three levels are low, mid, and high. ENABLE/FAULT functions to enable/disable the part and to relay fault information.

#### ENABLE/FAULT as an input:

- 1. Low and mid disable the part.
- 2. Low, in addition to disabling the part, clears the fault flag.
- 3. High enables the part (if the fault flag is clear).

#### ENABLE/FAULT as an output:

- 1. The pull-up current may (if not over ridden) allow a "wired nor" pull up to enable the part.
- 2. An under voltage causes a low on ENABLE/FAULT and clears the fault flag.
- 3. A thermal fault causes a mid level on ENABLE/FAULT and sets the fault flag.

The ENABLE/FAULT line must be high level for the output to turn on.

The fault flag is an internal flip-flop that can be set or re-set under the conditions below:

- 1. Thermal Shutdown: sets fault flag.
- 2. Under Voltage: re-sets fault flag.
- 3. Low Voltage on ENABLE/FAULT: re-sets fault flag.
- 4. Mid Voltage on ENABLE/FAULT: no effect.

During a thermal shutdown, ENABLE/FAULT is driven to the mid level.

There are four types of faults, and each fault has a direct and indirect effect on ENABLE/FAULT and the internal fault flag (see Table 1).

In a typical application there are one or more of the MP5014A chips in a system. The ENABLE/FAULT lines will be connected to each other typically.

| Fault Description   | Internal Action                                                                                       | Effect on Fault Pin                               | Effect on Flag | Effect on Secondary Part                                        |
|---------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------|----------------|-----------------------------------------------------------------|
| Short/over current  | Limits current                                                                                        | None                                              | None           | None                                                            |
| Under voltage       | Output is turned off                                                                                  | Internally drives<br>ENABLE/FAULT to<br>logic low | Flag is re-set | Secondary part output is disabled, and the fault flag is re-set |
| Over voltage        | Limits output<br>voltage                                                                              | None                                              | None           | None                                                            |
| Thermal<br>shutdown | Shuts down the<br>part. The part is<br>latched off until<br>UVLO or driven<br>to ground<br>externally | Internally drives<br>ENABLE/FAULT<br>to mid level | Flag is set    | Secondary part output is disabled                               |

#### Table 1—Fault function influence in application



### **APPLICATION INFORMATION**

#### **Current Limit**

The desired current limit is a function of the external current limit resistor (see Table 2).

### Table 2—Current limit vs. current limit resistor

| (V <sub>cc</sub> = | 12 V) |  |
|--------------------|-------|--|
|--------------------|-------|--|

| R <sub>LIMIT</sub> (Ω) | 15.4 | 22   | 24.9 | 30   | 49.9 | 100  |
|------------------------|------|------|------|------|------|------|
| Trip<br>current (A)    | 7.95 | 5.62 | 5.23 | 4.57 | 3.43 | 2.64 |
| Hold<br>current (A)    | 5.61 | 3.81 | 3.35 | 2.78 | 1.69 | 0.88 |

#### **Rise Time**

The rise time is a function of the capacitor ( $C_{DV/DT}$ ) on DV/DT (see Table 3).

Table 3—Rise time vs. C<sub>DV/DT</sub>

| C <sub>DV/DT</sub>           | none | 33 pF | 470 pF | 1 nF |
|------------------------------|------|-------|--------|------|
| Rise time<br>(typically, ms) | 1    | 1.45  | 9.6    | 20.3 |
| *                            |      |       |        |      |

\* **NOTE:** Rise Time =  $K_{RT}$ \*(50 Pf +  $C_{dv/dt}$ ),  $K_{RT}$  = 18.1E6

The rise time is measured from 10 percent to 90 percent of the output voltage (see Figure 2).



Figure 2—Rise time

#### PCB LAYOUT GUIDELINES

Efficient PCB layout is critical to achieve stable operation. Please refer to Figure 3 and follow the guidelines below:

- 1. Place  $R_{LIMIT}$  close to I-LIMIT.
- 2. Place  $C_{\text{DV/DT}}$  close to DV/DT and the input capacitor close to VCC.
- 3. Ensure there is a large enough copper area near VCC and source to achieve better thermal performance.



Bottom Layer Figure 3—Recommended PCB layout



#### **Design Example**

Table 4 is a design example following the application guidelines for the given specifications:

#### Table 4—Design example

| V <sub>IN</sub> | 12 V  |
|-----------------|-------|
| Trip current    | 5.6 A |
| Hold current    | 3.8 A |

Figure 4 shows the application schematic. The Typical Performance Characteristics section shows the circuit waveforms. For additional device applications, please refer to the related evaluation board datasheet.



### **TYPICAL APPLICATION CIRCUITS**



Figure 4—Typical application schematic



### PACKAGE INFORMATION



**TOP VIEW** 



#### RECOMMENDED LAND PATTERN



#### FRONT VIEW



SIDE VIEW



DETAIL "A"

#### NOTE:

 ALL DIMENSIONS ARE IN MILLIMETERS.
PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURR.
PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX.
JEDEC REFERENCE IS MO-193, VARIATION BA.
DRAWING IS NOT TO SCALE.
PIN 1 IS LOWER LEFT PIN WHEN READING TOP MARK FROM LEFT TO RIGHT, (SEE EXAMPLE TOP MARK)

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Hot Swap Voltage Controllers category:

Click to view products by Monolithic Power Systems manufacturer:

Other Similar products are found below :

LTC4227CUFD-4#PBF LTC4212IMS ADM1075-2ARUZ-RL7 LM5067MW-1/NOPB ADM1075-1ARUZ-RL7 MAX5969BETB+T MIC22700YML-TR LTC4223CDHD-1#PBF MAX40200AUK+T LTC4224IDDB-2#TRMPBF LT1640LIS8#PBF LTC4217CDHC-12#PBF LT1640ALCS8#PBF LT4294HDD#PBF LTC4253CGN#PBF LTC4211CMS8#PBF LTC4230CGN#PBF LTC4224IMS-1#PBF LTC4216IMS#PBF LTC4212IMS#PBF LTC4260CGN#PBF LTC4227CGN-2#PBF LTC4244IGN#PBF LTC4212CMS#PBF LTC4216IMS#PBF ADM1276-3ACPZ-RL LTC4260CGN#PBF LTC4227CGN-2#PBF LTC4244IGN#PBF LTC4212CMS#PBF LT4250HCN8#PBF ADM1276-3ACPZ-RL LTC4226IUD-1#PBF LT1640AHCN8 ADM1075-2ACPZ ADM1075-1ACPZ ADM1073ARUZ ADM1073ARUZ-REEL7 ADM1075-1ARUZ ADM1075-2ARUZ ADM1170-1AUJZ-RL7 ADM1171-2AUJZ-RL7 ADM1172-1AUJZ-RL7 ADM1172-2AUJZ-RL7 ADM1176-1ARMZ-R7 ADM1177-1ARMZ-R7 ADM1177-2ARMZ-R7 ADM1178-1ARMZ-R7 ADM1275-3ARQZ ADM1275-1ARQZ ADM1275-3ARQZ-R7 ADM1276-3ACPZ ADM4210-1AUJZ-RL7 ADM1275-2ARQZ ADM1070ARTZ-REEL7 LTC1645IS#PBF