# 74LV02 Quad 2-input NOR gate Rev. 04 — 20 December 2007

**Product data sheet** 

#### **General description** 1.

The 74LV02 is a low-voltage Si-gate CMOS device that is pin and function compatible with 74HC02 and 74HCT02.

The 74LV02 provides a quad 2-input NOR function.

#### 2. **Features**

- Wide operating voltage: 1.0 V to 5.5 V
- Optimized for low voltage applications: 1.0 V to 3.6 V
- Accepts TTL input levels between V<sub>CC</sub> = 2.7 V and V<sub>CC</sub> = 3.6 V
- Typical output ground bounce < 0.8 V at  $V_{CC}$  = 3.3 V and  $T_{amb}$  = 25 °C
- Typical HIGH-level output voltage (V<sub>OH</sub>) undershoot: > 2 V at V<sub>CC</sub> = 3.3 V and  $T_{amb} = 25 \, ^{\circ}C$
- ESD protection:
  - ◆ HBM JESD22-A114E exceeds 2000 V
  - MM JESD22-A115-A exceeds 200 V
- Multiple package options
- Specified from -40 °C to +85 °C and from -40 °C to +125 °C

# **Ordering information**

Table 1. Ordering information

| Type number | Package           |          |                                                                                                                                      |          |  |  |  |  |  |  |  |
|-------------|-------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|--|--|
|             | Temperature range | Name     | Description                                                                                                                          | Version  |  |  |  |  |  |  |  |
| 74LV02D     | –40 °C to +125 °C | SO14     | plastic small outline package; 14 leads;<br>body width 3.9 mm                                                                        | SOT108-1 |  |  |  |  |  |  |  |
| 74LV02PW    | –40 °C to +125 °C | TSSOP14  | plastic thin shrink small outline package; 14 leads; body width 4.4 mm                                                               | SOT402-1 |  |  |  |  |  |  |  |
| 74LV02BQ    | –40 °C to +125 °C | DHVQFN14 | plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 14 terminals; body $2.5\times3\times0.85$ mm | SOT762-1 |  |  |  |  |  |  |  |



**Quad 2-input NOR gate** 

# 4. Functional diagram



# 5. Pinning information

## 5.1 Pinning



## 5.2 Pin description

Table 2. Pin description

| Symbol | Pin | Description |
|--------|-----|-------------|
| 1Y     | 1   | data output |
| 1A     | 2   | data input  |
| 1B     | 3   | data input  |

74LV02\_4

Product data sheet

Rev. 04 — 20 December 2007

2 of 12

**Quad 2-input NOR gate** 

Table 2. Pin description ... continued

| Symbol          | Pin | Description    |
|-----------------|-----|----------------|
| 2Y              | 4   | data output    |
| 2A              | 5   | data input     |
| 2B              | 6   | data input     |
| GND             | 7   | ground (0 V)   |
| 3A              | 8   | data input     |
| 3B              | 9   | data input     |
| 3Y              | 10  | data output    |
| 4A              | 11  | data input     |
| 4B              | 12  | data input     |
| 4Y              | 13  | data output    |
| V <sub>CC</sub> | 14  | supply voltage |

# 6. Functional description

Table 3. Function table

H = HIGH voltage level; L = LOW voltage level; X = don't care

| Input nA | Input nB | Output nY |
|----------|----------|-----------|
| L        | L        | Н         |
| X        | Н        | L         |
| Н        | X        | L         |

# 7. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter               | Conditions                                                           | Mi           | n Max   | Unit |
|------------------|-------------------------|----------------------------------------------------------------------|--------------|---------|------|
| $V_{CC}$         | supply voltage          |                                                                      | -0           | .5 +7.0 | V    |
| I <sub>IK</sub>  | input clamping current  | $V_I < -0.5 \text{ V or } V_I > V_{CC} + 0.5 \text{ V}$              | <u>[1]</u> _ | ±20     | mA   |
| I <sub>OK</sub>  | output clamping current | $V_O < -0.5 \text{ V or } V_O > V_{CC} + 0.5 \text{ V}$              | <u>[1]</u> _ | ±50     | mA   |
| I <sub>O</sub>   | output current          | $V_{O} = -0.5 \text{ V to } (V_{CC} + 0.5 \text{ V})$                | -            | ±25     | mA   |
| I <sub>CC</sub>  | supply current          |                                                                      | -            | 50      | mA   |
| I <sub>GND</sub> | ground current          |                                                                      | -5           | 0 -     | mA   |
| T <sub>stg</sub> | storage temperature     |                                                                      | -6           | 5 +150  | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +125  ^{\circ}\text{C}$ |              |         |      |
|                  | SO14 package            |                                                                      | [2] _        | 500     | mW   |
|                  | TSSOP14 package         |                                                                      | [3] _        | 500     | mW   |
|                  | DHVQFN14 package        |                                                                      | [4] _        | 500     | mW   |

<sup>[1]</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

74LV02\_4 © Nexperia B.V. 2017. All rights reserved

<sup>[2]</sup>  $P_{tot}$  derates linearly with 8 mW/K above 70 °C.

<sup>[3]</sup> Ptot derates linearly with 5.5 mW/K above 60 °C.

<sup>[4]</sup> P<sub>tot</sub> derates linearly with 4.5 mW/K above 60 °C.

**Quad 2-input NOR gate** 

# 8. Recommended operating conditions

Table 5. Recommended operating conditions

Voltages are referenced to GND (ground = 0 V).

| Symbol              | Parameter                           | Conditions                                 | Min | Тур | Max      | Unit |
|---------------------|-------------------------------------|--------------------------------------------|-----|-----|----------|------|
| $V_{CC}$            | supply voltage                      |                                            | 1.0 | 3.3 | 5.5      | V    |
| VI                  | input voltage                       |                                            | 0   | -   | $V_{CC}$ | V    |
| Vo                  | output voltage                      |                                            | 0   | -   | $V_{CC}$ | V    |
| T <sub>amb</sub>    | ambient temperature                 |                                            | -40 | +25 | +125     | °C   |
| $\Delta t/\Delta V$ | input transition rise and fall rate | $V_{CC} = 1.0 \text{ V}$ to 2.0 V          | -   | -   | 500      | ns/V |
|                     |                                     | $V_{CC} = 2.0 \text{ V to } 2.7 \text{ V}$ | -   | -   | 200      | ns/V |
|                     |                                     | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | -   | -   | 100      | ns/V |
|                     |                                     | $V_{CC} = 3.6 \text{ V to } 5.5 \text{ V}$ | -   | -   | 50       | ns/V |

<sup>[1]</sup> The static characteristics are guaranteed from  $V_{CC}$  = 1.2 V to  $V_{CC}$  = 5.5 V, but LV devices are guaranteed to function down to  $V_{CC}$  = 1.0 V (with input levels GND or  $V_{CC}$ ).

## 9. Static characteristics

Table 6. Static characteristics

Voltages are referenced to GND (ground = 0 V).

| Symbol   | Parameter                 | Conditions                                       | -40               | °C to +8 | 35 °C       | -40 °C to          | Unit        |   |
|----------|---------------------------|--------------------------------------------------|-------------------|----------|-------------|--------------------|-------------|---|
|          |                           |                                                  | Min               | Typ[1]   | Max         | Min                | Max         |   |
| $V_{IH}$ | HIGH-level input voltage  | V <sub>CC</sub> = 1.2 V                          | 0.9               | -        | -           | 0.9                | -           | V |
|          |                           | $V_{CC} = 2.0 \text{ V}$                         | 1.4               | -        | -           | 1.4                | -           | V |
|          |                           | $V_{CC}$ = 2.7 V to 3.6 V                        | 2.0               | -        | -           | 2.0                | -           | V |
|          |                           | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$       | 0.7V <sub>C</sub> | -        | -           | 0.7V <sub>CC</sub> | -           | V |
| $V_{IL}$ | LOW-level input voltage   | V <sub>CC</sub> = 1.2 V                          | -                 | -        | 0.3         | -                  | 0.3         | V |
|          |                           | $V_{CC} = 2.0 \text{ V}$                         | -                 | -        | 0.6         | -                  | 0.6         | V |
|          |                           | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$       | -                 | -        | 0.8         | -                  | 0.8         | V |
|          |                           | $V_{CC}$ = 4.5 V to 5.5 V                        | -                 | -        | $0.3V_{CC}$ | -                  | $0.3V_{CC}$ | V |
| $V_{OH}$ | HIGH-level output voltage | $V_I = V_{IH}$ or $V_{IL}$                       |                   |          |             |                    |             |   |
|          |                           | $I_O$ = $-100~\mu A$ ; $V_{CC}$ = 1.2 $V$        | -                 | 1.2      | -           | -                  | -           | V |
|          |                           | $I_O = -100 \ \mu A; \ V_{CC} = 2.0 \ V$         | 1.8               | 2.0      | -           | 1.8                | -           | V |
|          |                           | $I_O$ = $-100~\mu A$ ; $V_{CC}$ = $2.7~V$        | 2.5               | 2.7      | -           | 2.5                | -           | V |
|          |                           | $I_{O} = -100 \ \mu A; \ V_{CC} = 3.0 \ V$       | 2.8               | 3.0      | -           | 2.8                | -           | V |
|          |                           | $I_O = -100 \ \mu A; \ V_{CC} = 4.5 \ V$         | 4.3               | 4.5      | -           | 4.3                | -           | V |
|          |                           | $I_{O} = -6 \text{ mA}; V_{CC} = 3.0 \text{ V}$  | 2.4               | 2.82     | -           | 2.2                | -           | V |
|          |                           | $I_{O} = -12 \text{ mA}; V_{CC} = 4.5 \text{ V}$ | 3.6               | 4.2      | -           | 3.5                | -           | V |

**Quad 2-input NOR gate** 

5 of 12

**Table 6. Static characteristics** ...continued Voltages are referenced to GND (ground = 0 V).

| Symbol          | Parameter                 | Conditions                                                                    | -40 | °C to +8 | 5 °C | -40 °C to | +125 °C | Unit |
|-----------------|---------------------------|-------------------------------------------------------------------------------|-----|----------|------|-----------|---------|------|
|                 |                           |                                                                               | Min | Typ[1]   | Max  | Min       | Max     |      |
| $V_{OL}$        | LOW-level output voltage  | $V_I = V_{IH}$ or $V_{IL}$                                                    |     |          |      |           |         |      |
|                 |                           | $I_O = 100 \mu A; V_{CC} = 1.2 V$                                             | -   | 0        | -    | -         | -       | V    |
|                 |                           | $I_O = 100 \mu A; V_{CC} = 2.0 V$                                             | -   | 0        | 0.2  | -         | 0.2     | V    |
|                 |                           | $I_O = 100 \mu A; V_{CC} = 2.7 V$                                             | -   | 0        | 0.2  | -         | 0.2     | V    |
|                 |                           | $I_O = 100 \mu A; V_{CC} = 3.0 \text{ V}$                                     | -   | 0        | 0.2  | -         | 0.2     | V    |
|                 |                           | $I_O = 100 \mu A; V_{CC} = 4.5 V$                                             | -   | 0        | 0.2  | -         | 0.2     | V    |
|                 |                           | $I_O = 6 \text{ mA}; V_{CC} = 3.0 \text{ V}$                                  | -   | 0.25     | 0.40 | -         | 0.50    | V    |
|                 |                           | $I_O = 12 \text{ mA}; V_{CC} = 4.5 \text{ V}$                                 | -   | 0.35     | 0.55 | -         | 0.65    | V    |
| I <sub>I</sub>  | input leakage current     | $V_I = V_{CC}$ or GND; $V_{CC} = 5.5 \text{ V}$                               | -   | -        | 1.0  | -         | 1.0     | μΑ   |
| I <sub>CC</sub> | supply current            | $V_I = V_{CC}$ or GND; $I_O = 0$ A;<br>$V_{CC} = 5.5 \text{ V}$               | -   | -        | 20.0 | -         | 40      | μΑ   |
| $\Delta I_{CC}$ | additional supply current | per input; $V_I = V_{CC} - 0.6 \text{ V}$ ; $V_{CC} = 2.7 \text{ V}$ to 3.6 V | -   | -        | 500  | -         | 850     | μΑ   |
| C <sub>I</sub>  | input capacitance         |                                                                               | -   | 3.5      | -    | -         | -       | pF   |

<sup>[1]</sup> Typical values are measured at  $T_{amb}$  = 25 °C.

# 10. Dynamic characteristics

**Table 7. Dynamic characteristics** *GND = 0 V; For test circuit see Figure 7.* 

| Symbol          | Parameter                     | Conditions                                                                   |     | -40 | °C to +85 | S°C | –40 °C t | o +125 °C | Unit |
|-----------------|-------------------------------|------------------------------------------------------------------------------|-----|-----|-----------|-----|----------|-----------|------|
|                 |                               |                                                                              |     | Min | Typ[1]    | Max | Min      | Max       |      |
| t <sub>pd</sub> | propagation delay             | nA, nB to nY; see Figure 6                                                   | [2] |     |           |     |          |           |      |
|                 |                               | V <sub>CC</sub> = 1.2 V                                                      |     | -   | 40        | -   | -        | -         | ns   |
|                 |                               | V <sub>CC</sub> = 2.0 V                                                      |     | -   | 14        | 21  | -        | 26        | ns   |
|                 |                               | V <sub>CC</sub> = 2.7 V                                                      |     | -   | 10        | 15  | -        | 19        | ns   |
|                 |                               | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V; } C_L = 15 \text{ pF}$             | [3] | -   | 6.0       | -   | -        | -         | ns   |
|                 |                               | V <sub>CC</sub> = 3.0 V to 3.6 V                                             | [3] | -   | 7.5       | 12  | -        | 15        | ns   |
|                 |                               | V <sub>CC</sub> = 4.5 V to 5.5 V                                             | [3] | -   | 6.0       | 10  | -        | 13        | ns   |
| $C_{PD}$        | power dissipation capacitance | $C_L = 50 \text{ pF}; f_i = 1 \text{ MHz};$<br>$V_I = \text{GND to } V_{CC}$ | [4] | -   | 22        | -   | -        | -         | pF   |

<sup>[1]</sup> All typical values are measured at  $T_{amb}$  = 25 °C.

 $P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \Sigma (C_L \times V_{CC}^2 \times f_o) \text{ where:}$ 

 $f_i$  = input frequency in MHz,  $f_o$  = output frequency in MHz

C<sub>L</sub> = output load capacitance in pF

V<sub>CC</sub> = supply voltage in V

N = number of inputs switching

 $\Sigma(C_L \times V_{CC}^2 \times f_o)$  = sum of the outputs.

© Nexperia B.V. 2017. All rights reserved

<sup>[2]</sup>  $t_{pd}$  is the same as  $t_{PLH}$  and  $t_{PHL}$ .

<sup>[3]</sup> Typical values are measured at nominal supply voltage ( $V_{CC}$  = 3.3 V and  $V_{CC}$  = 5.0 V).

<sup>[4]</sup>  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ).

**Quad 2-input NOR gate** 

## 11. Waveforms



Measurement points are given in Table 8.

 $V_{\mbox{\scriptsize OL}}$  and  $V_{\mbox{\scriptsize OH}}$  are typical voltage output levels that occur with the output load.

Fig 6. The input (nA, nB) to output (nY) propagation delays

Table 8. Measurement points

| <u> </u>        |                    |                    |
|-----------------|--------------------|--------------------|
| Supply voltage  | Input              | Output             |
| V <sub>CC</sub> | V <sub>M</sub>     | $V_{M}$            |
| < 2.7 V         | 0.5V <sub>CC</sub> | 0.5V <sub>CC</sub> |
| 2.7 V to 3.6 V  | 1.5 V              | 1.5 V              |
| ≥ 4.5 V         | 0.5V <sub>CC</sub> | 0.5V <sub>CC</sub> |



Test data is given in  $\underline{\text{Table 9}}$ .

Definitions test circuit:

 $R_T$  = Termination resistance should be equal to output impedance  $Z_0$  of the pulse generator.

R<sub>L</sub> = Load resistance.

 $C_L$  = Load capacitance including jig and probe capacitance.

## Fig 7. Load circuit for switching times

Table 9. Test data

| Supply voltage  | Input           |                                 |
|-----------------|-----------------|---------------------------------|
| V <sub>CC</sub> | V <sub>I</sub>  | t <sub>r</sub> , t <sub>f</sub> |
| < 2.7 V         | Vcc             | ≤ 2.5 ns                        |
| 2.7 V to 3.6 V  | 2.7 V           | ≤ 2.5 ns                        |
| ≥ 4.5 V         | V <sub>CC</sub> | ≤ 2.5 ns                        |

74LV02\_4 © Nexperia B.V. 2017. All rights reserved

**Quad 2-input NOR gate** 

# 12. Package outline

SO14: plastic small outline package; 14 leads; body width 3.9 mm

SOT108-1

7 of 12



| UNIT   | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С                | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE             | L     | Lp             | Q              | v    | w    | у     | z <sup>(1)</sup> | θ  |
|--------|-----------|----------------|----------------|----------------|--------------|------------------|------------------|------------------|------|----------------|-------|----------------|----------------|------|------|-------|------------------|----|
| mm     | 1.75      | 0.25<br>0.10   | 1.45<br>1.25   | 0.25           | 0.49<br>0.36 | 0.25<br>0.19     | 8.75<br>8.55     | 4.0<br>3.8       | 1.27 | 6.2<br>5.8     | 1.05  | 1.0<br>0.4     | 0.7<br>0.6     | 0.25 | 0.25 | 0.1   | 0.7<br>0.3       | 8° |
| inches | 0.069     | 0.010<br>0.004 | 0.057<br>0.049 | 0.01           | 1            | 0.0100<br>0.0075 | 0.35<br>0.34     | 0.16<br>0.15     | 0.05 | 0.244<br>0.228 | 0.041 | 0.039<br>0.016 | 0.028<br>0.024 | 0.01 | 0.01 | 0.004 | 0.028<br>0.012   | 0° |

## Note

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

| OUTLINE  |        | REFER  | EUROPEAN | ISSUE DATE |            |                                 |  |
|----------|--------|--------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC    | JEDEC  | JEITA    |            | PROJECTION | ISSUE DATE                      |  |
| SOT108-1 | 076E06 | MS-012 |          |            |            | <del>99-12-27</del><br>03-02-19 |  |

Fig 8. Package outline SOT108-1 (SO14)

LV02\_4 © Nexperia B.V. 2017. All rights reserved

TSSOP14: plastic thin shrink small outline package; 14 leads; body width 4.4 mm

SOT402-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С          | D <sup>(1)</sup> | E <sup>(2)</sup> | е    | HE         | L | Lp           | ø          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|----------------|--------------|------------|------------------|------------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 1.1       | 0.15<br>0.05   | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9       | 4.5<br>4.3       | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.72<br>0.38     | 8°<br>0° |

## Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | EUROPEAN | ISSUE DATE |                      |                                 |
|----------|-----|--------|----------|------------|----------------------|---------------------------------|
| VERSION  | IEC | JEDEC  | JEITA    |            | PROJECTION ISSUE DAT |                                 |
| SOT402-1 |     | MO-153 |          |            |                      | <del>99-12-27</del><br>03-02-18 |

Fig 9. Package outline SOT402-1 (TSSOP14)

% Nexperia B.V. 2017. All rights reserved

**Quad 2-input NOR gate** 

DHVQFN14: plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 14 terminals; body 2.5 x 3 x 0.85 mm SOT762-1



Fig 10. Package outline SOT762-1 (DHVQFN14)

% Nexperia B.V. 2017. All rights reserved

Quad 2-input NOR gate

# 13. Abbreviations

## Table 10. Abbreviations

| Acronym | Description                             |
|---------|-----------------------------------------|
| CMOS    | Complementary Metal Oxide Semiconductor |
| DUT     | Device Under Test                       |
| ESD     | ElectroStatic Discharge                 |
| НВМ     | Human Body Model                        |
| MM      | Machine Model                           |
| TTL     | Transistor-Transistor Logic             |

# 14. Revision history

## Table 11. Revision history

| Document ID    | Release date                                                                                                                                | Data sheet status            | Change notice      | Supersedes   |  |  |  |  |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------------|--------------|--|--|--|--|
| 74LV02_4       | 20071220                                                                                                                                    | Product data sheet           | -                  | 74LV02_3     |  |  |  |  |
| Modifications: | <ul> <li>The format of this data sheet has been redesigned to comply with the new identity guidelines<br/>of NXP Semiconductors.</li> </ul> |                              |                    |              |  |  |  |  |
|                | <ul> <li>Legal texts ha</li> </ul>                                                                                                          | ve been adapted to the new   | company name where | appropriate. |  |  |  |  |
|                | <ul> <li>Section 3: DH</li> </ul>                                                                                                           | VQFN14 package added.        |                    |              |  |  |  |  |
|                | • Section 7: der                                                                                                                            | ating values added for DHV0  | QFN14 package.     |              |  |  |  |  |
|                | • <u>Section 12</u> : ou                                                                                                                    | Itline drawing added for DHV | /QFN14 package.    |              |  |  |  |  |
| 74LV02_3       | 20030303                                                                                                                                    | Product specification        | -                  | 74LV02_2     |  |  |  |  |
| 74LV02_2       | 19980420                                                                                                                                    | Product specification        | -                  | 74LV02_1     |  |  |  |  |
| 74LV02_1       | 19970203                                                                                                                                    | Product specification        | -                  | -            |  |  |  |  |
|                |                                                                                                                                             |                              |                    |              |  |  |  |  |

**Quad 2-input NOR gate** 

# 15. Legal information

## 15.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nexperia.com.

## 15.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

## 15.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — Nexperia products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or

malfunction of a Nexperia product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Nexperia accepts no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — Nexperia products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nexperia.com/profile/terms">http://www.nexperia.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by Nexperia. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

## 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## 16. Contact information

For additional information, please visit: http://www.nexperia.com

For sales office addresses, send an email to: <a href="mailto:salesaddresses@nexperia.com">salesaddresses@nexperia.com</a>

© Nexperia B.V. 2017. All rights reserved

Quad 2-input NOR gate

# 17. Contents

| 1    | General description                |
|------|------------------------------------|
| 2    | Features                           |
| 3    | Ordering information 1             |
| 4    | Functional diagram 2               |
| 5    | Pinning information 2              |
| 5.1  | Pinning                            |
| 5.2  | Pin description 2                  |
| 6    | Functional description 3           |
| 7    | Limiting values 3                  |
| 8    | Recommended operating conditions 4 |
| 9    | Static characteristics 4           |
| 10   | Dynamic characteristics 5          |
| 11   | Waveforms 6                        |
| 12   | Package outline 7                  |
| 13   | Abbreviations                      |
| 14   | Revision history                   |
| 15   | Legal information                  |
| 15.1 | Data sheet status                  |
| 15.2 | Definitions                        |
| 15.3 | Disclaimers                        |
| 15.4 | Trademarks11                       |
| 16   | Contact information                |
| 17   | Contents                           |
|      |                                    |

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Logic Gates category:

Click to view products by Nexperia manufacturer:

Other Similar products are found below:

74HC85N NLV7SZ58DFT2G NLVHC1G08DFT1G CD4068BE NL17SG32P5T5G NL17SG86DFT2G NLV14001UBDR2G
NLX1G11AMUTCG NLX1G97MUTCG 74LS38 74LVC32ADTR2G MC74HCT20ADTR2G NLV17SZ00DFT2G NLV74HC02ADR2G
74HC32S14-13 74LS133 74LVC1G86Z-7 74LVC2G08RA3-7 NLV74HC08ADTR2G NLV74HC14ADR2G NLV74HC20ADR2G
NLVVHC1G09DFT1G NLX2G86MUTCG 74LVC2G02HD4-7 NLU1G00AMUTCG 74LVC2G32RA3-7 74LVC2G00HD4-7
NL17SG02P5T5G 74LVC2G00HK3-7 74LVC2G86HK3-7 NLX1G99DMUTWG NLVVHC1G00DFT2G NLVHC1G08DFT2G
NLV7SZ57DFT2G NLV74VHC04DTR2G NLV27WZ86USG NLV27WZ00USG NLU1G86CMUTCG NLU1G08CMUTCG
NL17SZ32P5T5G NL17SZ00P5T5G NL17SH02P5T5G 74AUP2G00RA3-7 NLV74HC02ADTR2G NLX1G332CMUTCG
NL17SG86P5T5G NL17SZ05P5T5G NLV74VHC00DTR2G NLVVHC1G02DFT1G NL17SZ38DBVT1G