

#### **1** General description

The 74LVC2G00 provides a 2-input NAND gate function.

Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in a mixed 3.3 V and 5 V environment.

This device is fully specified for partial power-down applications using  $I_{OFF}$ . The  $I_{OFF}$  circuitry disables the output, preventing the damaging backflow current through the device when it is powered down.

#### 2 Features and benefits

- Wide supply voltage range from 1.65 V to 5.5 V
- 5 V tolerant outputs for interfacing with 5 V logic
- · High noise immunity
- $\pm 24$  mA output drive (V<sub>CC</sub> = 3.0 V)
- CMOS low power consumption
- · Complies with JEDEC standard:
  - JESD8-7 (1.65 V to 1.95 V)
  - JESD8-5 (2.3 V to 2.7 V)
  - JESD8-B/JESD36 (2.7 V to 3.6 V)
- Latch-up performance exceeds 250 mA
- Direct interface with TTL levels
- Inputs accept voltages up to 5 V
- ESD protection:
  - HBM JESD22-A114F exceeds 2 000 V
  - MM JESD22-A115-A exceeds 200 V
- Multiple package options
- Specified from -40 °C to +85 °C and -40 °C to +125 °C

### **3** Ordering information

#### Table 1. Ordering information

| Type number | Package              |        |                                                                                            |          |  |  |
|-------------|----------------------|--------|--------------------------------------------------------------------------------------------|----------|--|--|
|             | Temperature<br>range | Name   | Description                                                                                | Version  |  |  |
| 74LVC2G00DP | -40 °C to +125 °C    | TSSOP8 | plastic thin shrink small outline package; 8 leads;<br>body width 3 mm; lead length 0.5 mm | SOT505-2 |  |  |
| 74LVC2G00DC | -40 °C to +125 °C    | VSSOP8 | plastic very thin shrink small outline package; 8 leads;<br>body width 2.3 mm              | SOT765-1 |  |  |

# ne<mark>x</mark>peria

#### Nexperia

## 74LVC2G00

#### Dual 2-input NAND gate

| Type number | Package           |        |                                                                                                                 |          |  |  |  |
|-------------|-------------------|--------|-----------------------------------------------------------------------------------------------------------------|----------|--|--|--|
|             | Temperature range | Name   | Description                                                                                                     | Version  |  |  |  |
| 74LVC2G00GT | -40 °C to +125 °C | XSON8  | plastic extremely thin small outline package; no leads;<br>8 terminals; body 1 x 1.95 x 0.5 mm                  | SOT833-1 |  |  |  |
| 74LVC2G00GF | -40 °C to +125 °C | XSON8  | extremely thin small outline package; no leads;<br>8 terminals; body 1.35 x 1 x 0.5 mm                          | SOT1089  |  |  |  |
| 74LVC2G00GM | -40 °C to +125 °C | XQFN8  | plastic, extremely thin quad flat package; no leads;<br>8 terminals; body 1.6 x 1.6 x 0.5 mm                    | SOT902-2 |  |  |  |
| 74LVC2G00GN | -40 °C to +125 °C | XSON8  | extremely thin small outline package; no leads;<br>8 terminals; body 1.2 x 1.0 x 0.35 mm                        | SOT1116  |  |  |  |
| 74LVC2G00GS | -40 °C to +125 °C | XSON8  | extremely thin small outline package; no leads;<br>8 terminals; body 1.35 x 1.0 x 0.35 mm                       | SOT1203  |  |  |  |
| 74LVC2G00GX | -40 °C to +125 °C | X2SON8 | plastic thermal enhanced extremely thin small outline package; no leads; 8 terminals; body 1.35 x 0.8 x 0.35 mm | SOT1233  |  |  |  |

## 4 Marking

#### Table 2. Marking codes

| Type number | Marking code <sup>[1]</sup> |
|-------------|-----------------------------|
| 74LVC2G00DP | V2G00                       |
| 74LVC2G00DC | V00                         |
| 74LVC2G00GT | V00                         |
| 74LVC2G00GF | VA                          |
| 74LVC2G00GM | V00                         |
| 74LVC2G00GN | VA                          |
| 74LVC2G00GS | VA                          |
| 74LVC2G00GX | VA                          |

[1] The pin 1 indicator is located on the lower left corner of the device, below the marking code.

### 5 Functional diagram



## 6 Pinning information

### 6.1 Pinning



#### 6.2 Pin description

#### Table 3. Pin description

| Symbol          | Pin                                                                    | Description |                |
|-----------------|------------------------------------------------------------------------|-------------|----------------|
|                 | SOT505-2, SOT765-1, SOT833-1, SOT1089,<br>SOT1116, SOT1203 and SOT1233 | SOT902-2    |                |
| 1A, 2A          | 1, 5                                                                   | 7, 3        | data input     |
| 1B, 2B          | 2, 6                                                                   | 6, 2        | data input     |
| GND             | 4                                                                      | 4           | ground (0 V)   |
| 1Y, 2Y          | 7, 3                                                                   | 1, 5        | data output    |
| V <sub>CC</sub> | 8                                                                      | 8           | supply voltage |

## 7 Functional description

#### Table 4. Function table

H = HIGH voltage level; L = LOW voltage level.

| Input |    | Output |
|-------|----|--------|
| nA    | nB | nY     |
| L     | L  | Н      |
| L     | н  | Н      |
| Н     | L  | Н      |
| Н     | н  | L      |

### 8 Limiting values

#### Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter               | Conditions                                                         | Min  | Мах                   | Unit |
|------------------|-------------------------|--------------------------------------------------------------------|------|-----------------------|------|
| V <sub>CC</sub>  | supply voltage          |                                                                    | -0.5 | +6.5                  | V    |
| VI               | input voltage           | [1]                                                                | -0.5 | +6.5                  | V    |
| Vo               | output voltage          | Active mode <sup>[1]</sup>                                         | -0.5 | V <sub>CC</sub> + 0.5 | V    |
|                  |                         | Power-down mode <sup>[1] [2]</sup>                                 | -0.5 | +6.5                  | V    |
| I <sub>IK</sub>  | input clamping current  | V <sub>1</sub> < 0 V                                               | -50  | -                     | mA   |
| I <sub>OK</sub>  | output clamping current | $V_{O}$ < 0 V or $V_{O}$ > $V_{CC}$                                | -    | ±50                   | mA   |
| I <sub>O</sub>   | output current          | $V_{O}$ = 0 V to $V_{CC}$                                          | -    | ±50                   | mA   |
| I <sub>CC</sub>  | supply current          |                                                                    | -    | 100                   | mA   |
| I <sub>GND</sub> | ground current          |                                                                    | -100 | -                     | mA   |
| T <sub>stg</sub> | storage temperature     |                                                                    | -65  | +150                  | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40 \ ^{\circ}C \ to \ +125 \ ^{\circ}C$ <sup>[3]</sup> | -    | 300                   | mW   |

[1] The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

[2] When  $V_{CC} = 0 \vee$  (Power-down mode), the output voltage can be 5.5 V in normal operation. [3] For TSSOP8 package: above 55 °C the value of P<sub>tot</sub> derates linearly with 2.5 mW/K.

3] For TSSOP8 package: above 55 °C the value of P<sub>tot</sub> derates linearly with 2.5 mW/K. For VSSOP8 package: above 110 °C the value of P<sub>tot</sub> derates linearly with 8 mW/K. For XSON8 and XQFN8 packages: above 118 °C the value of P<sub>tot</sub> derates linearly with 7.8 mW/K.

For X2SON8 package: above 118 °C the value of P<sub>tot</sub> derates linearly with 7.7 mW/K.

## 9 Recommended operating conditions

#### Table 6. Operating conditions

| Symbol           | Parameter                           | Conditions                       | Min  | Max             | Unit |
|------------------|-------------------------------------|----------------------------------|------|-----------------|------|
| V <sub>CC</sub>  | supply voltage                      |                                  | 1.65 | 5.5             | V    |
| VI               | input voltage                       |                                  | 0    | 5.5             | V    |
| Vo               | output voltage                      | Active mode                      | 0    | V <sub>CC</sub> | V    |
|                  |                                     | Power-down mode                  | 0    | 5.5             | V    |
| T <sub>amb</sub> | ambient temperature                 |                                  | -40  | +125            | °C   |
| Δt/ΔV            | input transition rise and fall rate | $V_{CC}$ = 1.65 V to 2.7 V       | -    | 20              | ns/V |
|                  |                                     | V <sub>CC</sub> = 2.7 V to 5.5 V | -    | 10              | ns/V |

## **10 Static characteristics**

#### Table 7. Static characteristics

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol                | Parameter                 | Conditions                                                                                                   | Min                                       | Typ <sup>[1]</sup> | Мах                    | Unit |
|-----------------------|---------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------|--------------------|------------------------|------|
| T <sub>amb</sub> = -4 | 0 °C to +85 °C            |                                                                                                              |                                           |                    |                        |      |
| V <sub>IH</sub>       | HIGH-level input voltage  | V <sub>CC</sub> = 1.65 V to 1.95 V                                                                           | 0.65 x V <sub>CC</sub>                    | -                  | -                      | V    |
|                       |                           | $V_{CC}$ = 2.3 V to 2.7 V                                                                                    | 1.7                                       | -                  | -                      | V    |
|                       |                           | V <sub>CC</sub> = 2.7 V to 3.6 V                                                                             | 2.0                                       | -                  | -                      | V    |
|                       |                           | V <sub>CC</sub> = 4.5 V to 5.5 V                                                                             | $0.7 \mathrm{x} \mathrm{V}_{\mathrm{CC}}$ | -                  | -                      | V    |
| V <sub>IL</sub>       | LOW-level input voltage   | V <sub>CC</sub> = 1.65 V to 1.95 V                                                                           | -                                         | -                  | 0.35 x V <sub>CC</sub> | V    |
|                       |                           | V <sub>CC</sub> = 2.3 V to 2.7 V                                                                             | -                                         | -                  | 0.7                    | V    |
|                       |                           | V <sub>CC</sub> = 2.7 V to 3.6 V                                                                             | -                                         | -                  | 0.8                    | V    |
|                       |                           | V <sub>CC</sub> = 4.5 V to 5.5 V                                                                             | -                                         | -                  | 0.3 x V <sub>CC</sub>  | V    |
| V <sub>OH</sub>       | HIGH-level output voltage | $V_{I} = V_{IH} \text{ or } V_{IL}$                                                                          |                                           |                    |                        |      |
|                       |                           | $I_{\rm O}$ = -100 $\mu \text{A}; \text{V}_{\rm CC}$ = 1.65 V to 5.5 V                                       | V <sub>CC</sub> - 0.1                     | -                  | -                      | V    |
|                       |                           | I <sub>O</sub> = -4 mA; V <sub>CC</sub> = 1.65 V                                                             | 1.2                                       | 1.53               | -                      | V    |
|                       |                           | I <sub>O</sub> = -8 mA; V <sub>CC</sub> = 2.3 V                                                              | 1.9                                       | 2.13               | -                      | V    |
|                       |                           | $I_{O}$ = -12 mA; $V_{CC}$ = 2.7 V                                                                           | 2.2                                       | 2.50               | -                      | V    |
|                       |                           | I <sub>O</sub> = -24 mA; V <sub>CC</sub> = 3.0 V                                                             | 2.3                                       | 2.60               | -                      | V    |
|                       |                           | $I_{\rm O}$ = -32 mA; $V_{\rm CC}$ = 4.5 V                                                                   | 3.8                                       | 4.10               | -                      | V    |
| V <sub>OL</sub>       | LOW-level output voltage  | $V_{I} = V_{IH} \text{ or } V_{IL}$                                                                          |                                           |                    |                        |      |
|                       |                           | $I_{O}$ = 100 $\mu$ A; $V_{CC}$ = 1.65 V to 5.5 V                                                            | -                                         | -                  | 0.1                    | V    |
|                       |                           | I <sub>O</sub> = 4 mA; V <sub>CC</sub> = 1.65 V                                                              | -                                         | 0.08               | 0.45                   | V    |
|                       |                           | I <sub>O</sub> = 8 mA; V <sub>CC</sub> = 2.3 V                                                               | -                                         | 0.14               | 0.3                    | V    |
|                       |                           | $I_{O}$ = 12 mA; $V_{CC}$ = 2.7 V                                                                            | -                                         | 0.19               | 0.4                    | V    |
|                       |                           | I <sub>O</sub> = 24 mA; V <sub>CC</sub> = 3.0 V                                                              | -                                         | 0.37               | 0.55                   | V    |
|                       |                           | $I_{\rm O}$ = 32 mA; $V_{\rm CC}$ = 4.5 V                                                                    | -                                         | 0.43               | 0.55                   | V    |
| l <sub>l</sub>        | input leakage current     | $V_{I}$ = 5.5 V or GND; $V_{CC}$ = 0 V to 5.5 V                                                              | -                                         | ±0.1               | ±1                     | μA   |
| I <sub>OFF</sub>      | power-off leakage current | $V_{\rm I}$ or $V_{\rm O}$ = 5.5 V; $V_{\rm CC}$ = 0 V                                                       | -                                         | ±0.1               | ±2                     | μA   |
| I <sub>CC</sub>       | supply current            | $V_{I}$ = 5.5 V or GND;<br>$V_{CC}$ = 1.65 V to 5.5 V; $I_{O}$ = 0 A                                         | -                                         | 0.1                | 4                      | μA   |
| ΔI <sub>CC</sub>      | additional supply current | per pin; V <sub>I</sub> = V <sub>CC</sub> - 0.6 V;<br>V <sub>CC</sub> = 2.3 V to 5.5 V; I <sub>O</sub> = 0 A | -                                         | 5                  | 500                    | μA   |
| Cı                    | input capacitance         |                                                                                                              | -                                         | 2.5                | -                      | pF   |

74LVC2G00 Product data sheet

### Nexperia

## 74LVC2G00

#### Dual 2-input NAND gate

| Symbol           | Parameter                 | Conditions                                                                                                   | Min                                       | Typ <sup>[1]</sup> | Max                  | Unit |
|------------------|---------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------|--------------------|----------------------|------|
| $T_{amb} = -4$   | 0 °C to +125 °C           |                                                                                                              |                                           |                    |                      |      |
| VIH              | HIGH-level input voltage  | V <sub>CC</sub> = 1.65 V to 1.95 V                                                                           | 0.65 x V <sub>CC</sub>                    | -                  | -                    | V    |
|                  |                           | $V_{CC}$ = 2.3 V to 2.7 V                                                                                    | 1.7                                       | -                  | -                    | V    |
|                  |                           | V <sub>CC</sub> = 2.7 V to 3.6 V                                                                             | 2.0                                       | -                  | -                    | V    |
|                  |                           | V <sub>CC</sub> = 4.5 V to 5.5 V                                                                             | $0.7 \mathrm{x} \mathrm{V}_{\mathrm{CC}}$ | -                  | -                    | V    |
| V <sub>IL</sub>  | LOW-level input voltage   | V <sub>CC</sub> = 1.65 V to 1.95 V                                                                           | -                                         | -                  | $0.35 \times V_{CC}$ | V    |
|                  |                           | V <sub>CC</sub> = 2.3 V to 2.7 V                                                                             | -                                         | -                  | 0.7                  | V    |
|                  |                           | V <sub>CC</sub> = 2.7 V to 3.6 V                                                                             | -                                         | -                  | 0.8                  | V    |
|                  |                           | V <sub>CC</sub> = 4.5 V to 5.5 V                                                                             | -                                         | -                  | $0.3 \times V_{CC}$  | V    |
| V <sub>OH</sub>  | HIGH-level output voltage | $V_{I} = V_{IH} \text{ or } V_{IL}$                                                                          |                                           |                    |                      |      |
|                  |                           | $I_{\rm O}$ = -100 $\mu \text{A};$ $V_{\rm CC}$ = 1.65 V to 5.5 V                                            | V <sub>CC</sub> - 0.1                     | -                  | -                    | V    |
|                  |                           | I <sub>O</sub> = -4 mA; V <sub>CC</sub> = 1.65 V                                                             | 0.95                                      | -                  | -                    | V    |
|                  |                           | $I_{\rm O}$ = -8 mA; $V_{\rm CC}$ = 2.3 V                                                                    | 1.7                                       | -                  | -                    | V    |
|                  |                           | $I_{\rm O}$ = -12 mA; $V_{\rm CC}$ = 2.7 V                                                                   | 1.9                                       | -                  | -                    | V    |
|                  |                           | I <sub>O</sub> = -24 mA; V <sub>CC</sub> = 3.0 V                                                             | 2.0                                       | -                  | -                    | V    |
|                  |                           | I <sub>O</sub> = -32 mA; V <sub>CC</sub> = 4.5 V                                                             | 3.4                                       | -                  | -                    | V    |
| V <sub>OL</sub>  | LOW-level output voltage  | $V_{I} = V_{IH} \text{ or } V_{IL}$                                                                          |                                           |                    |                      |      |
|                  |                           | $I_{O}$ = 100 $\mu A;$ $V_{CC}$ = 1.65 V to 5.5 V                                                            | -                                         | -                  | 0.1                  | V    |
|                  |                           | I <sub>O</sub> = 4 mA; V <sub>CC</sub> = 1.65 V                                                              | -                                         | -                  | 0.70                 | V    |
|                  |                           | I <sub>O</sub> = 8 mA; V <sub>CC</sub> = 2.3 V                                                               | -                                         | -                  | 0.45                 | V    |
|                  |                           | $I_{\rm O}$ = 12 mA; $V_{\rm CC}$ = 2.7 V                                                                    | -                                         | -                  | 0.60                 | V    |
|                  |                           | I <sub>O</sub> = 24 mA; V <sub>CC</sub> = 3.0 V                                                              | -                                         | -                  | 0.80                 | V    |
|                  |                           | $I_{\rm O}$ = 32 mA; $V_{\rm CC}$ = 4.5 V                                                                    | -                                         | -                  | 0.80                 | V    |
| l <sub>l</sub>   | input leakage current     | $V_{I}$ = 5.5 V or GND; $V_{CC}$ = 0 V to 5.5 V                                                              | -                                         | -                  | ±1                   | μA   |
| I <sub>OFF</sub> | power-off leakage current | $V_{\rm I}$ or $V_{\rm O}$ = 5.5 V; $V_{\rm CC}$ = 0 V                                                       | -                                         | -                  | ±2                   | μA   |
| I <sub>CC</sub>  | supply current            | $V_{I} = 5.5 V \text{ or GND};$<br>$V_{CC} = 1.65 V \text{ to } 5.5 V; I_{O} = 0 \text{ A}$                  | -                                         | -                  | 4                    | μA   |
| ΔI <sub>CC</sub> | additional supply current | per pin; V <sub>I</sub> = V <sub>CC</sub> - 0.6 V;<br>V <sub>CC</sub> = 2.3 V to 5.5 V; I <sub>O</sub> = 0 A | -                                         | -                  | 500                  | μA   |

[1] All typical values are measured at  $T_{amb}$  = 25 °C.

#### **Dynamic characteristics** 11

#### Table 8. Dynamic characteristics

Voltages are referenced to GND (ground 0 V); for test circuit see Figure 9.

| Symbol          | Parameter                     | Conditions                                       | -40 | °C to +85          | 5 °C | -40 °C to | +125 °C | Unit |
|-----------------|-------------------------------|--------------------------------------------------|-----|--------------------|------|-----------|---------|------|
|                 |                               |                                                  | Min | Typ <sup>[1]</sup> | Мах  | Min       | Max     |      |
| t <sub>pd</sub> | propagation delay             | nA, nB to nY; see Figure 8                       | ]   |                    |      |           |         |      |
|                 |                               | V <sub>CC</sub> = 1.65 V to 1.95 V               | 1.2 | 3.5                | 8.6  | 1.2       | 10.8    | ns   |
|                 |                               | $V_{CC}$ = 2.3 V to 2.7 V                        | 0.7 | 2.3                | 4.8  | 0.7       | 6.0     | ns   |
|                 |                               | V <sub>CC</sub> = 2.7 V                          | 0.7 | 3.0                | 5.6  | 0.7       | 7.0     | ns   |
|                 |                               | V <sub>CC</sub> = 3.0 V to 3.6 V                 | 0.7 | 2.2                | 4.3  | 0.7       | 5.4     | ns   |
|                 |                               | $V_{CC}$ = 4.5 V to 5.5 V                        | 0.5 | 1.8                | 3.3  | 0.5       | 4.2     | ns   |
| C <sub>PD</sub> | power dissipation capacitance | per gate; $V_I = GND$ to $V_{CC}$ <sup>[3]</sup> | ] _ | 14                 | -    | -         | -       | pF   |

Typical values are measured at nominal  $V_{CC}$  and at  $T_{amb}$  = 25 °C. [1]

- [2]
- $t_{pd}$  is the same as  $t_{PLH}$  and  $t_{PHL}$  $C_{PD}$  is used to determine the dynamic power dissipation (P\_D in  $\mu$ W). [3]  $P_{D} = C_{PD} \times V_{CC}^{2} \times f_{i} \times N + \sum (C_{L} \times V_{CC}^{2} \times f_{o}) \text{ where:}$  $f_i$  = input frequency in MHz;  $f_o$  = output frequency in MHz;

 $C_{L}$  = output load capacitance in pF;

 $V_{CC}$  = supply voltage in V;

N = number of inputs switching;

 $\sum (C_L \times V_{CC}^2 \times f_0)$  = sum of outputs.

#### 11.1 Waveforms and test circuit



Measurement points are given in Table 9.

 $V_{\text{OL}}$  and  $V_{\text{OH}}$  are typical output voltage levels that occur with the output load.

Figure 8. Input (nA, nB) to output (nY) propagation delays

**Dual 2-input NAND gate** 

#### Table 9. Measurement points

| Supply voltage   | Input                 | Output                |
|------------------|-----------------------|-----------------------|
| V <sub>cc</sub>  | V <sub>M</sub>        | V <sub>M</sub>        |
| 1.65 V to 1.95 V | 0.5 x V <sub>CC</sub> | 0.5 x V <sub>CC</sub> |
| 2.3 V to 2.7 V   | 0.5 x V <sub>CC</sub> | 0.5 x V <sub>CC</sub> |
| 2.7 V            | 1.5 V                 | 1.5 V                 |
| 3.0 V to 3.6 V   | 1.5 V                 | 1.5 V                 |
| 4.5 V to 5.5 V   | 0.5 x V <sub>CC</sub> | 0.5 x V <sub>CC</sub> |



Test data is given in Table 10.

Definitions for test circuit:

R<sub>L</sub> = Load resistance.

C<sub>L</sub> = Load capacitance including jig and probe capacitance.

 $R_T$  = Termination resistance should be equal to output impedance  $Z_o$  of the pulse generator.

V<sub>EXT</sub> = Test voltage for switching times.

Figure 9. Test circuit for measuring switching times

#### Table 10. Test data

| Supply voltage   | Input           |                                 | Load  |       | V <sub>EXT</sub>                    |
|------------------|-----------------|---------------------------------|-------|-------|-------------------------------------|
| V <sub>cc</sub>  | VI              | t <sub>r</sub> , t <sub>f</sub> | CL    | RL    | t <sub>PLH</sub> , t <sub>PHL</sub> |
| 1.65 V to 1.95 V | V <sub>CC</sub> | ≤ 2.0 ns                        | 30 pF | 1 kΩ  | open                                |
| 2.3 V to 2.7 V   | V <sub>CC</sub> | ≤ 2.0 ns                        | 30 pF | 500 Ω | open                                |
| 2.7 V            | 2.7 V           | ≤ 2.5 ns                        | 50 pF | 500 Ω | open                                |
| 3.0 V to 3.6 V   | 2.7 V           | ≤ 2.5 ns                        | 50 pF | 500 Ω | open                                |
| 4.5 V to 5.5 V   | V <sub>CC</sub> | ≤ 2.5 ns                        | 50 pF | 500 Ω | open                                |

001aae235

74LVC2G00 Dual 2-input NAND gate

## 12 Package outline

| SOP8      | : plas          | tic thi        | in shr         | ink sr   | nall o         | utline       | pack             | age; 8           | lead   | s; boc         | ly wic      | lth 3 n                  | nm; le       | ead le    | ngth (                        | ).5 mr           | n S      | OT50   |
|-----------|-----------------|----------------|----------------|----------|----------------|--------------|------------------|------------------|--------|----------------|-------------|--------------------------|--------------|-----------|-------------------------------|------------------|----------|--------|
|           |                 |                |                | — D -    |                |              |                  |                  |        |                |             | E<br>+<br>H <sub>E</sub> |              |           |                               | MA               |          |        |
|           |                 |                | 8              | z        |                | 5<br>4       | <b>v</b> (M)     |                  |        |                | (<br>↓<br>↓ | )                        | <b> -</b> −1 | (<br>Lp - | (A3)<br>+<br>+<br>+<br>+<br>0 |                  |          |        |
|           |                 |                |                |          |                | 0            |                  |                  | 2.5    |                |             | 5 mm                     |              |           |                               |                  |          |        |
|           |                 |                |                |          |                |              |                  |                  | scale  |                |             |                          |              |           |                               |                  |          |        |
| IMENS     | IONS (n         | nm are         | the orig       | inal din | nension        | s)           |                  |                  |        |                |             |                          |              |           |                               |                  |          | -      |
| UNIT      | A<br>max.       | А <sub>1</sub> | A <sub>2</sub> | Α3       | ь <sub>р</sub> | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | e      | Η <sub>E</sub> | L           | Lp                       | v            | w         | у                             | Z <sup>(1)</sup> | θ        |        |
| mm        | 1.1             | 0.15<br>0.00   | 0.95<br>0.75   | 0.25     | 0.38<br>0.22   | 0.18<br>0.08 | 3.1<br>2.9       | 3.1<br>2.9       | 0.65   | 4.1<br>3.9     | 0.5         | 0.47<br>0.33             | 0.2          | 0.13      | 0.1                           | 0.70<br>0.35     | 8°<br>0° |        |
| lote      | c or meta       | al protru      | sions of       | 0.15 m   | m maxin        | num per      | side are         | e not inc        | luded. | -              |             |                          |              | -         | -                             |                  | -        | -      |
|           |                 |                |                |          |                |              |                  | RENCE            |        |                |             |                          |              | EURO      |                               |                  | SUE D    | A.T.E. |
| . Plastic | JTLINE          |                |                |          |                |              |                  |                  | JEITA  |                |             |                          |              | PROJE     | CTION                         | 1 13             | JOUED    | - 1 E  |
| . Plastio | UTLINE<br>RSION |                | IE             | C        |                | JEDE         | C                |                  | JEILA  |                |             |                          |              |           | ] ()                          |                  |          |        |

#### **Dual 2-input NAND gate**



#### **Dual 2-input NAND gate**



#### Nexperia

74LVC2G00

Dual 2-input NAND gate



**Dual 2-input NAND gate** 



#### **Dual 2-input NAND gate**



#### **Dual 2-input NAND gate**



#### **Dual 2-input NAND gate**



## **13 Abbreviations**

| Table 11. Abbreviations |                                         |  |  |  |  |  |
|-------------------------|-----------------------------------------|--|--|--|--|--|
| Acronym                 | Description                             |  |  |  |  |  |
| CMOS                    | Complementary Metal-Oxide Semiconductor |  |  |  |  |  |
| DUT                     | Device Under Test                       |  |  |  |  |  |
| ESD                     | ElectroStatic Discharge                 |  |  |  |  |  |
| HBM                     | Human Body Model                        |  |  |  |  |  |
| MM                      | Machine Model                           |  |  |  |  |  |
| TTL                     | Transistor-Transistor Logic             |  |  |  |  |  |

### 14 Revision history

#### Table 12. Revision history

| Document ID    | Release date                                               | Data sheet status                                                                                                       | Change notice        | Supersedes       |
|----------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------|------------------|
| 74LVC2G00 v.15 | 20170703                                                   | Product data sheet                                                                                                      | -                    | 74LVC2G00 v.14   |
| Modifications: | Nexperia.<br>• Legal texts hav<br>• <u>Figure 17</u> : Pac | his data sheet has been redesi<br>e been adapted to the new cor<br>kage outline drawing for SOT1<br>4LVC2G00GD removed. | npany name where a   |                  |
| 74LVC2G00 v.14 | 20161212                                                   | Product data sheet                                                                                                      | -                    | 74LVC2G00 v.13   |
| Modifications: | • <u>Table 7</u> : The m                                   | aximum limits for leakage curre                                                                                         | ent and supply curre | nt have changed. |
| 74LVC2G00 v.13 | 20161028                                                   | Product data sheet                                                                                                      | -                    | 74LVC2G00 v.12   |
| Modifications: | <ul> <li>Added type null</li> </ul>                        | mber 74LVC2G00GX (SOT123                                                                                                | 3/X2SON8)            |                  |
| 74LVC2G00 v.12 | 20130408                                                   | Product data sheet                                                                                                      | -                    | 74LVC2G00 v.11   |
| Modifications: | For type number                                            | er 74LVC2G00GD XSON8U ha                                                                                                | as changed to XSON   | 18.              |
| 74LVC2G00 v.11 | 20120622                                                   | Product data sheet                                                                                                      | -                    | 74LVC2G00 v.10   |
| Modifications: | For type number                                            | er 74LVC2G00GM the SOT co                                                                                               | de has changed to S  | ОТ902-2.         |
| 74LVC2G00 v.10 | 20111130                                                   | Product data sheet                                                                                                      | -                    | 74LVC2G00 v.9    |
| Modifications: | <ul> <li>Legal pages up</li> </ul>                         | odated.                                                                                                                 |                      |                  |
| 74LVC2G00 v.9  | 20100608                                                   | Product data sheet                                                                                                      | -                    | 74LVC2G00 v.8    |
| 74LVC2G00 v.8  | 20091026                                                   | Product data sheet                                                                                                      | -                    | 74LVC2G00 v.7    |
| 74LVC2G00 v.7  | 20080610                                                   | Product data sheet                                                                                                      | -                    | 74LVC2G00 v.6    |
| 74LVC2G00 v.6  | 20080220                                                   | Product data sheet                                                                                                      | -                    | 74LVC2G00 v.5    |
| 74LVC2G00 v.5  | 20070904                                                   | Product data sheet                                                                                                      | -                    | 74LVC2G00 v.4    |
| 74LVC2G00 v.4  | 20060515                                                   | Product data sheet                                                                                                      | -                    | 74LVC2G00 v.3    |
| 74LVC2G00 v.3  | 20050201                                                   | Product specification                                                                                                   | -                    | 74LVC2G00 v.2    |
| 74LVC2G00 v.2  | 20040923                                                   | Product specification                                                                                                   | -                    | 74LVC2G00 v.1    |
| 74LVC2G00 v.1  | 20031117                                                   | Product specification                                                                                                   | -                    | -                |
|                |                                                            | · ·                                                                                                                     |                      |                  |

## 15 Legal information

#### 15.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

Please consult the most recently issued document before initiating or completing a design. [1]

The term 'short data sheet' is explained in section "Definitions".

[2] [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nexperia.com.

#### **15.2 Definitions**

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 15.3 Disclaimers

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia. In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia

Right to make changes - Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use - Nexperia products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Nexperia product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale - Nexperia products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nexperia.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Nexperia products by customer

No offer to sell or license - Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Export control — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

## 74LVC2G00 Dual 2-input NAND gate

Non-automotive qualified products — Unless this data sheet expressly states that this specific Nexperia product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. Nexperia accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without Nexperia's warranty of the product for such automotive applications, use and specifications beyond Nexperia's specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies Nexperia for any liability, damages or failed product claims resulting from customer

design and use of the product for automotive applications beyond Nexperia's standard warranty and Nexperia's product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### **15.4 Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### Nexperia

## 74LVC2G00 Dual 2-input NAND gate

#### Contents

| 1    | General description              | 1  |
|------|----------------------------------|----|
| 2    | Features and benefits            | 1  |
| 3    | Ordering information             | 1  |
| 4    | Marking                          | 2  |
| 5    | Functional diagram               | 2  |
| 6    | Pinning information              |    |
| 6.1  | Pinning                          |    |
| 6.2  | Pin description                  | 4  |
| 7    | Functional description           | 4  |
| 8    | Limiting values                  | 5  |
| 9    | Recommended operating conditions | 5  |
| 10   | Static characteristics           | 6  |
| 11   | Dynamic characteristics          | 8  |
| 11.1 | Waveforms and test circuit       | 8  |
| 12   | Package outline                  | 10 |
| 13   | Abbreviations                    | 18 |
| 14   | Revision history                 | 18 |
| 15   | Legal information                | 19 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© Nexperia B.V. 2017.

All rights reserved.

For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com

Date of release: 3 July 2017 Document identifier: 74LVC2G00

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Logic Gates category:

Click to view products by Nexperia manufacturer:

Other Similar products are found below :

74HC85N NLV7SZ58DFT2G NLVHC1G08DFT1G CD4068BE NL17SG32P5T5G NL17SG86DFT2G NLV14001UBDR2G NLX1G11AMUTCG NLX1G97MUTCG 74LS38 74LVC32ADTR2G MC74HCT20ADTR2G NLV17SZ00DFT2G NLV74HC02ADR2G 74HC32S14-13 74LS133 74LVC1G86Z-7 74LVC2G08RA3-7 NLV74HC14ADR2G NLV74HC20ADR2G NLVVHC1G09DFT1G NLX2G86MUTCG 74LVC2G02HD4-7 NLU1G00AMUTCG 74LVC2G32RA3-7 74LVC2G00HD4-7 NL17SG02P5T5G 74LVC2G00HK3-7 74LVC2G86HK3-7 NLX1G99DMUTWG NLVVHC1G00DFT2G NLVHC1G08DFT2G NLV7SZ57DFT2G NLV74VHC04DTR2G NLV27WZ86USG NLV27WZ00USG NLU1G86CMUTCG NLU1G08CMUTCG NL17SZ32P5T5G NL17SZ00P5T5G NL17SH02P5T5G 74AUP2G00RA3-7 NLV74HC02ADTR2G NLX1G332CMUTCG NL17SG86P5T5G NL17SZ05P5T5G NLV74VHC00DTR2G NLV27WZ86DSD NLV74HC02ADTR2G NLX1G332CMUTCG NL17SG86P5T5G NL17SZ05P5T5G NLV74VHC00DTR2G NLVVHC1G02DFT1G NL17SZ38DBVT1G NLV18SZ00DFT2G