

#### Important notice

Dear Customer,

On 7 February 2017 the former NXP Standard Product business became a new company with the tradename **Nexperia**. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS semiconductors with its focus on the automotive, industrial, computing, consumer and wearable application markets

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

Instead of <a href="http://www.nxp.com">http://www.nxp.com</a>, <a href="http://www.semiconductors.philips.com/">http://www.nxp.com</a>, <a href="http://www.nexperia.com">http://www.nexperia.com</a>, <a href="http://www.nexperia.com">http://www.nexperia.com</a>)

Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use salesaddresses@nexperia.com (email)

Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on the version, as shown below:

- © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights reserved

Should be replaced with:

- © Nexperia B.V. (year). All rights reserved.

If you have any questions related to the data sheet, please contact our nearest sales office via e-mail or telephone (details via **salesaddresses@nexperia.com**). Thank you for your cooperation and understanding,

Kind regards,

Team Nexperia

# PBLS4002Y; PBLS4002V 40 V PNP BISS loadswitch Rev. 03 — 12 February 2009 Pr

Product data sheet

#### 1. **Product profile**

# 1.1 General description

PNP low V<sub>CEsat</sub> Breakthrough In Small Signal (BISS) transistor and NPN Resistor-Equipped Transistor (RET) in one package.

Table 1. **Product overview** 

| Type number | Package |       |
|-------------|---------|-------|
|             | NXP     | JEITA |
| PBLS4002Y   | SOT363  | SC-88 |
| PBLS4002V   | SOT666  | -     |

## 1.2 Features

- Low V<sub>CEsat</sub> (BISS) and resistor-equipped transistor in one package
- Low threshold voltage (<1 V) compared to MOSFET
- Low drive power required
- Space-saving solution
- Reduction of component count

# 1.3 Applications

- Supply line switches
- Battery charger switches
- High-side switches for LEDs, drivers and backlights
- Portable equipment

#### 1.4 Quick reference data

Table 2. Quick reference data

| Symbol                                | Parameter                               | Conditions                                         | Min          | Тур | Max  | Unit |
|---------------------------------------|-----------------------------------------|----------------------------------------------------|--------------|-----|------|------|
| TR1; PNP                              | low V <sub>CEsat</sub> transistor       |                                                    |              |     |      |      |
| $V_{CEO}$                             | collector-emitter voltage               | open base                                          | -            | -   | -40  | V    |
| I <sub>C</sub>                        | collector current                       |                                                    | -            | -   | -500 | mA   |
| R <sub>CEsat</sub>                    | collector-emitter saturation resistance | $I_C = -500 \text{ mA};$<br>$I_B = -50 \text{ mA}$ | <u>[1]</u> _ | 440 | 700  | mΩ   |
| TR2; NPN resistor-equipped transistor |                                         |                                                    |              |     |      |      |
| $V_{CEO}$                             | collector-emitter voltage               | open base                                          | -            | -   | 50   | V    |



Table 2. Quick reference data ...continued

| Symbol         | Parameter               | Conditions | Min | Тур | Max | Unit      |
|----------------|-------------------------|------------|-----|-----|-----|-----------|
| I <sub>O</sub> | output current          |            | -   | -   | 100 | mA        |
| R1             | bias resistor 1 (input) |            | 3.3 | 4.7 | 6.1 | $k\Omega$ |
| R2/R1          | bias resistor ratio     |            | 0.8 | 1   | 1.2 |           |

<sup>[1]</sup> Pulse test:  $t_p \le 300 \ \mu s$ ;  $\delta \le 0.02$ .

# 2. Pinning information

Table 3. Pinning

| i iiiiiiig             |                                                                                            |                                                                                            |
|------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| Description            | Simplified outline                                                                         | Graphic symbol                                                                             |
| emitter TR1            |                                                                                            |                                                                                            |
| base TR1               | [6] [5] [4]                                                                                | 6 5 4                                                                                      |
| output (collector) TR2 |                                                                                            |                                                                                            |
| GND (emitter) TR2      |                                                                                            | R1   R2                                                                                    |
| input (base) TR2       |                                                                                            | TR1 TR2                                                                                    |
| collector TR1          | 1 2 3<br>001aab555                                                                         | 1 2 3<br>sym036                                                                            |
|                        | Description emitter TR1 base TR1 output (collector) TR2 GND (emitter) TR2 input (base) TR2 | Description emitter TR1 base TR1 output (collector) TR2 GND (emitter) TR2 input (base) TR2 |

# 3. Ordering information

Table 4. Ordering information

| Type number | Package | Package                                  |         |  |
|-------------|---------|------------------------------------------|---------|--|
|             | Name    | Description                              | Version |  |
| PBLS4002Y   | SC-88   | plastic surface-mounted package; 6 leads | SOT363  |  |
| PBLS4002V   | -       | plastic surface-mounted package; 6 leads | SOT666  |  |

# 4. Marking

Table 5. Marking codes

| Type number | Marking code <sup>[1]</sup> |
|-------------|-----------------------------|
| PBLS4002Y   | S2*                         |
| PBLS4002V   | K2                          |

[1] \* = -: made in Hong Kong

\* = p: made in Hong Kong

\* = t: made in Malaysia

\* = W: made in China

# 5. Limiting values

Table 6. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                         | Conditions                           | Min          | Max  | Unit |
|------------------|-----------------------------------|--------------------------------------|--------------|------|------|
| TR1; PNP         | low V <sub>CEsat</sub> transistor |                                      |              |      |      |
| $V_{CBO}$        | collector-base voltage            | open emitter                         | -            | -40  | V    |
| $V_{CEO}$        | collector-emitter voltage         | open base                            | -            | -40  | V    |
| $V_{EBO}$        | emitter-base voltage              | open collector                       | -            | -6   | V    |
| I <sub>C</sub>   | collector current                 |                                      | -            | -500 | mA   |
| I <sub>CM</sub>  | peak collector current            | single pulse; $t_p \le 1 \text{ ms}$ | -            | -1   | Α    |
| I <sub>B</sub>   | base current                      |                                      | -            | -50  | mA   |
| I <sub>BM</sub>  | peak base current                 | single pulse; $t_p \le 1 \text{ ms}$ | -            | -100 | mA   |
| P <sub>tot</sub> | total power dissipation           | T <sub>amb</sub> ≤ 25 °C             | <u>[1]</u> - | 200  | mW   |
| TR2; NPN         | resistor-equipped transis         | tor                                  |              |      |      |
| $V_{CBO}$        | collector-base voltage            | open emitter                         | -            | 50   | V    |
| $V_{CEO}$        | collector-emitter voltage         | open base                            | -            | 50   | V    |
| $V_{EBO}$        | emitter-base voltage              | open collector                       | -            | 10   | V    |
| $V_{I}$          | input voltage                     |                                      |              |      |      |
|                  | positive                          |                                      | -            | +30  | V    |
|                  | negative                          |                                      | -            | -10  | V    |
| Io               | output current                    |                                      | -            | 100  | mA   |
| I <sub>CM</sub>  | peak collector current            | single pulse; $t_p \le 1 \text{ ms}$ | -            | 100  | mA   |
| P <sub>tot</sub> | total power dissipation           | T <sub>amb</sub> ≤ 25 °C             | <u>[1]</u> - | 200  | mW   |
| Per device       | e                                 |                                      |              |      |      |
| P <sub>tot</sub> | total power dissipation           |                                      | -            | 300  | mW   |
| Tj               | junction temperature              |                                      | -            | 150  | °C   |
| T <sub>amb</sub> | ambient temperature               |                                      | -65          | +150 | °C   |
| T <sub>stg</sub> | storage temperature               |                                      | -65          | +150 | °C   |

<sup>[1]</sup> Device mounted on an FR4 Printed-Circuit Board (PCB), single-sided copper, tin-plated and standard footprint.

# 6. Thermal characteristics

Table 7. Thermal characteristics

| Symbol               | Parameter                                   | Conditions  | Min          | Тур | Max | Unit |
|----------------------|---------------------------------------------|-------------|--------------|-----|-----|------|
| Per device           |                                             |             |              |     |     |      |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air |              |     |     |      |
|                      | SOT363                                      |             | <u>[1]</u> _ | -   | 416 | K/W  |
|                      | SOT666                                      |             | [1][2]       | -   | 416 | K/W  |
|                      |                                             |             |              |     |     |      |

<sup>[1]</sup> Device mounted on an FR4 PCB, single-sided copper, tin-plated and standard footprint.

<sup>[2]</sup> Reflow soldering is the only recommended soldering method.

# 7. Characteristics

Table 8. Characteristics

 $T_{amb} = 25 \,^{\circ}C$  unless otherwise specified.

| Symbol             | Parameter                               | Conditions                                                                      | Min           | Тур | Max  | Unit |
|--------------------|-----------------------------------------|---------------------------------------------------------------------------------|---------------|-----|------|------|
| TR1; PNP           | low V <sub>CEsat</sub> transistor       |                                                                                 |               |     |      |      |
| I <sub>CBO</sub>   | collector-base cut-off                  | $V_{CB} = -40 \text{ V}; I_E = 0 \text{ A}$                                     | -             | -   | -100 | nΑ   |
|                    | current                                 | $V_{CB} = -40 \text{ V}; I_E = 0 \text{ A};$<br>$T_j = 150 ^{\circ}\text{C}$    | -             | -   | -50  | μΑ   |
| I <sub>EBO</sub>   | emitter-base cut-off current            | $V_{EB} = -5 \text{ V}; I_C = 0 \text{ A}$                                      | -             | -   | -100 | nA   |
| h <sub>FE</sub>    | DC current gain                         | $V_{CE} = -2 \text{ V}; I_{C} = -10 \text{ mA}$                                 | 200           | -   | -    |      |
|                    |                                         | $V_{CE} = -2 \text{ V}; I_{C} = -100 \text{ mA}$                                | <u>11</u> 150 | -   | -    |      |
|                    |                                         | $V_{CE} = -2 \text{ V}; I_{C} = -500 \text{ mA}$                                | <u>[1]</u> 40 | -   | -    |      |
| V <sub>CEsat</sub> | collector-emitter                       | $I_C = -10 \text{ mA}; I_B = -0.5 \text{ mA}$                                   | -             | -   | -50  | mV   |
|                    | saturation voltage                      | $I_C = -100 \text{ mA}; I_B = -5 \text{ mA}$                                    | -             | -   | -130 | mV   |
|                    |                                         | $I_C = -200 \text{ mA}; I_B = -10 \text{ mA}$                                   | -             | -   | -200 | mV   |
|                    |                                         | $I_C = -500 \text{ mA}; I_B = -50 \text{ mA}$                                   | <u>[1]</u> _  | -   | -350 | mV   |
| R <sub>CEsat</sub> | collector-emitter saturation resistance | $I_C = -500 \text{ mA}; I_B = -50 \text{ mA}$                                   | [1]           | 440 | 700  | mΩ   |
| $V_{BEsat}$        | base-emitter saturation voltage         | $I_C = -500 \text{ mA}; I_B = -50 \text{ mA}$                                   | [1] -         | -   | -1.2 | V    |
| $V_{BEon}$         | base-emitter<br>turn-on voltage         | $V_{CE} = -2 \text{ V}; I_{C} = -100 \text{ mA}$                                | [1] -         | -   | -1.1 | V    |
| f <sub>T</sub>     | transition frequency                    | $I_C = -100 \text{ mA}; V_{CE} = -5 \text{ V};$ $f = 100 \text{ MHz}$           | 100           | 300 | -    | MH   |
| C <sub>c</sub>     | collector capacitance                   | $V_{CB} = -10 \text{ V}; I_E = i_e = 0 \text{ A};$ $f = 1 \text{ MHz}$          | -             | -   | 10   | pF   |
| TR2; NPN           | resistor-equipped tran                  | sistor                                                                          |               |     |      |      |
| I <sub>CBO</sub>   | collector-base cut-off current          | $V_{CB} = 50 \text{ V}; I_E = 0 \text{ A}$                                      | -             | -   | 100  | nA   |
| I <sub>CEO</sub>   | collector-emitter                       | $V_{CE} = 30 \text{ V}; I_{B} = 0 \text{ A}$                                    | -             | -   | 1    | μΑ   |
|                    | cut-off current                         | $V_{CE} = 30 \text{ V}; I_{B} = 0 \text{ A};$<br>$T_{j} = 150 ^{\circ}\text{C}$ | -             | -   | 50   | μΑ   |
| I <sub>EBO</sub>   | emitter-base cut-off current            | $V_{EB} = 5 \text{ V}; I_{C} = 0 \text{ A}$                                     | -             | -   | 900  | μΑ   |
| h <sub>FE</sub>    | DC current gain                         | $V_{CE} = 5 \text{ V}; I_{C} = 10 \text{ mA}$                                   | 30            | -   | -    |      |
| $V_{CEsat}$        | collector-emitter saturation voltage    | $I_C = 10 \text{ mA}; I_B = 0.5 \text{ mA}$                                     | -             | -   | 150  | mV   |
| $V_{I(off)}$       | off-state input voltage                 | $V_{CE} = 5 \text{ V}; I_{C} = 100 \mu\text{A}$                                 | -             | 1.1 | 0.5  | ٧    |
| V <sub>I(on)</sub> | on-state input voltage                  | $V_{CE} = 0.3 \text{ V}; I_{C} = 20 \text{ mA}$                                 | 2.5           | 1.9 | -    | V    |
| R1                 | bias resistor 1 (input)                 |                                                                                 | 3.3           | 4.7 | 6.1  | kΩ   |
| R2/R1              | bias resistor ratio                     |                                                                                 | 8.0           | 1   | 1.2  |      |
| C <sub>c</sub>     | collector capacitance                   | $V_{CB} = 10 \text{ V}; I_E = i_e = 0 \text{ A};$<br>f = 1 MHz                  | -             | -   | 2.5  | pF   |

<sup>[1]</sup> Pulse test:  $t_p \le 300 \ \mu s; \ \delta \le 0.02$ .

**Product data sheet** 

Rev. 03 — 12 February 2009

4 of 11



 $V_{CE} = -2 V$ 

- (1)  $T_{amb} = 100 \, ^{\circ}C$
- (2)  $T_{amb} = 25 \, ^{\circ}C$
- (3)  $T_{amb} = -55 \,^{\circ}C$

Fig 1. TR1 (PNP): DC current gain as a function of collector current; typical values



T<sub>amb</sub> = 25 °C

Fig 2. TR1 (PNP): Collector current as a function of collector-emitter voltage; typical values





- (1)  $T_{amb} = -55 \,^{\circ}C$
- (2)  $T_{amb} = 25 \, ^{\circ}C$
- (3)  $T_{amb} = 100 \, ^{\circ}C$

Fig 3. TR1 (PNP): Base-emitter voltage as a function of collector current; typical values



 $I_{\rm C}/I_{\rm B} = 20$ 

- (1)  $T_{amb} = -55 \,^{\circ}C$
- (2)  $T_{amb} = 25 \, ^{\circ}C$
- (3)  $T_{amb} = 100 \, ^{\circ}C$

Fig 4. TR1 (PNP): Base-emitter saturation voltage as a function of collector current; typical values



$$I_{\rm C}/I_{\rm B} = 20$$

- (1)  $T_{amb} = 100 \, ^{\circ}C$
- (2)  $T_{amb} = 25 \, ^{\circ}C$
- (3)  $T_{amb} = -55 \, ^{\circ}C$

Fig 5. TR1 (PNP): Collector-emitter saturation voltage as a function of collector current; typical values



$$T_{amb} = 25 \, ^{\circ}C$$

- (1)  $I_C/I_B = 100$
- (2)  $I_C/I_B = 50$
- (3)  $I_C/I_B = 10$

Fig 6. TR1 (PNP): Collector-emitter saturation voltage as a function of collector current; typical values





- (1)  $T_{amb} = 100 \, ^{\circ}C$
- (2)  $T_{amb} = 25 \, ^{\circ}C$
- (3)  $T_{amb} = -55 \,^{\circ}C$

Fig 7. TR1 (PNP): Collector-emitter saturation resistance as a function of collector current; typical values



$$T_{amb} = 25 \, ^{\circ}C$$

- (1)  $I_C/I_B = 100$
- (2)  $I_C/I_B = 50$
- (3)  $I_C/I_B = 10$

Fig 8. TR1 (PNP): Collector-emitter saturation resistance as a function of collector current; typical values



$$V_{CE} = 5 V$$

(1) 
$$T_{amb} = 150 \, ^{\circ}C$$

(2) 
$$T_{amb} = 25 \, ^{\circ}C$$

(3)  $T_{amb} = -40 \, ^{\circ}C$ 

Fig 9. TR2 (NPN): DC current gain as a function of collector current; typical values



$$I_{\rm C}/I_{\rm B} = 20$$

(1) 
$$T_{amb} = 100 \, ^{\circ}C$$

(2) 
$$T_{amb} = 25 \, ^{\circ}C$$

(3) 
$$T_{amb} = -40 \, ^{\circ}C$$

Fig 10. TR2 (NPN): Collector-emitter saturation voltage as a function of collector current; typical values



$$V_{CE} = 0.3 \text{ V}$$

(1) 
$$T_{amb} = -40 \, ^{\circ}C$$

(2) 
$$T_{amb} = 25 \, ^{\circ}C$$

(3)  $T_{amb} = 100 \, ^{\circ}C$ 

Fig 11. TR2 (NPN): On-state input voltage as a function of collector current; typical values



$$V_{CE} = 5 V$$

(1) 
$$T_{amb} = -40 \, ^{\circ}C$$

(2) 
$$T_{amb} = 25 \, ^{\circ}C$$

(3) 
$$T_{amb} = 100 \, ^{\circ}C$$

Fig 12. TR2 (NPN): Off-state input voltage as a function of collector current; typical values

# 8. Package outline



# 9. Packing information

#### Table 9. Packing methods

The indicated -xxx are the last three digits of the 12NC ordering code.[1]

| Type number Package Description |        | Packing quantity                   |            |      | 1    |      |       |
|---------------------------------|--------|------------------------------------|------------|------|------|------|-------|
|                                 |        |                                    |            | 3000 | 4000 | 8000 | 10000 |
| PBLS4002Y                       | SOT363 | 4 mm pitch, 8 mm tape and reel; T1 | [2]        | -115 | -    | -    | -135  |
|                                 |        | 4 mm pitch, 8 mm tape and reel; T2 | <u>[3]</u> | -125 | -    | -    | -165  |
| PBLS4002V                       | SOT666 | 2 mm pitch, 8 mm tape and reel     |            | -    | -    | -315 | -     |
|                                 |        | 4 mm pitch, 8 mm tape and reel     |            | -    | -115 | -    | -     |

[1] For further information and the availability of packing methods, see Section 12.

[2] T1: normal taping

[3] T2: reverse taping

# 10. Revision history

#### Table 10. Revision history

| Document ID                                                 | Release date                                                                                 | Data sheet status                                                                                                                           | Change notice | Supersedes            |  |
|-------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------------|--|
| PBLS4002Y_PBLS4002V_3                                       | 20090212                                                                                     | Product data sheet                                                                                                                          | -             | PBLS4002Y_PBLS4002V_2 |  |
| Modifications:                                              |                                                                                              | <ul> <li>The format of this data sheet has been redesigned to comply with the new identity<br/>guidelines of NXP Semiconductors.</li> </ul> |               |                       |  |
|                                                             | <ul> <li>Legal texts have been adapted to the new company name where appropriate.</li> </ul> |                                                                                                                                             |               |                       |  |
|                                                             | • Figure 5: y-ax                                                                             | kis value unit amended                                                                                                                      |               |                       |  |
|                                                             | • Figure 6: y-ax                                                                             | kis value unit amended                                                                                                                      |               |                       |  |
| <ul> <li>Section 11 "Legal information": updated</li> </ul> |                                                                                              |                                                                                                                                             |               |                       |  |
| PBLS4002Y_PBLS4002V_2                                       | 20050719                                                                                     | Product data sheet                                                                                                                          | -             | PBLS4002Y_PBLS4002V_1 |  |
| PBLS4002Y_PBLS4002V_1                                       | 20041206                                                                                     | Product data sheet                                                                                                                          | -             | -                     |  |

# 11. Legal information

#### 11.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 11.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

### 11.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental

damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

**Limiting values** — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

#### 11.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 12. Contact information

For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a>

For sales office addresses, please send an email to: salesaddresses@nxp.com

PBLS4002Y\_PBLS4002V\_3 © NXP B.V. 2009. All rights reserved.

# 13. Contents

| 1    | Product profile           |
|------|---------------------------|
| 1.1  | General description       |
| 1.2  | Features                  |
| 1.3  | Applications 1            |
| 1.4  | Quick reference data      |
| 2    | Pinning information 2     |
| 3    | Ordering information      |
| 4    | Marking 2                 |
| 5    | Limiting values 3         |
| 6    | Thermal characteristics 3 |
| 7    | Characteristics 4         |
| 8    | Package outline 8         |
| 9    | Packing information 8     |
| 10   | Revision history9         |
| 11   | Legal information         |
| 11.1 | Data sheet status         |
| 11.2 | Definitions               |
| 11.3 | Disclaimers               |
| 11.4 | Trademarks 10             |
| 12   | Contact information       |
| 13   | Contents                  |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.



# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Bipolar Transistors - Pre-Biased category:

Click to view products by Nexperia manufacturer:

Other Similar products are found below:

RN1607(TE85L,F) DTC113EET1G DTC144ECA-TP DTC144VUAT106 MUN5241T1G BCR158WH6327XTSA1 NSBA114TDP6T5G

NSBA143ZF3T5G NSBC114YF3T5G NSBC123TF3T5G SMUN5235T1G SMUN5330DW1T1G SSVMUN5312DW1T2G

RN1303(TE85L,F) RN4605(TE85L,F) TTEPROTOTYPE79 DDTC114EUAQ-7-F EMH15T2R SMUN2214T3G SMUN5335DW1T1G

NSBC114TF3T5G NSBC143ZPDP6T5G NSVMUN5113DW1T3G SMUN5230DW1T1G SMUN5133T1G SMUN2214T1G DTC114EUA
TP NSBA144EF3T5G NSVDTA114EET1G 2SC2223-T1B-A 2SC3912-TB-E SMUN5237DW1T1G SMUN5213DW1T1G

SMUN5114DW1T1G SMUN2111T1G NSVDTC144EM3T5G DTC124ECA-TP DTC123TM3T5G DTA114ECA-TP DTA113EM3T5G

DCX115EK-7-F DTC113EM3T5G NSVMUN5135DW1T1G NSVMUN2237T1G SMUN5335DW1T2G SMUN5216DW1T1G

NSVMUN5316DW1T1G NSVMUN5312DW1T2G NSVMUN5215DW1T1G NSVMUN5213DW1T3G