PBSM5240PFH
40 V, 2 A PNP low $\mathrm{V}_{\text {CEsat }}$ (BISS) transistor with N-channel Trench MOSFET

Rev. 1 - 20 June 2012
Product data sheet

## 1. Product profile

### 1.1 General description

Combination of PNP Iow $V_{\text {CEsat }}$ Breakthrough In Small Signal (BISS) transistor and N -channel Trench Metal-Oxide Semiconductor Field- Effect Transistor (MOSFET). The device is housed in a leadless medium power DFN2020-6 (SOT1118) Surface-Mounted Device (SMD) plastic package.

### 1.2 Features and benefits

- Very low collector-emitter saturation voltage $\mathrm{V}_{\text {CEsat }}$
- High collector current capability $\mathrm{I}_{\mathrm{C}}$ and $\mathrm{I}_{\mathrm{CM}}$
- High energy efficiency due to less heat generation
- Smaller required Printed-Circuit Board (PCB) area than for conventional transistors


### 1.3 Applications

■ Load switch

- Battery-driven devices
- Power management
- Charging circuits
- Power switches (e.g. motors, fans)


### 1.4 Quick reference data

Table 1. Quick reference data

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PNP low $\mathrm{V}_{\text {CEsat }}$ (BISS) transistor |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {CEO }}$ | collector-emitter voltage | open base |  | - | - | -40 | V |
| $\mathrm{I}_{\mathrm{C}}$ | collector current |  | [1] | - |  | -1.8 | A |
| $I_{\text {CRM }}$ | repetitive peak collector current |  | [1][5] | - | - | -2 | A |
| $\mathrm{I}_{\mathrm{CM}}$ | peak collector current | single pulse; $\mathrm{t}_{\mathrm{p}} \leq 1 \mathrm{~ms}$ | [1] | - | - | -3 | A |
| $\mathrm{R}_{\text {CEsat }}$ | collector-emitter saturation resistance | $\begin{aligned} & I_{C}=-500 \mathrm{~mA} ; \\ & \mathrm{I}_{\mathrm{B}}=-50 \mathrm{~mA} \end{aligned}$ | [2] | - | 240 | 340 | $\mathrm{m} \Omega$ |

Table 1. Quick reference data ...continued

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| N-channel Trench MOSFET |  |  |  |  |  |  |

[1] Device mounted on an FR4 PCB, single-sided copper, tin-plated, mounting pad for collector $6 \mathrm{~cm}^{2}$.
[2] Pulse test: $\mathrm{t}_{\mathrm{p}} \leq 300 \mu \mathrm{~s} ; \delta \leq 0.02$.
[3] Device mounted on an FR4 PCB, single-sided copper, tin-plated, mounting pad for drain $1 \mathrm{~cm}^{2}$.
[4] Pulse test: $\mathrm{t}_{\mathrm{p}} \leq 300 \mu \mathrm{~s} ; \delta \leq 0.01$.
[5] Pulse test: $\mathrm{t}_{\mathrm{p}} \leq 20 \mathrm{~ms} ; \delta \leq 0.10$.

## 2. Pinning information

Table 2. Pinning

| Pin | Description | Simplified outline | Graphic symbol |
| :---: | :---: | :---: | :---: |
| 1 | emitter |  |  |
| 2 | base | 6 5 4 <br>    | $\begin{array}{ccc} 6,7 & 5 \\ \hline \end{array}$ |
| 3 | drain |  | $\stackrel{\Delta}{4}$ |
| 4 | source | 7 l | $\square$ |
| 5 | gate | $\square$ |  |
| 6 | collector | 1 2 3 | $\begin{array}{lll} 1 & 2 & 3,8 \end{array}$ |
| 7 | collector | Transparent top view | $017 a a 2079$ |
| 8 | drain |  |  |

## 3. Ordering information

Table 3. Ordering information

| Type number | Package |  |  |
| :--- | :--- | :--- | :--- |
|  | Name | Description | Version |
| PBSM5240PFH | DFN2020-6 | plastic thermal enhanced ultra thin small outline <br> package; no leads; 6 terminals; body $2 \times 2 \times 0.65 \mathrm{~mm}$ | SOT1118 |

4. Marking

Table 4. Marking code

| Type number | Marking code |
| :--- | :--- |
| PBSM5240PFH | $1 T$ |

## 5. Limiting values

Table 5. Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PNP low $\mathrm{V}_{\text {CEsat }}$ (BISS) transistor |  |  |  |  |  |
| $\mathrm{V}_{\text {CbO }}$ | collector-base voltage | open emitter | - | -40 | V |
| $V_{\text {CEO }}$ | collector-emitter voltage | open base | - | -40 | V |
| $V_{\text {Ebo }}$ | emitter-base voltage | open collector | - | -5 | V |
| $\mathrm{I}_{\mathrm{C}}$ | collector current |  | [1] - | -1.8 | A |
| $\mathrm{I}_{\text {CRM }}$ | repetitive peak collector current |  | [1][4] - | -2 | A |
| $\mathrm{I}_{\text {CM }}$ | peak collector current | single pulse; $\mathrm{t}_{\mathrm{p}} \leq 1 \mathrm{~ms}$ | [1] - | -3 | A |
| $\mathrm{I}_{\mathrm{B}}$ | base current |  | [1] - | -300 | mA |
| $\mathrm{I}_{\mathrm{BM}}$ | peak base current | single pulse; $\mathrm{t}_{\mathrm{p}} \leq 1 \mathrm{~ms}$ | [1] - | -1 | A |
| $\mathrm{P}_{\text {tot }}$ | total power dissipation | $\mathrm{T}_{\text {amb }} \leq 25^{\circ} \mathrm{C}$ | [1] - | 1.1 | W |
|  |  |  | [2] - | 1.25 | W |
| N-channel Trench MOSFET |  |  |  |  |  |
| $V_{D S}$ | drain-source voltage | $\mathrm{T}_{\text {amb }}=25^{\circ} \mathrm{C}$ | - | 30 | V |
| $V_{\text {DG }}$ | drain-gate voltage | $\begin{aligned} & \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} ; \\ & \mathrm{R}_{\mathrm{GS}}=20 \mathrm{k} \Omega \end{aligned}$ | - | 30 | V |
| $V_{\text {GS }}$ | gate-source voltage | $\mathrm{T}_{\text {amb }}=25^{\circ} \mathrm{C}$ | - | $\pm 8$ | V |
| $\mathrm{I}_{\mathrm{D}}$ | drain current | $\mathrm{V}_{G S}=10 \mathrm{~V}$ | [3] |  |  |
|  |  | $\mathrm{T}_{\text {amb }}=25^{\circ} \mathrm{C}$ | - | 660 | mA |
|  |  | $\mathrm{T}_{\text {amb }}=100^{\circ} \mathrm{C}$ | - | 420 | mA |
| $\mathrm{I}_{\mathrm{DM}}$ | peak drain current | $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} \text {; }$ <br> single pulse; $\mathrm{t}_{\mathrm{p}} \leq 10 \mu \mathrm{~s}$ | - | 3.56 | A |
| $\mathrm{P}_{\text {tot }}$ | total power dissipation | $\mathrm{T}_{\text {amb }}=25^{\circ} \mathrm{C}$ | [3] - | 760 | mW |
| Source-drain diode |  |  |  |  |  |
| Is | source current | $\mathrm{T}_{\text {amb }}=25^{\circ} \mathrm{C}$ | - | 660 | mA |
| Per device |  |  |  |  |  |
| $\mathrm{T}_{\mathrm{j}}$ | junction temperature |  | - | 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {amb }}$ | ambient temperature |  | -55 | +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }}$ | storage temperature |  | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |

[1] Device mounted on an FR4 PCB, single-sided copper, tin-plated, mounting pad for collector $6 \mathrm{~cm}^{2}$.
[2] Device mounted on an FR4 PCB, 4-layer copper, tin-plated, mounting pad for collector $1 \mathrm{~cm}^{2}$
[3] Device mounted on an FR4 PCB, single-sided copper, tin-plated, mounting pad for drain $1 \mathrm{~cm}^{2}$.
[4] Pulse test: $\mathrm{t}_{\mathrm{p}} \leq 20 \mathrm{~ms} ; \delta \leq 0.10$.

(1) FR4 PCB, 4-layer copper, mounting pad for collector $1 \mathrm{~cm}^{2}$
(2) FR4 PCB, single-sided copper, mounting pad for collector $6 \mathrm{~cm}^{2}$
(3) FR4 PCB, single-sided copper, mounting pad for collector $1 \mathrm{~cm}^{2}$
(4) FR4 PCB, single-sided copper, standard footprint

Fig 1. BISS transistor: Power derating curves


Fig 2. MOSFET: Normalized total power dissipation as a function of solder point temperature


Fig 3. MOSFET: Normalized continuous drain current as a function of solder point temperature

$\mathrm{I}_{\mathrm{DM}}=$ single pulse
(1) $t_{p}=1 \mathrm{~ms}$
(2) $\mathrm{DC} ; \mathrm{T}_{\mathrm{sp}}=25^{\circ} \mathrm{C}$
(3) $t_{p}=10 \mathrm{~ms}$
(4) $t_{p}=100 \mathrm{~ms}$
(5) $\mathrm{DC} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; drain mounting pad $1 \mathrm{~cm}^{2}$

Fig 4. MOSFET: Safe operating area; junction to ambient; continuous and peak drain currents as a function of drain-source voltage

## 6. Thermal characteristics

Table 6. Thermal characteristics

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| PNP low V $_{\text {CEsat }}$ (BISS) transistor |  |  |  |  |  |  |

[1] Device mounted on an FR4 PCB, single-sided copper, tin-plated, mounting pad for collector $6 \mathrm{~cm}^{2}$.
[2] Device mounted on an FR4 PCB, 4-layer copper, tin-plated, mounting pad for collector $1 \mathrm{~cm}^{2}$.
[3] Device mounted on an FR4 PCB, single-sided copper, tin-plated, mounting pad for drain $1 \mathrm{~cm}^{2}$.


FR4 PCB, single-sided copper, standard footprint
Fig 5. PNP transistor: Transient thermal impedance from junction to ambient as a function of pulse duration; typical values


Fig 6. PNP transistor: Transient thermal impedance from junction to ambient as a function of pulse duration; typical values


FR4 PCB, single-sided copper, mounting pad for collector $6 \mathrm{~cm}^{2}$
Fig 7. PNP transistor: Transient thermal impedance from junction to ambient as a function of pulse duration; typical values


FR4 PCB, 4-layer copper, mounting pad for collector $1 \mathrm{~cm}^{2}$
Fig 8. PNP transistor: Transient thermal impedance from junction to ambient as a function of pulse duration; typical values


FR4 PCB, single-sided copper, mounting pad for drain $1 \mathrm{~cm}^{2}$
Fig 9. MOSFET: Transient thermal impedance from junction to ambient as a function of pulse duration; typical values

## 7. Characteristics

Table 7. Characteristics for PNP low $\mathrm{V}_{\text {CEsat }}$ transistor
$T_{\text {amb }}=25^{\circ} \mathrm{C}$ unless otherwise specified.

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {cbo }}$ | collector-base cut-off current | $\mathrm{V}_{\mathrm{CB}}=-30 \mathrm{~V} ; \mathrm{I}_{\mathrm{E}}=0 \mathrm{~A}$ | - | - | -100 | nA |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CB}}=-30 \mathrm{~V} ; \mathrm{I}_{\mathrm{E}}=0 \mathrm{~A} ; \\ & \mathrm{T}_{\mathrm{j}}=150^{\circ} \mathrm{C} \end{aligned}$ | - | - | -50 | $\mu \mathrm{A}$ |
| $I_{\text {ces }}$ | collector-emitter cut-off current | $\mathrm{V}_{C E}=-30 \mathrm{~V} ; \mathrm{I}_{\mathrm{B}}=0 \mathrm{~A}$ | - | - | -100 | nA |
| $I_{\text {ebo }}$ | emitter-base cut-off current | $V_{E B}=-5 \mathrm{~V} ; \mathrm{I}_{\mathrm{C}}=0 \mathrm{~A}$ | - | - | -100 | nA |
| $\mathrm{h}_{\text {FE }}$ | DC current gain | $\mathrm{V}_{\text {CE }}=-5 \mathrm{~V}$ | [1] |  |  |  |
|  |  | $\mathrm{I}_{\mathrm{C}}=-1 \mathrm{~mA}$ | 100 | - | - |  |
|  |  | $\mathrm{I}_{\mathrm{C}}=-100 \mathrm{~mA}$ | 100 | - | - |  |
|  |  | $\mathrm{I}_{\mathrm{C}}=-1 \mathrm{~A}$ | 75 | - | - |  |
| $\mathrm{V}_{\text {CEsat }}$ | collector-emitter saturation voltage | $\mathrm{I}_{\mathrm{C}}=-100 \mathrm{~mA} ; \mathrm{I}_{\mathrm{B}}=-1 \mathrm{~mA}$ | [1] - | -85 | -140 | mV |
|  |  | $\mathrm{I}_{\mathrm{C}}=-500 \mathrm{~mA} ; \mathrm{I}_{\mathrm{B}}=-50 \mathrm{~mA}$ | [1] - | -120 | -170 | mV |
|  |  | $\mathrm{I}_{\mathrm{C}}=-1 \mathrm{~A} ; \mathrm{I}_{\mathrm{B}}=-100 \mathrm{~mA}$ | [1] - | -200 | -310 | mV |
| $\mathrm{R}_{\text {CEsat }}$ | collector-emitter saturation resistance | $\mathrm{I}_{\mathrm{C}}=-500 \mathrm{~mA} ; \mathrm{I}_{\mathrm{B}}=-50 \mathrm{~mA}$ | [1] - | 240 | 340 | $\mathrm{m} \Omega$ |
| $V_{\text {BEsat }}$ | base-emitter saturation voltage | $\mathrm{I}_{\mathrm{C}}=-1 \mathrm{~A} ; \mathrm{I}_{\mathrm{B}}=-100 \mathrm{~mA}$ | [1] - | - | -1.1 | V |
| $V_{\text {BEon }}$ | base-emitter turn-on voltage | $\mathrm{V}_{\mathrm{CE}}=-5 \mathrm{~V} ; \mathrm{I}_{\mathrm{C}}=-1 \mathrm{~A}$ | [1] - | - | -1 | V |
| $\mathrm{f}_{\mathrm{T}}$ | transition frequency | $\begin{aligned} & \mathrm{V}_{\mathrm{CE}}=-10 \mathrm{~V} ; \mathrm{I}_{\mathrm{C}}=-50 \mathrm{~mA} ; \\ & \mathrm{f}=100 \mathrm{MHz} \end{aligned}$ | 100 | - | - | MHz |
| $\mathrm{C}_{\mathrm{c}}$ | collector capacitance | $\begin{aligned} & V_{C B}=-10 \mathrm{~V} ; \mathrm{I}_{\mathrm{E}}=\mathrm{i}_{\mathrm{e}}=0 \mathrm{~A} ; \\ & \mathrm{f}=1 \mathrm{MHz} \end{aligned}$ | - | - | 15 | pF |

[1] Pulse test: $\mathrm{t}_{\mathrm{p}} \leq 300 \mu \mathrm{~s} ; \delta \leq 0.02$.


$$
V_{C E}=-5 \mathrm{~V}
$$

(1) $\mathrm{T}_{\mathrm{amb}}=100^{\circ} \mathrm{C}$
(2) $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$
(3) $\mathrm{T}_{\mathrm{amb}}=-55^{\circ} \mathrm{C}$

Fig 10. PNP transistor: DC current gain as a function of collector current; typical values


$$
V_{C E}=-5 V
$$

(1) $\mathrm{T}_{\mathrm{amb}}=-55^{\circ} \mathrm{C}$
(2) $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$
(3) $\mathrm{T}_{\mathrm{amb}}=100^{\circ} \mathrm{C}$

Fig 12. PNP transistor: Base-emitter voltage as a function of collector current; typical values

$\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$

Fig 11. PNP transistor: Collector current as a function of collector-emitter voltage; typical values

$\mathrm{I}_{\mathrm{C}} / \mathrm{I}_{\mathrm{B}}=20$
(1) $\mathrm{T}_{\mathrm{amb}}=-55^{\circ} \mathrm{C}$
(2) $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$
(3) $\mathrm{T}_{\mathrm{amb}}=100^{\circ} \mathrm{C}$

Fig 13. PNP transistor: Base-emitter saturation voltage as a function of collector current; typical values

$\mathrm{IC}_{\mathrm{C}} / \mathrm{I}_{\mathrm{B}}=20$
(1) $\mathrm{T}_{\mathrm{amb}}=100^{\circ} \mathrm{C}$
(2) $\mathrm{T}_{\text {amb }}=25^{\circ} \mathrm{C}$
(3) $\mathrm{T}_{\text {amb }}=-55^{\circ} \mathrm{C}$

Fig 14. PNP transistor: Collector-emitter saturation voltage as a function of collector current; typical values


$$
I_{C} / I_{B}=20
$$

(1) $\mathrm{T}_{\mathrm{amb}}=100^{\circ} \mathrm{C}$
(2) $\mathrm{T}_{\text {amb }}=25^{\circ} \mathrm{C}$
(3) $\mathrm{T}_{\mathrm{amb}}=-55^{\circ} \mathrm{C}$

Fig 16. PNP transistor: Collector-emitter saturation resistance as a function of collector current; typical values

$\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$
(1) $\mathrm{IC} / \mathrm{I}_{\mathrm{B}}=100$
(2) $\mathrm{I}_{\mathrm{C}} \mathrm{I}_{\mathrm{B}}=50$
(3) $\mathrm{I}_{\mathrm{C}} / \mathrm{I}_{\mathrm{B}}=10$

Fig 15. PNP transistor: Collector-emitter saturation voltage as a function of collector current; typical values

$\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$
(1) $\mathrm{I} / \mathrm{I}_{\mathrm{B}}=100$
(2) $\mathrm{IC} \mathrm{I}_{\mathrm{B}}=50$
(3) $\mathrm{I}_{\mathrm{C}} \mathrm{I}_{\mathrm{B}}=10$

Fig 17. PNP transistor: Collector-emitter saturation resistance as a function of collector current; typical values

Table 8. Characteristics for N -channel Trench MOSFET $T_{j}=25^{\circ} \mathrm{C}$ unless otherwise specified.

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Static characteristics |  |  |  |  |  |  |
| $\mathrm{V}_{(\mathrm{BR}) \mathrm{DSS}}$ | drain-source breakdown voltage | $\mathrm{I}_{\mathrm{D}}=10 \mu \mathrm{~A} ; \mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |  |  |  |
|  |  | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | 30 | - | - | V |
|  |  | $\mathrm{T}_{\mathrm{j}}=-55^{\circ} \mathrm{C}$ | 27 | - | - | V |
| $\mathrm{V}_{\mathrm{GS} \text { (th) }}$ | gate-source threshold voltage | $\mathrm{I}_{\mathrm{D}}=250 \mu \mathrm{~A} ; \mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}$ |  |  |  |  |
|  |  | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | 0.45 | 0.7 | 0.95 | V |
|  |  | $\mathrm{T}_{\mathrm{j}}=150^{\circ} \mathrm{C}$ | 0.25 | - | - | V |
|  |  | $\mathrm{T}_{\mathrm{j}}=-55^{\circ} \mathrm{C}$ | - | - | 1.15 | V |
| $\mathrm{I}_{\text {DSS }}$ | drain leakage current | $\mathrm{V}_{\mathrm{DS}}=30 \mathrm{~V} ; \mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |  |  |  |
|  |  | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | - | - | 1 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{T}_{\mathrm{j}}=150^{\circ} \mathrm{C}$ | - | - | 100 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {GSS }}$ | gate leakage current | $\mathrm{V}_{\mathrm{GS}}= \pm 8 \mathrm{~V} ; \mathrm{V}_{\mathrm{DS}}=0 \mathrm{~V}$ | - | 10 | $\pm 100$ | nA |
| $\mathrm{R}_{\text {DSon }}$ | drain-source on-state resistance | $\mathrm{V}_{\mathrm{GS}}=4.5 \mathrm{~V} ; \mathrm{I}_{\mathrm{D}}=0.2 \mathrm{~A}$ |  |  |  |  |
|  |  | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | - | 370 | 580 | $m \Omega$ |
|  |  | $\mathrm{T}_{\mathrm{j}}=150^{\circ} \mathrm{C}$ | - | 663 | 985 | $\mathrm{m} \Omega$ |
|  |  | $\mathrm{V}_{G S}=2.5 \mathrm{~V} ; \mathrm{I}_{\mathrm{D}}=0.1 \mathrm{~A}$ | - | 440 | 690 | $\mathrm{m} \Omega$ |
|  |  | $\mathrm{V}_{\mathrm{GS}}=1.8 \mathrm{~V} ; \mathrm{I}_{\mathrm{D}}=75 \mathrm{~mA}$ | - | 540 | 920 | $m \Omega$ |
| Dynamic characteristics |  |  |  |  |  |  |
| $\mathrm{Q}_{\mathrm{G} \text { (tot) }}$ | total gate charge | $\begin{aligned} & \mathrm{I}_{\mathrm{D}}=1 \mathrm{~A} ; \mathrm{V}_{\mathrm{DS}}=15 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{GS}}=4.5 \mathrm{~V} \end{aligned}$ | - | 0.89 | - | nC |
| $\mathrm{Q}_{\mathrm{GS}}$ | gate-source charge |  | - | 0.1 | - | nC |
| $\mathrm{Q}_{\mathrm{GD}}$ | gate-drain charge |  | - | 0.2 | - | nC |
| $\mathrm{C}_{\text {iss }}$ | input capacitance | $\begin{aligned} & V_{G S}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{DS}}=25 \mathrm{~V} ; \\ & \mathrm{f}=1 \mathrm{MHz} \end{aligned}$ | - | 43 | - | pF |
| $\mathrm{C}_{\text {oss }}$ | output capacitance |  | - | 7.7 | - | pF |
| Crss | reverse transfer capacitance |  | - | 4.8 | - | pF |
| $\mathrm{t}_{\mathrm{d}(\mathrm{on})}$ | turn-on delay time | $\begin{aligned} & \mathrm{V}_{\mathrm{DS}}=15 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=15 \Omega ; \\ & \mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V} ; \mathrm{R}_{\mathrm{G}}=6 \Omega \end{aligned}$ | - | 4.0 | - | ns |
| $\mathrm{t}_{\mathrm{r}}$ | rise time |  | - | 7.5 | - | ns |
| $\mathrm{t}_{\mathrm{d} \text { (off) }}$ | turn-off delay time |  | - | 18 | - | ns |
| $\mathrm{t}_{\mathrm{f}}$ | fall time |  | - | 4.5 | - | ns |
| Source-drain diode |  |  |  |  |  |  |
| $\mathrm{V}_{\text {SD }}$ | source-drain voltage | $\mathrm{I}_{\mathrm{S}}=0.3 \mathrm{~A} ; \mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ | - | 0.76 | 1.2 | V |

[1] Pulse test: $\mathrm{t}_{\mathrm{p}} \leq 300 \mu \mathrm{~s} ; \delta \leq 0.01$.


Fig 18. MOSFET: Output characteristics: drain current as a function of drain-source voltage; typical values


$$
\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}
$$

(1) $\mathrm{V}_{\mathrm{GS}}=1.8 \mathrm{~V}$
(2) $\mathrm{V}_{\mathrm{GS}}=2.0 \mathrm{~V}$
(3) $\mathrm{V}_{G S}=2.5 \mathrm{~V}$
(4) $\mathrm{V}_{\mathrm{GS}}=3.0 \mathrm{~V}$
(5) $\mathrm{V}_{G S}=4.5 \mathrm{~V}$

Fig 20. MOSFET: Drain-source on-state resistance as a function of drain current; typical values


Fig 19. MOSFET: Subthreshold drain current as a function of gate-source voltage


$$
V_{D S}>I_{D} \times R_{D S o n}
$$

Fig 21. MOSFET: Transfer characteristics: drain current as a function of gate-source voltage; typical values


$$
a=\frac{R_{\text {DSon }}}{R_{\text {DSon }\left(25^{\circ} \mathrm{C}\right)}}
$$

Fig 22. MOSFET: Normalized drain-source on-state resistance as a function of junction temperature; typical values


Fig 24. MOSFET: Input, output and reverse transfer capacitances as a function of drain-source voltage; typical values


$$
\mathrm{I}_{\mathrm{D}}=1 \mathrm{~mA} ; \mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}
$$

Fig 23. MOSFET: Gate-source threshold voltage as a function of junction temperature


Fig 25. MOSFET: Gate-source voltage as a function of gate charge; typical values


Fig 26. MOSFET: Gate charge waveform definitions


Fig 27. MOSFET: Source current as a function of source-drain voltage; typical values

## 8. Package outline



Fig 28. Package outline DFN2020-6 (SOT1118)

## 9. Packing information

Table 9. Packing methods
The indicated $-x x x$ are the last three digits of the 12NC ordering code.[1]

| Type number | Package | Description | Packing quantity |
| :--- | :--- | :--- | :--- |
|  |  | $\mathbf{3 0 0 0}$ |  |
| PBSM5240PFH | DFN2020-6 <br> (SOT1118) | 4 mm pitch, 8 mm tape and reel | -115 |

[1] For further information and the availability of packing methods, see Section 13.

## 10. Soldering


sot1118_fr
Fig 29. Reflow soldering footprint DFN2020-6 (SOT1118)

## 11. Revision history

Table 10. Revision history

| Document ID | Release date | Data sheet status | Change notice | Supersedes |
| :--- | :--- | :--- | :--- | :--- |
| PBSM5240PFH v.1 | 20120620 | Product data sheet | - | - |

## 12. Legal information

### 12.1 Data sheet status

| Document status $[1][2]$ | Product status $[3]$ | Definition |
| :--- | :--- | :--- |
| Objective [short] data sheet | Development | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. |
| Product [short] data sheet | Production | This document contains the product specification. |

[1] Please consult the most recently issued document before initiating or completing a design.
[2] The term 'short data sheet' is explained in section "Definitions".
[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nexperia.com.

### 12.2 Definitions

Draft - The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet - A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.
Product specification - The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 12.3 Disclaimers

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia.

In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.
Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia
Right to make changes - Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use - Nexperia products are not designed authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of a Nexperia product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications - Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia
accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.
Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect.
Limiting values - Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale - Nexperia
products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nexperia.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Nexperia products by customer.
No offer to sell or license - Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Export control - This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Quick reference data - The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.
Non-automotive qualified products - Unless this data sheet expressly states that this specific Nexperia product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. Nexperia accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without Nexperia's warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond Nexperia's specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies Nexperia for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond Nexperia's standard warranty and Nexperia's product specifications.

### 12.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## 13. Contact information

For more information, please visit: http://www.nexperia.com
For sales office addresses, please send an email to: salesaddresses@nexperia.com

## 14. Contents

1 Product profile ..... 1
1.1 General description ..... 1
1.2 Features and benefits ..... 1
1.3 Applications ..... 1
1.4 Quick reference data ..... 1
2 Pinning information ..... 2
3 Ordering information. ..... 2
4 Marking ..... 2
5 Limiting values ..... 3
6 Thermal characteristics ..... 6
7 Characteristics ..... 9
8 Package outline ..... 15
9 Packing information ..... 15
10 Soldering ..... 16
11 Revision history ..... 17
12 Legal information. ..... 18
12.1 Data sheet status ..... 18
12.2 Definitions. ..... 18
12.3 Disclaimers ..... 18
12.4 Trademarks. ..... 19
13 Contact information ..... 19
14 Contents ..... 20

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for MOSFET category:
Click to view products by Nexperia manufacturer:
Other Similar products are found below :
614233C 648584F IRFD120 JANTX2N5237 2N7000 FCA20N60_F109 FDZ595PZ 2SK2545(Q,T) 405094E 423220D
TPCC8103,L1Q(CM MIC4420CM-TR VN1206L 614234A 715780A NTNS3166NZT5G SSM6J414TU,LF(T 751625C
IPS70R2K0CEAKMA1 BUK954R8-60E DMN3404LQ-7 NTE6400 SQJ402EP-T1-GE3 2SK2614(TE16L1,Q) 2N7002KW-FAI
DMN1017UCP3-7 EFC2J004NUZTDG ECH8691-TL-W FCAB21350L1 P85W28HP2F-7071 DMN1053UCP4-7 NTE221 NTE2384
NTE2903 NTE2941 NTE2945 NTE2946 NTE2960 NTE2967 NTE2969 NTE2976 NTE455 NTE6400A NTE2910 NTE2916 NTE2956
NTE2911 US6M2GTR TK10A80W,S4X(S SSM6P69NU,LF

