NPN/PNP resistor-equipped transistors;  $R1 = 10 k\Omega$ ,  $R2 = 10 k\Omega$ 

Rev. 11 — 25 September 2013

**Product data sheet** 

#### **Product profile** 1.

### **1.1 General description**

NPN/PNP Resistor-Equipped Transistors (RET) in Surface-Mounted Device (SMD) plastic packages.

#### Table 1. **Product overview**

| Type number | Package  |       | PNP/PNP    | NPN/NPN    | Package                   |
|-------------|----------|-------|------------|------------|---------------------------|
|             | Nexperia | JEITA | complement | complement | configuration             |
| PEMD3       | SOT666   | -     | PEMB11     | PEMH11     | ultra small and flat lead |
| PIMD3       | SOT457   | SC-74 | -          | -          | small                     |
| PUMD3       | SOT363   | SC-88 | PUMB11     | PUMH11     | very small                |

#### **1.2 Features and benefits**

- 100 mA output current capability
- Built-in bias resistors
- Simplifies circuit design

#### 1.3 Applications

- Low current peripheral driver
- Control of IC inputs
- Replaces general-purpose transistors in digital applications

### 1.4 Quick reference data

| Table 2.         | Quick reference data          |                     |             |     |     |      |
|------------------|-------------------------------|---------------------|-------------|-----|-----|------|
| Symbol           | Parameter                     | Conditions          | Min         | Тур | Max | Unit |
| Per trans        | istor; for the PNP transistor | (TR2) with negative | ve polarity |     |     |      |
| V <sub>CEO</sub> | collector-emitter voltage     | open base           | -           | -   | 50  | V    |
| lo               | output current                |                     | -           | -   | 100 | mA   |
| R1               | bias resistor 1 (input)       |                     | 7           | 10  | 13  | kΩ   |
| R2/R1            | bias resistor ratio           |                     | 0.8         | 1   | 1.2 |      |

- Reduces component count
  - Reduces pick and place costs
  - AEC-Q101 qualified



**NPN/PNP** resistor-equipped transistors

1

| | 2 3 006aaa143

## 2. Pinning information

| Table 3. | Pinning                |                    |                |
|----------|------------------------|--------------------|----------------|
| Pin      | Description            | Simplified outline | Graphic symbol |
| 1        | GND (emitter) TR1      |                    |                |
| 2        | input (base) TR1       | 6 5 4              |                |
| 3        | output (collector) TR2 |                    | ┃              |
| 4        | GND (emitter) TR2      |                    |                |
| 5        | input (base) TR2       |                    |                |
| 6        | output (collector) TR1 | 001aab555          |                |
|          |                        |                    |                |

### 3. Ordering information

#### Table 4. Ordering information

| Type number | Package |                                                  |         |
|-------------|---------|--------------------------------------------------|---------|
|             | Name    | Description                                      | Version |
| PEMD3       | -       | plastic surface-mounted package; 6 leads         | SOT666  |
| PIMD3       | SC-74   | plastic surface-mounted package (TSOP6); 6 leads | SOT457  |
| PUMD3       | SC-88   | plastic surface-mounted package; 6 leads         | SOT363  |

### 4. Marking

#### Table 5. Marking codes

| Type number | Marking code <sup>[1]</sup> |
|-------------|-----------------------------|
| PEMD3       | D3                          |
| PIMD3       | M7                          |
| PUMD3       | D*3                         |

[1] \* = placeholder for manufacturing site code.

NPN/PNP resistor-equipped transistors

### 5. Limiting values

| Symbol           | Parameter                    | Conditions                    | Min        | Мах  | Unit |
|------------------|------------------------------|-------------------------------|------------|------|------|
| Per transis      | stor; for the PNP transistor | (TR2) with negative           | polarity   |      |      |
| V <sub>CBO</sub> | collector-base voltage       | open emitter                  | -          | 50   | V    |
| V <sub>CEO</sub> | collector-emitter voltage    | open base                     | -          | 50   | V    |
| V <sub>EBO</sub> | emitter-base voltage         | open collector                | -          | 10   | V    |
| VI               | input voltage TR1            |                               |            |      |      |
|                  | positive                     |                               | -          | +40  | V    |
|                  | negative                     |                               | -          | -10  | V    |
|                  | input voltage TR2            |                               |            |      |      |
|                  | positive                     |                               | -          | +10  | V    |
|                  | negative                     |                               | -          | -40  | V    |
| lo               | output current               |                               | -          | 100  | mA   |
| I <sub>CM</sub>  | peak collector current       |                               | -          | 100  | mA   |
| P <sub>tot</sub> | total power dissipation      | $T_{amb} \le 25 \ ^{\circ}C$  | <u>[1]</u> |      |      |
|                  | PEMD3 (SOT666)               |                               | -          | 200  | mW   |
|                  | PIMD3 (SOT457)               |                               | -          | 250  | mW   |
|                  | PUMD3 (SOT363)               |                               | -          | 200  | mW   |
| Per device       | )                            |                               |            |      |      |
| P <sub>tot</sub> | total power dissipation      | $T_{amb} \leq 25 \ ^{\circ}C$ | <u>[1]</u> |      |      |
|                  | PEMD3 (SOT666)               |                               | -          | 300  | mW   |
|                  | PIMD3 (SOT457)               |                               | -          | 400  | mW   |
|                  | PUMD3 (SOT363)               |                               | -          | 300  | mW   |
| Tj               | junction temperature         |                               | -          | 150  | °C   |
| T <sub>amb</sub> | ambient temperature          |                               | -65        | +150 | °C   |
| T <sub>stg</sub> | storage temperature          |                               | -65        | +150 | °C   |

[1] Device mounted on an FR4 Printed-Circuit Board (PCB), single-sided copper, tin-plated and standard footprint.

**NPN/PNP** resistor-equipped transistors



### 6. Thermal characteristics

| Symbol               | Parameter                                   | Conditions  | Min        | Тур | Max | Unit |
|----------------------|---------------------------------------------|-------------|------------|-----|-----|------|
| Per trans            | sistor                                      |             |            |     |     |      |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | <u>[1]</u> |     |     |      |
|                      | PEMD3 (SOT666)                              |             | -          | -   | 625 | K/W  |
|                      | PIMD3 (SOT457)                              |             | -          | -   | 500 | K/W  |
|                      | PUMD3 (SOT363)                              |             | -          | -   | 625 | K/W  |
| Per devi             | ce                                          |             |            |     |     |      |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | <u>[1]</u> |     |     |      |
|                      | PEMD3 (SOT666)                              |             | -          | -   | 417 | K/W  |
|                      | PIMD3 (SOT457)                              |             | -          | -   | 313 | K/W  |
|                      | PUMD3 (SOT363)                              |             | -          | -   | 417 | K/W  |

[1] Device mounted on an FR4 PCB, single-sided copper, tin-plated and standard footprint.

## PEMD3; PIMD3; PUMD3

**NPN/PNP** resistor-equipped transistors



# PEMD3; PIMD3; PUMD3

**NPN/PNP** resistor-equipped transistors



NPN/PNP resistor-equipped transistors

### 7. Characteristics

| Symbol              | Parameter                               | Conditions                                                                                                                                                 | Min        | Тур | Мах | Unit |
|---------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|-----|------|
| Per trans           | istor; for the PNP tran                 | sistor (TR2) with negative p                                                                                                                               | oolarity   |     |     |      |
| I <sub>CBO</sub>    | collector-base<br>cut-off current       | $V_{CB} = 50 \text{ V}; \text{ I}_{E} = 0 \text{ A}$                                                                                                       | -          | -   | 100 | nA   |
| I <sub>CEO</sub>    | collector-emitter                       | $V_{CE} = 30 \text{ V}; \text{ I}_{B} = 0 \text{ A}$                                                                                                       | -          | -   | 1   | μA   |
|                     | cut-off current                         | $V_{CE} = 30 \text{ V}; I_B = 0 \text{ A};$<br>T <sub>j</sub> = 150 °C                                                                                     | -          | -   | 5   | μΑ   |
| I <sub>EBO</sub>    | emitter-base<br>cut-off current         | $V_{EB} = 5 V; I_C = 0 A$                                                                                                                                  | -          | -   | 400 | μΑ   |
| h <sub>FE</sub>     | DC current gain                         | $V_{CE} = 5 \text{ V}; I_{C} = 5 \text{ mA}$                                                                                                               | 30         | -   | -   |      |
| V <sub>CEsat</sub>  | collector-emitter<br>saturation voltage | $I_{C}$ = 10 mA; $I_{B}$ = 0.5 mA                                                                                                                          | -          | -   | 150 | mV   |
| V <sub>I(off)</sub> | off-state input<br>voltage              | $V_{CE} = 5 \text{ V}; \text{ I}_{C} = 100 \mu\text{A}$                                                                                                    | -          | 1.1 | 0.8 | V    |
| V <sub>I(on)</sub>  | on-state input<br>voltage               | $V_{CE} = 0.3 \text{ V}; I_{C} = 10 \text{ mA}$                                                                                                            | 2.5        | 1.8 | -   | V    |
| R1                  | bias resistor 1 (input)                 |                                                                                                                                                            | 7          | 10  | 13  | kΩ   |
| R2/R1               | bias resistor ratio                     |                                                                                                                                                            | 0.8        | 1   | 1.2 |      |
| C <sub>c</sub>      | collector capacitance                   | $\label{eq:VCB} \begin{array}{l} V_{CB} = 10 \text{ V};  \text{I}_{\text{E}} = \text{i}_{\text{e}} = 0 \text{ A}; \\ \text{f} = 1 \text{ MHz} \end{array}$ |            |     |     |      |
|                     | TR1 (NPN)                               |                                                                                                                                                            | -          | -   | 2.5 | pF   |
|                     | TR2 (PNP)                               |                                                                                                                                                            | -          | -   | 3   | pF   |
| f <sub>T</sub>      | transition frequency                    | $V_{CB} = 5 \text{ V}; \text{ I}_{C} = 10 \text{ mA};$<br>f = 100 MHz                                                                                      | <u>[1]</u> |     |     |      |
|                     | TR1 (NPN)                               |                                                                                                                                                            | -          | 230 | -   | MHz  |
|                     | TR2 (PNP)                               |                                                                                                                                                            | -          | 180 | -   | MHz  |

[1] Characteristics of built-in transistor.

## PEMD3; PIMD3; PUMD3

NPN/PNP resistor-equipped transistors



## PEMD3; PIMD3; PUMD3

**NPN/PNP** resistor-equipped transistors



## PEMD3; PIMD3; PUMD3

NPN/PNP resistor-equipped transistors



NPN/PNP resistor-equipped transistors

### 8. Test information

#### 8.1 Quality information

This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard *Q101* - *Stress test qualification for discrete semiconductors*, and is suitable for use in automotive applications.

### 9. Package outline



**NPN/PNP** resistor-equipped transistors

### **10. Soldering**



**NPN/PNP** resistor-equipped transistors



NPN/PNP resistor-equipped transistors



### NPN/PNP resistor-equipped transistors

## **11. Revision history**

| Table 9.Revision history   |                                                                                                                                                                          |                                                                                                                                                                                                                                                                                  |                                            |                            |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|----------------------------|
| Document ID                | Release date                                                                                                                                                             | Data sheet status                                                                                                                                                                                                                                                                | Change notice                              | Supersedes                 |
| PEMD3_PIMD3_<br>PUMD3 v.11 | 20130925                                                                                                                                                                 | Product data sheet                                                                                                                                                                                                                                                               | -                                          | PEMD3_PIMD3_<br>PUMD3 v.10 |
| Modifications:             | <ul> <li>Section 4 "M</li> <li>Table 6 "Limi</li> <li>Table 7 "The</li> <li>Table 8 "Cha</li> <li>Figure 1 to 3</li> <li>Figure 5 to 8</li> <li>Section 8 "Te</li> </ul> | roduct profile": updated<br>larking": updated<br>iting values": P <sub>tot</sub> updated a<br>rmal characteristics": upda<br>aracteristics": I <sub>CEO</sub> updated<br>b, 9, 10, 15 and 16: added<br>and Figure 11 to 14: upda<br>est information": added<br>Soldering": added | ted according to th<br>according to the la |                            |
|                            | Section 12 "I                                                                                                                                                            | Legal information": updated                                                                                                                                                                                                                                                      | ł                                          |                            |
| PEMD3_PIMD3_<br>PUMD3 v.10 | 20091115                                                                                                                                                                 | Product data sheet                                                                                                                                                                                                                                                               | -                                          | PEMD3_PIMD3_<br>PUMD3 v.9  |
| PEMD3_PIMD3_ PUMD3 v.9     | 20050518                                                                                                                                                                 | Product data sheet                                                                                                                                                                                                                                                               | -                                          | PEMD3_PIMD3_<br>PUMD3 v.8  |
| PEMD3_PIMD3_ PUMD3 v.8     | 20041206                                                                                                                                                                 | Product data sheet                                                                                                                                                                                                                                                               | -                                          | PEMD3_PUMD3 v.7            |

NPN/PNP resistor-equipped transistors

### 12. Legal information

#### 12.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nexperia.com">http://www.nexperia.com</a>.

#### 12.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any

representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and

customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 12.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia.

In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of Nexperia.

**Right to make changes** — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

#### Suitability for use in automotive applications — This Nexperia product has been gualified for use in automotive

applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of a Nexperia product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

#### Terms and conditions of commercial sale - Nexperia

products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nexperia.com/profile/terms">http://www.nexperia.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Nexperia products by customer.

```
PEMD3_PIMD3_PUMD3
```

#### NPN/PNP resistor-equipped transistors

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

### **13. Contact information**

For more information, please visit: http://www.nexperia.com

For sales office addresses, please send an email to: salesaddresses@nexperia.com

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

### 12.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

NPN/PNP resistor-equipped transistors

### 14. Contents

| 1    | Product profile 1         |
|------|---------------------------|
| 1.1  | General description 1     |
| 1.2  | Features and benefits 1   |
| 1.3  | Applications 1            |
| 1.4  | Quick reference data 1    |
| 2    | Pinning information 2     |
| 3    | Ordering information 2    |
| 4    | Marking 2                 |
| 5    | Limiting values 3         |
| 6    | Thermal characteristics 4 |
| 7    | Characteristics7          |
| 8    | Test information 11       |
| 8.1  | Quality information 11    |
| 9    | Package outline 11        |
| 10   | Soldering 12              |
| 11   | Revision history 15       |
| 12   | Legal information 16      |
| 12.1 | Data sheet status 16      |
| 12.2 | Definitions               |
| 12.3 | Disclaimers 16            |
| 12.4 | Trademarks 17             |
| 13   | Contact information 17    |
| 14   | Contents 18               |

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Bipolar Transistors - Pre-Biased category:

Click to view products by Nexperia manufacturer:

Other Similar products are found below :

RN1607(TE85L,F) DTC113EET1G DTC144ECA-TP DTC144VUAT106 MUN5241T1G BCR158WH6327XTSA1 NSBA114TDP6T5G NSBA143ZF3T5G NSBC114YF3T5G NSBC123TF3T5G SMUN5235T1G SMUN5330DW1T1G SSVMUN5312DW1T2G RN1303(TE85L,F) RN4605(TE85L,F) TTEPROTOTYPE79 DDTC114EUAQ-7-F EMH15T2R SMUN2214T3G SMUN5335DW1T1G NSBC114TF3T5G NSBC143ZPDP6T5G NSVMUN5113DW1T3G SMUN5230DW1T1G SMUN5133T1G SMUN2214T1G DTC114EUA-TP NSBA144EF3T5G NSVDTA114EET1G 2SC2223-T1B-A 2SC3912-TB-E SMUN5237DW1T1G SMUN5213DW1T1G SMUN5114DW1T1G SMUN2111T1G NSVDTC144EM3T5G DTC124ECA-TP DTC123TM3T5G DTA114ECA-TP DTA113EM3T5G DCX115EK-7-F DTC113EM3T5G NSVMUN5135DW1T1G NSVMUN2237T1G SMUN5335DW1T2G SMUN5216DW1T1G NSVMUN5316DW1T1G NSVMUN5312DW1T2G NSVMUN5215DW1T1G NSVMUN5213DW1T3G