

### 8-BIT SERIAL TO PARALLEL CONVERTER

### **■ GENERAL DESCRIPTION**

The **NJU3711A** is an 8-bit serial to parallel converter especially applying to MPU outport expander. It can operate from 2.4V to 5.5V.

The effective outport assignment of MPU is available as the connection between **NJU3711A** and MPU using only 4 lines.

The serial data synchronizing with 5MHz or more clock can be input to the serial data input terminal and the data are output from parallel output buffer through serial in parallel out shift register and parallel data latches.

The hysteresis input circuit realizes wide noise margin and the high drive-ability output buffer (25mA) can drive LED directly.

### **■ PACKAGE OUTLINE**



**NJU3711AV** 

### **■ FEATURES**

• 8-Bit Serial In Parallel Out

Hysteresis Input 0.5V typ at 5V
 Operating Voltage 2.4 to 5.5V
 Maximum Operating Frequency 5MHz

Output Current
 25mA at 5V, 5mA at 3V

C-MOS Technology

Package Outline SSOP14

### **■ PIN CONFIGURATION**



**NJU3711AV** 

### **■ BLOCK DIAGRAM**



# **NJU3711A**

### ■ TERMINAL DESCRIPTION

| No. | SYMBOL   | I/O | FUNCTION                                  |  |  |  |
|-----|----------|-----|-------------------------------------------|--|--|--|
| 1   | P3       | 0   |                                           |  |  |  |
| 2   | P4       | 0   | Parallel Conversion Data Output Terminals |  |  |  |
| 3   | P5       | 0   |                                           |  |  |  |
| 4   | $V_{SS}$ | -   | GND                                       |  |  |  |
| 5   | P6       | 0   |                                           |  |  |  |
| 6   | P7       | 0   | Parallel Conversion Data Output Terminals |  |  |  |
| 7   | P8       | 0   |                                           |  |  |  |
| 8   | DATA     | I   | Serial Data Input Terminal                |  |  |  |
| 9   | CLK      | I   | Clock Signal Input Terminal               |  |  |  |
| 10  | STB      | I   | Strobe Signal Input Terminal              |  |  |  |
| 11  | CLR      | I   | Clear Signal Input Terminal               |  |  |  |
| 12  | P1       | 0   | Parallal Conversion Data Output Terminals |  |  |  |
| 13  | P2       | 0   | Parallel Conversion Data Output Terminals |  |  |  |
| 14  | $V_{DD}$ | -   | Power Supply Terminal (2.4 to 5.5V)       |  |  |  |

### **■ FUNCTIONAL DESCRIPTION**

### (1) Reset

When the "L" level is input to the  $\overline{\text{CLR}}$  terminal, all latches are reset and all of parallel conversion output are "L" level.

Normally, the CLR terminal should be "H" level.

### (2) Data Transmission

In the STB terminal is "H" level and the clock signals are inputted to the CLK terminal, the serial data into the DATA terminal are shifted in the shift register synchronizing at a rising edge of the clock signal.

When the STB terminal is changed to "L" level, the data in the shift register are transferred to the latches.

Even if the STB terminal is "L" level, the input clock signal shifts the data in the shift register, therefore, the clock signal should be controlled for data order.

Furthermore, the 4 input circuits provide a hysteresis characteristics using the schmitt trigger structure to protect the noise.

| CLK    | STB | CLR | OPERATION                                                                                                                                                                                                      |
|--------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Х      | Х   | L   | All of latches are reset (the data in the shift register is no change).  All of parallel conversion outputs are "L".                                                                                           |
|        | Н   | Н   | The serial data into the DATA terminal are inputted to the shift register. In this stage, the data in the latch is not changed.                                                                                |
| L<br>H |     |     | The data in the shift register is transferred to the latch. And the data in the latch is output from the parallel conversion output terminals.                                                                 |
| f      | L   | Н   | When the clock signal is inputted into the CLK terminal in state of the STB="L" and CLR="H", the data is shifted in the shift register and latched data is also changed in accordance with the shift register. |

Note 1) X: Don't care

# **NJU3711A**

### **■ TIMING CHART**



## ■ ABSOLUTE MAXIMUM RATINGS

(Ta=25°C)

| PARAMETER                     | SYMBOL           | RAT                                         | UNIT      |      |  |
|-------------------------------|------------------|---------------------------------------------|-----------|------|--|
| Supply Voltage Range          | $V_{DD}$         | -0.5 ~ +7.0                                 |           | V    |  |
| Input Voltage Range           | VI               | $V_{SS}$ -0.5 ~ $V_{DD}$ +0.5               |           | V    |  |
| Output Voltage Range          | Vo               | V <sub>SS</sub> -0.5 ~ V <sub>DD</sub> +0.5 |           | V    |  |
| Output Current                | Io               | ±25                                         |           | Ма   |  |
| Output Short Current          | 1                | $V_0=7V$ , $V_1=0V$                         | 20 (max)  | MA   |  |
| (P1~P8 Terminals)<br>(Note 5) | I <sub>OSD</sub> | V <sub>O</sub> =0V, V <sub>I</sub> =7V      | -20 (max) | IVIA |  |
| Power Dissipation             | $P_{D}$          | 300 (SSOP)                                  |           | MW   |  |
| Operating Temperature Range   | Topr             | -25 ~ +85                                   |           | °C   |  |
| Storage Temperature Range     | Tstg             | -65 ~+150                                   |           | °C   |  |

Note 2) All voltage are relative to V<sub>SS</sub>=0V reference.

### **■ DC ELECTRICAL CHARACTERISTICS**

(V<sub>DD</sub>=2.4~5.5V, V<sub>SS</sub>=0V, Ta=25°C, unless otherwise noted)

| PARAMETER                 | SYMBOL           | CONDITION                      |                        |                    | MIN                  | TYP | MAX                | UNIT |
|---------------------------|------------------|--------------------------------|------------------------|--------------------|----------------------|-----|--------------------|------|
| Operating Voltage         | $V_{DD}$         |                                |                        |                    | 2.4                  | -   | 5.5                | V    |
| Operating Current         | I <sub>DDS</sub> | $V_{IH}=V_{DD}, V_{IL}=V_{SS}$ |                        |                    | -                    | -   | 0.1                | mA   |
| High-level Input Voltage  | V <sub>IH</sub>  |                                |                        |                    | 0.7V <sub>DD</sub>   | -   | V <sub>DD</sub>    | V    |
| Low-level Input Voltage   | V <sub>IL</sub>  |                                |                        |                    | V <sub>SS</sub>      | -   | 0.3V <sub>DD</sub> | V    |
| Input Leakage Current     | ILI              | $V_{I}=0\sim V_{DD}$           |                        |                    | -10                  | -   | 10                 | μA   |
|                           | V                | V <sub>DD</sub> =5V            | I <sub>OH</sub> =-25mA | P1~P8<br>Terminals | V <sub>DD</sub> -1.5 | 1   | $V_{DD}$           | V    |
| High-level Output Voltage |                  |                                | I <sub>OH</sub> =-15mA |                    | V <sub>DD</sub> -1.0 | -   | $V_{DD}$           |      |
| (Note 6)                  | V <sub>OHD</sub> |                                | I <sub>OH</sub> =-10mA |                    | V <sub>DD</sub> -0.5 | 1   | $V_{DD}$           |      |
|                           |                  | V <sub>DD</sub> =3V            | I <sub>OH</sub> =-5mA  |                    | V <sub>DD</sub> -0.5 | -   | $V_{DD}$           |      |
|                           |                  | V <sub>DD</sub> =5V            | I <sub>OL</sub> =+25mA | P1~P8<br>Terminals | $V_{SS}$             | -   | 1.5                | V    |
| Low-level Output Voltage  | V <sub>OLD</sub> |                                | I <sub>OL</sub> =+15mA |                    | $V_{SS}$             | -   | 0.8                |      |
| (Note 6)                  | VOLD             |                                | I <sub>OL</sub> =+10mA |                    | V <sub>SS</sub>      | -   | 0.4                |      |
|                           |                  | V <sub>DD</sub> =3V            | I <sub>OL</sub> =+5mA  |                    | V <sub>SS</sub>      | -   | 0.5                |      |

Note 6) Specified value represent output current per pin. When use, total current consideration and less than power dissipation in rating operation should be required.

Note 3) Do not exceed the absolute maximum ratings, otherwise the stress may cause a permanent damage to the IC. It is also recommended that the IC be used in the range specified in the DC electrical characteristics, or the electrical stress may cause malfunctions and impact on the reliability.

Note 4) To stabilize the IC operation, place decoupling capacitor between  $V_{DD}$  and  $V_{SS}$ .

Note 5) V<sub>DD</sub>=7V, V<sub>SS</sub>=0V, less than 1 second per pin.

# **NJU3711A**

### ■ SWITCHING CHARACTERISTICS

( $V_{DD}$ =2.4~5.5V,  $V_{SS}$ =0V, Ta=25°C, unless otherwise noted)

| PARAMETER                   | SYMBOL               | CONDITION | MIN | TYP | MAX | UNIT |
|-----------------------------|----------------------|-----------|-----|-----|-----|------|
| Set-Up Time                 | t <sub>SD</sub>      | DATA-CLK  | 20  | -   | -   | ns   |
| Hold Time                   | t <sub>HD</sub>      | CLK-DATA  | 20  | -   | -   | ns   |
| Set-Up Time                 | t <sub>SSTB</sub>    | STB-CLK   | 30  | ı   | ı   | ns   |
| Hold Time                   | t <sub>HSTB</sub>    | CLK-STB   | 30  | ı   | ı   | ns   |
| Output Delay Time           | t <sub>pd PCK</sub>  | CLK-P1~P8 | -   | -   | 100 | ns   |
|                             | t <sub>pd PSTB</sub> | STB-P1~P8 | -   | ı   | 80  | ns   |
|                             | t <sub>pd PCLR</sub> | CLR-P1~P8 | 1   |     | 80  | ns   |
| Maximum Operating Frequency | f <sub>MAX</sub>     |           | 5   | -   | -   | MHz  |

Note 7) C<sub>OUT</sub>=50pF

### ■ SWITCHING CHARACTERISTICS TEST WAVEFORM



### **■ APPLICATION CIRCUIT**



[CAUTION]
The specifications on this databook are only given for information , without any guarantee as regards either mistakes or omissions. The application circuits in this databook are application circuits in this databook are described only to show representative usages of the product and not intended for the guarantee or permission of any right including the industrial rights.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Counter Shift Registers category:

Click to view products by Nisshinbo manufacturer:

Other Similar products are found below:

74HC165N 74HC195N CD4031BE CD4034BE NLV74HC165ADTR2G 5962-9172201M2A MC74HC597ADG MC100EP142MNG MC100EP016AMNG 5962-9172201MFA TC74HC165AP(F) NTE4517B MC74LV594ADR2G 74HCT4094D-Q100J 74HCT595D,118 TPIC6C595PWG4 74VHC164MTCX CD74HC195M96 NLV74HC165ADR2G NPIC6C596ADJ NPIC6C596D-Q100,11 74HC164T14-13 STPIC6D595MTR 74HC164D.653 74HC164D.652 74HCT164D.652 74HCT164D.653 74HC4094D.653 74VHC4020FT(BJ) 74HC194D,653 74HCT164DB.118 74HCT4094D.112 74LV164DB.112 74LVC594AD.112 HEF4094BT.653 74VHC164FT(BE) 74HCT594DB.112 74HCT597DB.112 74LV164D.112 74LV165D.112 74LV4094D.112 74LV4094PW.112 CD74HC165M 74AHC594T16-13 74AHCT595T16-13 74HC164S14-13 74HC595S16-13 74AHCT595S16-13 74AHC595S16-13 74AHC594S16-13