

### MOSFET Drive Switching Regulator IC for Boost / Fly-back Converter

### FEATURES

- Current Mode Control
- Wide Operating Voltage Range 2.5 to 40V
- Nch MOFET Drive Voltage 10V typ.
- Oscillating Frequency
- External Clock Synchronization
- PWM Control
- Soft Start
- Adjustable Startup Voltage
- Over Voltage Protection
- Over Current Protection (Hiccup)
- UVLO (Undervoltage Lockout)
- Thermal Shutdown
- Standby Function
- Package MSOP10 (VSP10)\*

50kHz to 1MHz

Fixed 20ms typ.

#### MSOP10 (VSP10)<sup>\*</sup> \*Meet JEDEC MO-187-DA

### APPLICATION

- Consumer Electronics
- Industrial Instruments
- Boost Converter for Small to Middle Range Power Supplies

### ■ TYPICAL APPLICATION



New Japan Radio Co., Ltd.

### www.njr.com

### GENERAL DESCRIPTION

The NJW4142 is a MOSFET drive switching regulator IC for boost / fly-back converters that operates wide operating voltage range from 2.5V to 40V.

The internal Nch MOSFET driver circuit provides high efficiency driving, makes this device ideal for high output current applications.

The protection function is equipped pulse-by-pulse overcurrent detection to limits the switching current at overload.

The NJW4142 is suitable for boost / fly-back applications such as industrial instruments and so on.



#### BLOCK DIAGRAM VIN Q UVLO TSD Ó INTVcc 10V Reg. Start up th RUN 0 Control (Standby) டட 2MΩ } OSC S Q O GATE Control Driver 3 R FREQ C th SYNC O OCP SYNC 50kΩ \$ Current O SENSE Sense OVP COMP. Vref x 1.06 PWM ITH C -Ó GND TT FB C $\alpha$ Error AMP Slope COMP Soft Start Vref 0.8V

### ■ PIN CONFIGURATION



| PIN No. | SYMBOL | DESCRIPTION                                     |
|---------|--------|-------------------------------------------------|
| 1       | RUN    | Start up control                                |
| 2       | ITH    | Error amplifier output                          |
| 3       | FB     | Voltage feedback input                          |
| 4       | FREQ   | Oscillating frequency setting                   |
| 5       | SYNC   | External CLK input                              |
| 6       | GND    | Ground                                          |
| 7       | GATE   | Gate drive output                               |
| 8       | INTVcc | Capacitor connection pin for built-in regulator |
| 9       | VIN    | Power supply input                              |
| 10      | SENSE  | Current sense input                             |

#### ■ PRODUCT NAME INFORMATION



### ORDERING INFORMATION

| PRODUCT NAME   | PACKAGE<br>OUTLINE | RoHS | HALOGEN-<br>FREE | TERMINAL<br>FINISH | MARKING | WEIGHT<br>(mg) | MOQ<br>(pcs) |
|----------------|--------------------|------|------------------|--------------------|---------|----------------|--------------|
| NJW4142R (TE1) | MSOP10             | yes  | yes              | Sn2Bi              | 4142    | 21             | 2000         |

New Japan Radio Co., Ltd. -www.njr.com



### ■ ABSOLUTE MAXIMUM RATINGS

| PARAMETER                   | SYMBOL                  | RATINGS                          | UNIT         |  |
|-----------------------------|-------------------------|----------------------------------|--------------|--|
| Supply Voltage              | V <sub>IN</sub>         | -0.3 to +45                      | V            |  |
| INTVcc Pin Voltage          | VINTVcc                 | -0.3 to +11 <sup>(1)</sup>       | V            |  |
| INTVcc Pin Output Current   | I <sub>INTVcc</sub>     | 50                               | mA           |  |
| GATE Pin Voltage            | V <sub>GATE</sub>       | -0.3 to V <sub>INTVcc</sub> +0.3 | V            |  |
| CATE Din Dook Current       | I <sub>GATE_PEAK+</sub> | 4400 (Source)                    |              |  |
| GATE FIIT Feak Current      | I <sub>GATE_PEAK-</sub> | 4200 (Sink)                      | ША           |  |
| FB Pin Voltage              | V <sub>FB</sub>         | -0.3 to +6                       | V            |  |
| RUN Pin Voltage             | V <sub>RUN</sub>        | -0.3 to +45                      | V            |  |
| SYNC Pin Voltage            | V <sub>SYNC</sub>       | -0.3 to +6                       | V            |  |
| SENSE Pin Voltage           | V <sub>SENSE</sub>      | -0.3 to +45                      | V            |  |
| Power Dissipation (Ta=25°C) | Р                       | 560 <sup>(2)</sup>               | <u>س</u> \۸/ |  |
| MSOP10                      | ۳D                      | 780 <sup>(3)</sup>               | TTIVV        |  |
| Junction Temperature        | Tj                      | -40 to +150                      | °C           |  |
| Operating Temperature       | T <sub>opr</sub>        | -40 to +125                      | °C           |  |
| Storage Temperature         | T <sub>stg</sub>        | -50 to +150                      | °C           |  |

(1): When supply voltage is less than +11V, the absolute maximum INTVcc pin voltage is same to the supply voltage.

(2): Mounted on glass epoxy board. (76.2×114.3×1.6mm:based on EIA/JEDEC standard, 2Layers)

(3): Mounted on glass epoxy board. (76.2×114.3×1.6mm:based on EIA/JEDEC standard, 4Layers, internal Cu Area:74.2×74.2mm)

| PARAMETER                  | SYMBOL            | VALUE                                        | UNIT |
|----------------------------|-------------------|----------------------------------------------|------|
| Supply Voltage             | V <sub>IN</sub>   | 2.5 to 40                                    | V    |
| Timing Resistor            | R <sub>T</sub>    | 1.69 to 39                                   | kΩ   |
| Operating Frequency        | f <sub>OSC</sub>  | 50 to 1000                                   | kHz  |
| External Clock Input Range | f <sub>SYNC</sub> | $f_{OSC} \times 0.9$ to $f_{OSC} \times 1.7$ | kHz  |
| INTVcc Capacitor           | CINTVcc           | 0.01 to 1 (0.1µF typ.)                       | μF   |

### RECOMMENDED OPERATING CONDITION

New Japan Radio Co., Ltd. -www.njr.com



| ELECTRICAL CHARACTER      | RISTICS              | (V <sub>IN</sub> =V <sub>INTVcc</sub> =5V, V <sub>RUN</sub> =1.5V, V | V <sub>SENSE</sub> =0V, V <sub>S</sub> | <sub>SYNC</sub> =0V, R | l <sub>T</sub> =6.2kΩ, <sup>−</sup> | Гa=25°C              |
|---------------------------|----------------------|----------------------------------------------------------------------|----------------------------------------|------------------------|-------------------------------------|----------------------|
| PARAMETER                 | SYMBOL               | TEST CONDITION                                                       | MIN.                                   | TYP.                   | MAX.                                | UNIT                 |
|                           |                      |                                                                      |                                        |                        |                                     |                      |
|                           |                      |                                                                      |                                        | 0.0                    | 47                                  | mΛ                   |
| Standby Current           |                      | $V_{\rm IN} = 12$ V, $V_{\rm FB} = 0.9$ V                            |                                        | 0.9                    | 1.7                                 | A                    |
| Standby Current           | IQ_STBY              | V <sub>RUN</sub> =UV                                                 | -                                      | 10                     | 20                                  | μA                   |
| Under Voltage Lockout Blo | ck                   |                                                                      |                                        |                        |                                     |                      |
| ON Threshold Voltage      | $V_{T_ON}$           | $V_{IN}=L \rightarrow H$                                             | 2.3                                    | 2.4                    | 2.5                                 | V                    |
| OFF Threshold Voltage     | $V_{T_OFF}$          | $V_{IN}=H \rightarrow L$                                             | 2.1                                    | 2.2                    | 2.3                                 | V                    |
| Hysteresis Voltage        | V <sub>HYS</sub>     |                                                                      | 150                                    | 200                    | -                                   | mV                   |
| RUN Control Block         |                      |                                                                      |                                        |                        |                                     |                      |
| ON Threshold Voltage      | V <sub>RUN+</sub>    | $V_{RUN}=L \rightarrow H$                                            | 1.298                                  | 1.348                  | 1.398                               | V                    |
| OFF Threshold Voltage     | V <sub>RUN-</sub>    | $V_{RUN}=H \rightarrow L$                                            | 1.198                                  | 1.248                  | 1.298                               | V                    |
| Hysteresis Voltage        | V <sub>RUN_HYS</sub> |                                                                      | 50                                     | 100                    | 150                                 | mV                   |
| Input Bias Current        | I <sub>RUN</sub>     |                                                                      | _                                      | 1                      | 2                                   | μA                   |
|                           |                      |                                                                      |                                        |                        |                                     |                      |
| Error Amplifier Block     | V                    |                                                                      | -1 0%                                  | 0.8                    | ±1.0%                               | V                    |
| Input Bias Current        |                      |                                                                      | -0.1                                   |                        | 0.1                                 | ν                    |
| Over Veltage Lockout      |                      |                                                                      | 2.5                                    | 6                      | 10                                  | μ <del>Λ</del><br>0/ |
| Transconductance          | am                   |                                                                      |                                        | 650                    | -                                   | umho                 |
|                           | 9                    |                                                                      |                                        | 000                    |                                     | μιπιο                |
| Soft Start Block          |                      |                                                                      |                                        |                        |                                     |                      |
| Soft Start Time           | t <sub>ss</sub>      | V <sub>FB</sub> =0.75V                                               | 10                                     | 20                     | 30                                  | ms                   |
| Ourse Canada Dia da       |                      |                                                                      |                                        |                        |                                     |                      |
|                           |                      | -                                                                    |                                        |                        |                                     |                      |
| Voltage                   | $V_{\text{SENSE}}$   |                                                                      | -8%                                    | 150                    | +8%                                 | mV                   |
| Low Level Input Current   |                      | Verner=0V                                                            | _                                      | 2                      | 4                                   | μА                   |
| High Level Input Current  |                      | VSENSE=30V                                                           | _                                      | 0.1                    | 5                                   | <u>и</u> А           |
| COOL DOWN Time            |                      |                                                                      | _                                      | 60                     | _                                   | ms                   |
|                           | 0002                 |                                                                      |                                        |                        |                                     |                      |
| Oscillator Block          |                      |                                                                      |                                        |                        |                                     |                      |
| Oscillating Frequency     | f <sub>osc</sub>     | R <sub>T</sub> =6.2kΩ                                                | 270                                    | 300                    | 330                                 | kHz                  |
| PWM Comparator Block      |                      |                                                                      |                                        |                        |                                     |                      |
| Maximum Duty Cvcle        |                      | VER=0.7V. VITL=OPFN                                                  | 87                                     | 92                     | 97                                  | %                    |
| Minimum ON Time           | ton                  |                                                                      |                                        | 70                     | 120                                 | ne                   |
|                           | •UN_min              |                                                                      |                                        |                        | .20                                 |                      |

• New Japan Radio Co., Ltd. –



#### **ELECTRICAL CHARACTERISTICS** $(V_{\text{IN}}=V_{\text{INTVcc}}=5V, V_{\text{RUN}}=1.5V, V_{\text{SENSE}}=0V, V_{\text{SYNC}}=0V, R_{\text{T}}=6.2k\Omega, Ta=25^{\circ}C)$

| PARAMETER | SYMBOL | TEST CONDITION | MIN. | TYP. | MAX. | UNIT |   |
|-----------|--------|----------------|------|------|------|------|---|
|           |        |                |      |      |      |      | _ |

### **SYNC Control Block**

| Minimum Input Pulse Width | t <sub>SYNC_MIN</sub>    | $V_{SYNC}=0V\rightarrow 5V$ | -    | 25                   | _    | ns |
|---------------------------|--------------------------|-----------------------------|------|----------------------|------|----|
| Maximum Input Pulse Width | t <sub>SYNC_MAX</sub>    | $V_{SYNC}=0V\rightarrow 5V$ | Ι    | 0.8/f <sub>OSC</sub> | -    | ns |
| Low Level Input Voltage   | $V_{IL\_SYNC}$           |                             | 0    | -                    | 0.5  | V  |
| High Level Input Voltage  | $V_{IH\_SYNC}$           |                             | 1.2  | -                    | 5.5  | V  |
| Pull Down Resistance      | <b>R</b> <sub>SYNC</sub> |                             | -30% | 50                   | +30% | kΩ |

### LDO Block

| Output Voltage           | VINTVcc              | V <sub>IN</sub> =12V                            | 9   | 10  | 11  | V  |
|--------------------------|----------------------|-------------------------------------------------|-----|-----|-----|----|
| Dropout Voltage          | V <sub>DROPOUT</sub> | V <sub>IN</sub> =8.5V, I <sub>INTVa</sub> =20mA | 200 | 300 | 400 | mV |
| Bootstrap Mode           | I                    |                                                 |     | 10  | 20  |    |
| INTVcc Quiescent Current | INTVcc               | V <sub>RUN</sub> =0V, V <sub>SENSE</sub> =5V    | -   | 10  | 20  | μΑ |

#### **Gate Driver Block**

| High Side ON Resistance | R <sub>GATEH</sub>   | I <sub>GATE</sub> =50mA(Source) | - | 1.5 | 3.0 | Ω  |
|-------------------------|----------------------|---------------------------------|---|-----|-----|----|
| Low Side ON Resistance  | $R_{GATEL}$          | I <sub>GATE</sub> =50mA(Sink)   | - | 1.1 | 2.5 | Ω  |
| Pull Down Resistance    | R <sub>PD-GATE</sub> |                                 | _ | 500 | _   | kΩ |

• *New Japan Radio Co., Ltd.* – www.njr.com



### THERMAL CHARACTERISTICS

| PARAMETER                  | SYMBOL | VALUE              | UNIT |  |
|----------------------------|--------|--------------------|------|--|
| Junction to ambient        | Aia    | 224 <sup>(4)</sup> | °C/M |  |
| thermal resistance         | Uja    | 159 <sup>(5)</sup> | C/VV |  |
| Junction to top of package |        | 40 <sup>(4)</sup>  | °C M |  |
| characterization parameter | ψι     | 31 <sup>(5)</sup>  | C/VV |  |

(4): Mounted on glass epoxy board. (76.2×114.3×1.6mm:based on EIA/JEDEC standard, 2Layers)

(5): Mounted on glass epoxy board. (76.2×114.3×1.6mm:based on EIA/JEDEC standard, 4Layers, internal Cu Area:74.2×74.2mm)

### ■ POWER DISSIPATION vs. AMBIENT TEMPERATURE



New Japan Radio Co., Ltd. -www.njr.com



**TYPICAL APPLICATION** 

Typical Boost Converter



### Power supply from the output voltage to the IC



### Adjustable start-up voltage and soft-start circuit



















New Japan Radio Co., Ltd. www.njr.com

### PIN DISCRIPTION

| PIN NO. | PIN NAME | FUNCTION                                                                                                                                                                                                     |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | RUN      | ON/OFF control pin<br>H level input : normal operation<br>L level input or OPEN : standby<br>In addition, it is possible to set the startup voltage by dividing and inputting from the power<br>supply line. |
| 2       | ITH      | Error amplifier output pin.<br>The capacitor and resistor for phase compensation should be connected between<br>ITH pin and GND pin.                                                                         |
| 3       | FB       | This pin detects the output voltage. The output voltage is divided and input so that the FB pin voltage becomes 0.8V typ.                                                                                    |
| 4       | FREQ     | Oscillation frequency setting pin to connect the timing resistor.<br>Set the oscillation frequency between 50kHz and 1MHz.                                                                                   |
| 5       | SYNC     | When a clock signal is input from the outside, it operates at an oscillation frequency synchronized with this clock signal.                                                                                  |
| 6       | GND      | Ground pin                                                                                                                                                                                                   |
| 7       | GATE     | Output pin for Power MOSFET driving                                                                                                                                                                          |
| 8       | INTVcc   | Internal 10V regulator output pin.<br>The capacitor of $0.01\mu$ F to $1\mu$ F should be connected between INTVcc pin and GND pin.                                                                           |
| 9       | VIN      | Power supply input pin.<br>Insert a bypass capacitor close to VIN pin - GND pin in order to lower the power supply line<br>impedance.                                                                        |
| 10      | SENSE    | Current sensing pin.<br>When difference voltage between SENSE pin and GND pin exceeds 150mV typ., the over current protection operates.                                                                      |

New Japan Radio Co., Ltd. –



### FUNCTION DESCRIPTION

### 1. Basic Function

• Error Amplifier Section (Error AMP)

 $0.8V\pm1\%$  high precision reference voltage is connected to non-inverted input of this section. The output voltage can be set by connection of converter's output to inverted input of this section (FB pin).

Oscillating Circuit Section (OSC), PWM Comparator Section (PWM)

Oscillating frequency can be set by inserting resistor between the RT pin and GND.

Table1 shows example of oscillating frequency and timing resistor.

The resistor can be selected from E24 series or E96 series.

Also refer to the electrical characteristics in "Oscillating Frequency vs. Timing Resistor", and set oscillation between 50kHz and 1MHz.

| Oscillating<br>Frequency<br>(kHz) | Timing<br>Resistor<br>(kΩ) | Oscillating<br>Frequency<br>(kHz) | Timing<br>Resistor<br>(kΩ) |
|-----------------------------------|----------------------------|-----------------------------------|----------------------------|
| 50                                | 39                         | 600                               | 3                          |
| 100                               | 19.1                       | 700                               | 2.55                       |
| 200                               | 9.53                       | 800                               | 2.21                       |
| 300                               | 6.2                        | 900                               | 1.96                       |
| 400                               | 4.7                        | 1000                              | 1.69                       |
| 500                               | 3.65                       |                                   |                            |
|                                   |                            |                                   |                            |

Table 1. NJW4142 oscillating frequency and timing resistor

When the switching regulator operates at high oscillating frequency, the application can use a small inductor and capacitor. If oscillating frequency is high, consider subject to efficiency reduction of the application and a restriction by minimum ON time. Since the minimum ON time of NJW4142 designed 70ns typ., it needs to select the oscillation frequency at which the ON time of the boost application become over 70ns.

The ON time of boost converter is calculated the following formula.

$$t_{ON} = \frac{V_{OUT} - V_{IN}}{V_{OUT} \times f_{OSC}} [s]$$

When the ON time of boost application becomes below in 70ns typ., it may be occurred duty fluctuation and pulse skipping in order to maintain output voltage at a stable state.

New Japan Radio Co., Ltd.



 Driver Circuit, 10V Regulator (GATE pin, INTVcc pin) The output driver circuit is configured a totem pole type, it can efficiently drive an Nch MOSFET switching device. When the output is high level, the GATE pin voltage is clamped with 10V typ. by the internal regulator to protect gate of the Nch MOSFET.



Figure 1. Driver Circuit and GATE Pin Voltage

Although gate drive voltage output from the gate pin decrease due to decrease supply voltage, the gate pin voltage is kept gate drive voltage by bypassing the internal regulator around supply voltage 10V.

Figure 2 shows the example of the gate pin voltage vs. supply voltage characteristics.

The optimum drive ability of MOSFET depends on the oscillation frequency and the gate capacitance of MOSFET.



Figure 2. Gate Pin Voltage vs. Supply Voltage

New Japan Radio Co., Ltd.



### 2. Protection Function

Over Voltage Protection (OVP)

Prevent the overvoltage when normal control of output voltage isn't performed due to any reasons. While FB pin voltage exceeds 0.848V typ., driving of the power MOSFET is stopped.



Figure 3. OVP Timing Chart (Assumes function stop of Error AMP)

Undervoltage Lockout (UVLO)

In case of the supply voltage is low; the IC operation is stopped by the UVLO circuit.

The UVLO is released above 2.4V typ. and IC operation starts.

Then, power supply voltage decrease below 2.2V typ., IC is stopped operation by the UVLO.

There is 200mV typ. hysteresis voltage between detection and release to prevent the malfunction.

Thermal Shutdown (TSD)

When Junction temperature exceeds the 160°C typ., switching operation is stopped by internal thermal shutdown circuit. When junction temperature decreases to 145°C typ. or less, switching operation is returned with soft start function. The thermal shutdown function is a preliminary circuit to prevent thermal runaway of the IC at high temperature and not to compensate for inappropriate thermal design.

Thermal design should be designed with a margin to operate within IC junction temperature (up to 150°C).

New Japan Radio Co., Ltd.



### • Over Current Protection (OCP)

When the potential difference between the SENSE pin and the GND pin becomes 150mV typical or more, the over current protection circuit stops the switch output.

The switching current is detected by inserted current sensing resistor ( $R_{SENSE}$ ) between the SENSE pin and the GND pin. The NJW4142 contains hiccup overcurrent protection and decrease heat generation at the overload.

Then, output voltage of the switching regulator returns automatically when recovering from an abnormal state. If the overcurrent is detected continuously for 8 pulses while the FB pin voltage is 0.6V typ. or less, the overcurrent protection function turns off the MOSFET.

After stopping, NJW4142 restarts with soft start after the cool down time of 60ms typ.



Figure 4. OCP Timing Chart

The current waveform contains high frequency superimposed noises due to the parasitic elements of MOSFET, the inductor and the others.

Depending on the application, inserting RC low-pass filter between current sensing resistor ( $R_{SENSE}$ ) and the SENSE pin to prevent the malfunction due to such noise.

The time constant of RC low-pass filter should be equivalent to the spike width (T $\leq$  R  $\times$  C) as a rough guide.



Figure 5. Current Waveform and Filter Circuit

New Japan Radio Co., Ltd. www.njr.com



### 3. Additional Function

Soft Start

The output voltage rises gradually to the setting value by the soft start function.

The soft start time is 20ms typ. and it is defined as the time until error amplifier reference voltage reaches 0V to 0.75V. The soft start circuit operates under the following conditions.

- After releasing UVLO
- After restoration from thermal shutdown
- After restoration from standby state
- · After restoration from the cool down state



Figure 6. Soft Start Timing Chart

• Standby Function (RUN pin)

The standby function controls standby state by the RUN pin.

The device turns into standby mode when the input voltage at the RUN pin is below the threshold voltage (1.248V typ.). As shown in the application circuit example (startup voltage change circuit), startup voltage of input voltage can be adjusted by setting the voltage dividing resistors R3 and R4 from the power supply line.

$$V_{IN(OFF)} = 1.248 V \times \left(1 + \frac{R_3}{R_4}\right)$$
$$V_{IN(ON)} = 1.348 V \times \left(1 + \frac{R_3}{R_4}\right)$$

The internal of RUN pin is pulled down with  $2M\Omega$ , and it will be in standby mode when the pin is open. Consider the fact that  $2M\Omega$  resistors are connected in parallel and set the optimum value, when setting the R4. If standby function is not required, connect the RUN pin to the VIN pin.

New Japan Radio Co., Ltd.





INTVcc pin

The internal power supply regulator outputs 10V and supplies power to the gate driver in the NJW4142. The regulator supplies up to 50mA.

Insert a ceramic capacitor to GND nearby the INTVcc pin.

The INTVcc pin and VIN pin can be shorted directly if the input power does not exceed the absolute maximum ratings. When the INTVcc pin and VIN pin are shorted, 10µA flows to the INTVcc pin even the device is in the standby mode, Therefore, do not connect the INTVcc and the VIN pins in applications where standby current needs to be minimized. In addition, it is also necessary to insert a ceramic capacitor nearby the INTVcc pin when shorting the INTVcc pin and the VIN pin.

### External Synchronous

By inputting a square-wave to the SYNC pin, the oscillator of the NJW4142 can be synchronized to the external frequency. The square-wave needs to meet the specifications in Table 2.

|                         | Conditions                                              |
|-------------------------|---------------------------------------------------------|
| Input Frequency         | $f_{OSC}$ ×0.9 to $f_{OSC}$ ×1.7                        |
| Input Pulse Width       | 25ns to 0.8/f <sub>OSC</sub>                            |
| Input Voltage Amplitude | Over than 1.2V(High Level)<br>Less than 0.5V(Low Level) |

Table 2. Square-Wave Inputs to the SYNC Pin

Switching operation during external synchronization is triggered on the rising edge of the SYNC input signal. In order to prevent a malfunction, a delay time is provided for switching between the asynchronous operation and external synchronous operation.

Table 3 shows the delay time with respect to the oscillation frequency, and Figure 7 shows the timing chart.

| Delay Time              |                          |                           |
|-------------------------|--------------------------|---------------------------|
| f <sub>osc</sub> =50kHz | f <sub>osc</sub> =300kHz | f <sub>OSC</sub> =1000kHz |
| 80µs to 230µs           | 10μs to 40μs             | 3μs to 12μs               |
|                         |                          |                           |

Table 3. Oscillating Frequency and Delay Time



Figure 7. Switching Operation by External Synchronized Clock

New Japan Radio Co., Ltd.



### APPLICATION INFORMATION

### Inductor

Since large current flows in the inductor, it is necessary to have current capability that does not saturate. In the case of small inductor value, the peak current increases and conversion efficiency tends to decrease. The peak current is calculated by the following formula.

$$I_{IN} = \frac{V_{OUT} \times I_{OUT}}{\eta \times V_{IN}} [A]$$

$$\Delta I_{L} = \frac{(V_{OUT} - V_{IN}) \times V_{IN}}{L \times V_{OUT} \times f_{OSC}} [A]$$

 $I_{PK}=I_{IN}+\frac{\Delta I_L}{2}[A]$ 



Figure 8. Inductor Current State Transition (Continuous Conduction Mode)

In many cases, the value of the inductor is determined by input voltage, output voltage, oscillation voltage, and R<sub>SENSE</sub>. The inductor value is calculated by the following formula.

Lower Limit Value of Inductance : (4.79 V<sub>OUT</sub> -7.27 V<sub>IN</sub> )× $\frac{R_{SENSE}}{f_{OSC}}$ 

Higher Limit Value of Inductance : (26.79 V<sub>OUT</sub> -7.27 V<sub>IN</sub> )× $\frac{R_{SENSE}}{f_{OSC}}$ 

The Inductor value is the theoretical value.

This value varies depending on application specifications and applications, adjusting it on the actual device.

Setting of Output voltage

The output voltage  $V_{OUT}$  is determined by the relative resistances of R1 and R2. The currents flowing through R1 and R2 need to be sufficiently larger than the bias current of the error amplifier. The output voltage is calculated by the following formula.

$$V_{OUT} = \left[\frac{R2}{R1} + 1\right] \times V_{FB}[V]$$

New Japan Radio Co., Ltd.





Input Capacitor

Transient current depending on the frequency flows at the input section of the switching regulator.

If the power supply line impedance is high, it will lead to input voltage fluctuations and the performance of the NJW4142 cannot be fully drawn out.

Therefore, insert an input capacitor as close to the IC as possible.

A ceramic capacitor is the optimal for input capacitor.

The ripple input current is calculated by the following formula.

 $I_{RMS\_CIN}=0.3 \times \Delta I_{L}[A]$ 

Output Capacitor

The output capacitor is responsible for storing power from the inductor and for stabilizing the supply voltage to the output. To select the output capacitor, consider the characteristics of ESR (Equivalent Series Resistance), ripple current, and breakdown voltage.

The ripple voltage can be reduced by using a low ESR capacitor.

Since the capacitance of a ceramic capacitor decreases due to DC bias voltage and temperature drift, confirm the characteristics with spec sheets.

The capacitance of a ceramic capacitor is calculated by the following formula.

$$C_{OUT} = \frac{30}{V_{OUT} \times f_{OSC}} \times 10^{6} [\mu F]$$

The output ripple voltage is calculated by the following formula.

$$V_{ripple(p-p)} = ESR \times I_{PK} + \frac{I_{OUT}}{C_{OUT}} \times t_{ON} [V]$$

The effective value of ripple current is calculated by the following formula.

$$I_{\text{RMS}_{\text{COUT}}} = I_{\text{OUT}} \times \sqrt{\frac{V_{\text{OUT}} - V_{\text{IN}}}{V_{\text{IN}}}}$$
 [A]

• Power Supply, GND pin (VIN pin, GND pin)

With the switching operation, switching current flows into the IC depends on oscillation frequency. If the impedance of power supply line is high, IC performance will not be drawn out due to input voltage fluctuation. Therefore insert an input capacitor close to the VIN pin - the GND pin connection in order to lower high frequency impedance.

Catch Diode

During the OFF cycle of the power MOSFET, the power stored in the inductor flows through the catch diode into the output capacitor.

Therefore, electric current depending on the load current flows into the diode every OFF cycle.

Since a diode's forward saturation voltage and the current accumulation cause power loss, a SBD (Schottky Barrier Diode) which has a low forward saturation voltage is the most suitable.

During the ON cycle of the MOSFET, reverse voltage is applied to the diode.

Considering the margin for the withstand voltage of the diode with respect to the output voltage.

The SBD has a large increase in reverse current characteristics at high temperatures compared to general diodes.

Depending on the operating conditions of the application, efficiency may be improved by emphasizing reverse current characteristics rather than forward saturation voltage.

New Japan Radio Co., Ltd.



Switching Element

The switching element is used an Nch MOSFET specified for switching applications.

The GATE pin voltage of NJW4142 is limited to 10V typ., thus select a MOSFET with a gate-source voltage less than 10V and a sufficiently low drain-source ON resistance.

The gate drive voltage output from the GATE pin decreases as the power supply voltage of the NJW4142 becomes lower; therefore, determine MOSFET usage according to the input voltage range.

A large gate capacity leads to reduction in efficiency.

Switching loss will occur due to delay of the time rising/falling by discharging current to gate capacity.

Additionally, a parasitic inductance component may cause spike noise when the gate capacitance charge/discharge is accompanied by a rapid current change.

If the gate capacitance is small, insert a resistor between a GATE pin and a gate to limit the current moderately.

When inserting a gate resistor,  $10\Omega$  is recommended; provided that the waveform is blunted due to a resistance and the efficiency is reduced, determine the optimum value by actual machine evaluation.

<Output Voltage Spike Waveform (at V<sub>IN</sub>=5V, V<sub>OUT</sub>=12V, I<sub>OUT</sub>=2A, f<sub>OSC</sub>=300kHz)>





R<sub>GATE</sub>=0Ω

1000

Output Current: IoUT [mA]

 $R_{GATE} = 10\Omega$ 

No gate resistance

With gate resistance  $10\Omega$ 



<Efficiency Characteristics>



www.njr.com

10000



Phase Compensation design example

A switching regulator needs a feedback circuit to stabilize the output voltage.

Frequency characteristics of the application change due to inductance and output capacitor.

It is ideal phase compensation design that can obtain the maximum bandwidth while ensuring the phase margin necessary for stable operation.

For the phase compensation designs, actual machine adjustment is also important. Ultimately please select a constant while considering the application specification.

### Feedback and Stability

The feedback loop should be designed the open loop phase shift less than -180 ° at frequency where the loop gain is 0dB.

Also, the loop characteristics should have margin in consideration of ringing and immunity to oscillation during load fluctuations.

The NJW4142 can arbitrarily design the feedback circuit; it is possible to optimize the placement of Pole and Zero that are important for loop compensation.

The characteristics of the Pole and Zero are shown in Figure 9.

Pole: The gain has a slope of -20 dB/dec, and the phase shifts -90°.

Zero: The gain has a slope of +20 dB/dec, and the phase shifts +90°.

If the number of factors constituting Pole is "n", the gain phase change will also be "n"-fold.

It is the same for Zero.

The Pole and Zero are in a reciprocal relationship, if there is one factor for each Pole and Zero, they will cancel each other.



Figure 9. Pole and Zero Characteristics

New Japan Radio Co., Ltd.



### Setting of Pole and Zero

The position of the Pole and Zero are determined by the application condition and error amplifier setting. Figure 10 shows phase compensation circuit and Table 4 shows setting of Pole and Zero.



| Table 4   | Setting | of Pole | and Zero |
|-----------|---------|---------|----------|
| 1 auto 4. | Je ling |         |          |

| Symbol            | Calculating formula                                                               | Setting example                                                    | Description                                                                                                                                                                                                                                                                                                        |
|-------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f <sub>P1</sub>   | $f_{P1} = \frac{1}{2 \times \pi \times \frac{Av}{gm} \times C_c}$                 | $f_{P1<} \frac{f_{ZRPH}}{10000} \text{ to } \frac{f_{ZRPH}}{5000}$ | A position of 1st pole $f_{P1}$ is fixed by $C_C$ connected to the output of the error amplifire.                                                                                                                                                                                                                  |
| fzrpн             | $f_{ZRPH=} \frac{(1-D)^2 \times \frac{V_{OUT}}{l_{OUT}}}{2 \times \pi \times L}$  |                                                                    | The position of $f_{ZRPH}$ is determined by input / output condition, L value and load current.<br>It is recommended to limit the $f_{0dB}$ frequency of the loop gain to the upper limit of 1/5 to 1/10 of $f_{ZRPH}$ .                                                                                           |
| f <sub>POUT</sub> | $f_{POUT} = \frac{1}{2 \times \pi \times \frac{V_{OUT}}{I_{OUT}} \times C_{OUT}}$ | 1< <mark>f</mark> z1<br>fpouт<15                                   | The pole $f_{\rm POUT}$ is caused by capacitor and load resistance connected to the output. In the case, the load resistance asumes a maximum load current and calculates. When it uses a ceramic capacitor for $C_{\rm OUT}$ , it is realistic to calculate at effective capacitance in consideration of DC bias. |
| f <sub>Z1</sub>   | $f_{Z_{1=}} \frac{1}{2 \times \pi \times R_{C} \times C_{C}}$                     | 1001                                                               | A position of zero $f_{Z1}$ is fixed by $R_{C}$ and $C_{C}$ connected to the output of the error amplifire.                                                                                                                                                                                                        |
| f <sub>Z2</sub>   | $f_{Z_{2=}} \frac{1}{2 \times \pi \times R_2 \times C_{FB}}$                      | 20kHz to 60kHz                                                     | The Zero $f_{Z2}$ is caused by R2 and $C_{FB}.$ The $f_{Z2}$ compensates it for a phase shift of $f_{P2}.$                                                                                                                                                                                                         |

Various Poles are occurred at hundreds of kHz or more, the 0dB frequency of the loop gain is set to 1/5 to 1/10 of the oscillation frequency as the upper limit.

If the oscillation frequency is high, the loop gain 0dB frequency should be set around 100 kHz in order to ensure sufficient phase margin.

When the loop gain is affected by the stability in the high frequency region, adjust the actual equipment using R<sub>FB</sub>, C<sub>C2</sub>.

New Japan Radio Co., Ltd.



### MSOP10 (VSP10) MEET JEDEC MO-187-DA

Unit: mm



IRC







### EXAMPLE OF SOLDER PADS DIMENSIONS



New Japan Radio Co., Ltd.

# NJW4142

### MSOP10 (VSP10) MEET JEDEC MO-187-DA

Unit: mm

### PACKING SPEC

### TAPING DIMENSIONS



| SYMBOL | DIMENSION           | REMARKS          |
|--------|---------------------|------------------|
| A      | 4.4                 | BOTTOM DIMENSION |
| В      | 3.2                 | BOTTOM DIMENSION |
| DO     | 1.5 <sup>+0.1</sup> |                  |
| D1     | 1.5 <sup>+0.1</sup> |                  |
| E      | 1.75±0.1            |                  |
| F      | $5.5 \pm 0.05$      |                  |
| PO     | $4.0 \pm 0.1$       |                  |
| P1     | 8.0±0.1             |                  |
| P2     | 2.0±0.05            |                  |
| Т      | $0.30 \pm 0.05$     |                  |
| T2     | 2.0 (MAX.)          |                  |
| W      | $12.0 \pm 0.3$      |                  |
| W1     | 95                  | THICKNESS 0 1max |

**REEL DIMENSIONS** 



| SYMBOL | DIMENSION      |
|--------|----------------|
| А      | 254 ± 2        |
| В      | 100 ± 1        |
| С      | 13±0.2         |
| D      | 21 ± 0.8       |
| Е      | 2±0.5          |
| W      | $13.5 \pm 0.5$ |
| W1     | $2.0 \pm 0.2$  |

### TAPING STATE



PACKING STATE Labe I



New Japan Radio Co., Ltd.



#### RCOMMENDED MOUNTING METHOD



The temperature indicates at the surface of mold package.

New Japan Radio Co., Ltd.



### REVISION HISTORY

| Date          | Revision | Changes     |
|---------------|----------|-------------|
| 14 June, 2019 | Ver.1.0  | New Release |

• New Japan Radio Co.,Ltd. —



### [CAUTION]

- NJR strives to produce reliable and high quality semiconductors. NJR's semiconductors are intended for specific applications and require proper maintenance and handling. To enhance the performance and service of NJR's semiconductors, the devices, machinery or equipment into which they are integrated should undergo preventative maintenance and inspection at regularly scheduled intervals. Failure to properly maintain equipment and machinery incorporating these products can result in catastrophic system failures
- 2. The specifications on this datasheet are only given for information without any guarantee as regards either mistakes or omissions. The application circuits in this datasheet are described only to show representative usages of the product and not intended for the guarantee or permission of any right including the industrial property rights. All other trademarks mentioned herein are the property of their respective companies.
- 3. To ensure the highest levels of reliability, NJR products must always be properly handled. The introduction of external contaminants (e.g. dust, oil or cosmetics) can result in failures of semiconductor products.
- 4. NJR offers a variety of semiconductor products intended for particular applications. It is important that you select the proper component for your intended application. You may contact NJR's Sale's Office if you are uncertain about the products listed in this datasheet.
- 5. Special care is required in designing devices, machinery or equipment which demand high levels of reliability. This is particularly important when designing critical components or systems whose failure can foreseeably result in situations that could adversely affect health or safety. In designing such critical devices, equipment or machinery, careful consideration should be given to amongst other things, their safety design, fail-safe design, back-up and redundancy systems, and diffusion design.
- 6. The products listed in this datasheet may not be appropriate for use in certain equipment where reliability is critical or where the products may be subjected to extreme conditions. You should consult our sales office before using the products in any of the following types of equipment.
  - · Aerospace Equipment
  - · Equipment Used in the Deep Sea
  - · Power Generator Control Equipment (Nuclear, steam, hydraulic, etc.)
  - · Life Maintenance Medical Equipment
  - Fire Alarms / Intruder Detectors
  - · Vehicle Control Equipment (Airplane, railroad, ship, etc.)
  - Various Safety Devices
- 7. NJR's products have been designed and tested to function within controlled environmental conditions. Do not use products under conditions that deviate from methods or applications specified in this datasheet. Failure to employ the products in the proper applications can lead to deterioration, destruction or failure of the products. NJR shall not be responsible for any bodily injury, fires or accident, property damage or any consequential damages resulting from misuse or misapplication of the products. The products are sold without warranty of any kind, either express or implied, including but not limited to any implied warranty of merchantability or fitness for a particular purpose.
- 8. Warning for handling Gallium and Arsenic (GaAs) Products (Applying to GaAs MMIC, Photo Reflector). These products use Gallium (Ga) and Arsenic (As) which are specified as poisonous chemicals by law. For the prevention of a hazard, do not burn, destroy, or process chemically to make them as gas or power. When the product is disposed of, please follow the related regulation and do not mix this with general industrial waste or household waste.
- 9. The product specifications and descriptions listed in this datasheet are subject to change at any time, without notice.



New Japan Radio Co., Ltd.

### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Switching Voltage Regulators category:

Click to view products by Nisshinbo manufacturer:

Other Similar products are found below :

FAN53610AUC33XFAN53611AUC123XFAN48610BUC33XFAN48610BUC45XFAN48617UC50XR3430464BBKE177614MAX809TTRNCV891234MW50R2GNCP81103MNTXGNCP81203PMNTXGNCP81208MNTXGNCP81109GMNTXGSCY1751FCCT1GNCP81109JMNTXGAP3409ADNTR-G1NCP81241MNTXGLTM8064IYLT8315EFE#TRPBFLTM4668AIY#PBFNCV1077CSTBT3GXCL207A123CR-GMPM54304GMN-0002MPM54304GMN-0003XDPE132G5CG000XUMA1MP8757GL-PMIC23356YFT-TRLD8116CGLHG2269M/TROB2269XD3526U6215AU6215BU6620SLTC3412IFELT1425ISMAX25203BATJA/VY+MAX77874CEWM+XC9236D08CER-GISL95338IRTZMP3416GJ-PBD9S201NUX-CE2MP5461GC-ZMPQ4415AGQB-ZMPQ4590GS-ZMCP1642B-18IMCMCP1642D-ADJIMCMCP1642D-18IMC