# NTE3093 Optoisolator NPN Split Darlington Output #### **Description:** The NTE3093 coupler uses a light emitting diode (LED) and an integrated high gain photon detector to provide 3000V DC electrical insulation, $500V/\mu s$ common mode transient immunity and extremely high current transfer ratio between inut and output. Separate pins for the photodiode and output stage result in TTL compatible saturation voltages and high speed operation. Where desired, the $V_{CC}$ and $V_{O}$ terminals may be tied together to achieve conventional photodarlington operation. A base access terminal allows a gain bandwidth adjustment to be made. #### Features: - High Current Transfer Ratio - Low Input Current Requirement - TTL Compatible Output - 3000V DC Withstand Test Voltage - High Common Mode Rejection - Base Access Allows Gain Bandwidth Adjustment - High Output Current - DC to 1Mbit/s Operation | Absolute Maximum Ratings: $(T_A = +25^{\circ}C \text{ unless otherwise specified})$ Input DiodeSeverse Voltage, $V_R$ 5Peak Current (50% Duty Cycle,1ms Pulse Width), $I_F$ 40mPeak Transient Current (≤ 1μs Pulse Width, 300pps), $I_F$ 20mPower Dissipation, $P_D$ 35m\Derate Linearly Above 50°C0.7mW/° | A<br>A<br>W | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | Output Transistor 60m Current (Pin6), I <sub>O</sub> 60m Derate Linearly Above 25°C 0.7mA/° Emitter–Base Reverse Voltage (Pin5–7) 0.5 Supply Voltage (Pin8–5), V <sub>CC</sub> -0.5 to 18 Output Voltage (Pin6–5), V <sub>O</sub> -0.5 to 18 Power Dissipation, P <sub>D</sub> 35mV Derate Linearly Above 50°C 0.7mW/° | | | <b>Total Device</b> Operating Temperature Range, T <sub>opr</sub> | C | Note 1. The small junction sizes inherent to the design of this bipolar component increases the component's susceptibility to damage from electrostatic discharge (ESD). It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degredation which may be induced by ESD. ## **Electrical Characteristics:** $(T_A = 0^\circ \text{ to } +70^\circ \text{C}, \text{ Note 2 unless otherwise specified})$ | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |--------------------------------------------|------------------------------------------|-----------------------------------------------------------------------------|-----|------------------|-----|-------| | Current Transfer Ratio | CTR | $I_F = 0.5$ mA, $V_O = 0.4$ V, $V_{CC} = 4.5$ V, Note 3, Note 4 | 400 | 800 | _ | % | | | | $I_F = 1.6$ mA, $V_O = 0.4$ V, $V_{CC} = 4.5$ V, Note 3, Note 4 | 500 | 900 | _ | % | | Logic Low Output Voltage | $V_{OL}$ | $I_F = 1.6$ mA, $I_O = 6.4$ mA, $V_{CC} = 4.5$ V, Note 4 | _ | 0.1 | 0.4 | V | | | | $I_F = 5mA$ , $I_O = 15mA$ , $V_{CC} = 4.5V$ , Note 4 | _ | 0.1 | 0.4 | V | | | | $I_F = 12\text{mA}, I_O = 24\text{mA}, V_{CC} = 4.5\text{V}, \text{Note 4}$ | _ | 0.2 | 0.4 | V | | Logic High Output Current | I <sub>OH</sub> | $I_F = 0$ , $V_O = V_{CC} = 18V$ , Note 4 | _ | 0.05 | 100 | μΑ | | Logic Low Supply Current | I <sub>CCL</sub> | $I_F = 1.6$ mA, $V_O = Open$ , $V_{CC} = 5$ V, Note 4 | _ | 0.2 | _ | mA | | Logic High Supply Current | I <sub>CCH</sub> | $I_F = 0mA$ , $V_O = Open$ , $V_{CC} = 5V$ , Note 4 | _ | 10 | _ | nA | | Input Forward Voltage | V <sub>F</sub> | $I_F = 1.6 \text{mA}, T_A = +25 ^{\circ}\text{C}$ | _ | 1.4 | 1.7 | V | | Input Reverse Breakdown Voltage | V <sub>(BR)R</sub> | $I_F = 10\mu A, T_A = +25^{\circ}C$ | 5 | _ | _ | V | | Temperature Coefficient of Forward Voltage | <u>ΔV<sub>F</sub></u><br>ΔΤ <sub>A</sub> | $I_F = 1.6$ mA | - | -1.8 | _ | mV/°C | | Input Capacitance | C <sub>IN</sub> | $f = 1MHz, V_F = 0$ | _ | 60 | _ | pF | | Input–Output Insulation<br>Leakage Currnt | I <sub>IO</sub> | 45% Relative Humidity, $T_A = +25$ °C, $t = 5$ s, $V_{IO} = 3$ KVdc, Note 5 | - | _ | 1.0 | μА | | Resistance | R <sub>IO</sub> | V <sub>IO</sub> = 500Vdc, Note 5 | _ | 10 <sup>11</sup> | _ | Ω | | Capacitance | C <sub>IO</sub> | f = 1MHz, Note 5 | _ | 0.6 | _ | pF | - Note 2. All typicals at $T_A = +25$ °C, $V_{CC} = 5V$ unless otherwise specified. - Note 3. DC Current Transfer Ratio is defined as the ratio of output collector current (I<sub>O</sub>) to the forward LED input current (I<sub>F</sub>) times 100%. - Note 4. Pin7 Open. - Note 5. Device considered a two-terminal device (Pins 1, 2, 3 and 4 shorted together and Pins 5, 6, 7 and 8 shorted together). ### **Switching Characteristics:** (T<sub>A</sub> = +25°C unless otherwise specified) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |--------------------------------|------------------|----------------------------------------------------------------------------------------------------|-----|------------------|-----|------| | Propagation Delay Time | t <sub>PHL</sub> | $I_F = 0.5 \text{mA}$ , $R_L = 4.7 \text{k}\Omega$ , Note 3, Note 6 | _ | 5 | 25 | μs | | | | $I_F = 12\text{mA}$ , $R_L = 270\Omega$ , Note 3, Note 6 | _ | 0.2 | 1.0 | μs | | | t <sub>PLH</sub> | $I_F = 0.5$ mA, $R_L = 4.7$ k $\Omega$ , Note 3, Note 6 | - | 5 | 60 | μs | | | | $I_F = 12\text{mA}$ , $R_L = 270\Omega$ , Note 3, Note 6 | _ | 1 | 7 | μs | | Common Mode Transient Immunity | CM <sub>H</sub> | $I_F = 0$ , $R_L = 2.2k\Omega$ , $R_{CC} = 0$ , $ V_{CM} = 10V_{P-P}$ , Note 7, Note 8 | ı | 500 | Ι | V/µs | | | CML | $I_F = 1.6 \text{mA}, R_L = 2.2 \text{k}\Omega, R_{CC} = 0, V_{CM} = 10 V_{P-P}, Note 7, Note 8$ | _ | <del>-5</del> 00 | ı | V/µs | - Note 3. DC Current Transfer Ratio is defined as the ratio of output collector current (I<sub>O</sub>) to the forward LED input current (I<sub>F</sub>) times 100%. - Note 6. Use of a resistor between Pin5 and Pin7 will decrease gain abd delay time. - Note 7. Common mode transient immunity in Logic High level is the maximum tolerable (positive) dv cm/dt on the leading edge of the common mode pulse ( $V_{CM}$ ) to assure that the output will remain in a Logic High state (i.e. $V_{O}$ 2.0V). Common mode transient immunity in Logic Low level is the maximum tolerable (negative) dc cm/dt on the trailing edge of the common mode pulse signal ( $V_{CM}$ ) to assure that the output will remain in a Logic Low state (i.e. $V_{O}$ 0.8V). - Note 8. In applications where dV/dt may exceed 50,000V/μs (such as static discharge) a series resistor (R<sub>CC</sub>) should be included to protect the detector IC from destructively high surge currents. The recommended value is: $$R_{CC} = \frac{1V}{0.15 I_F (mA)} k\Omega$$ ## **Pin Connection Diagram** # **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for Transistor Output Optocouplers category: Click to view products by NTE manufacturer: Other Similar products are found below: LTV-814S-TA LTV-824HS LTV-852S 66095-001 MCT6-X007 MOC8101-X017T PS2561-1-A PS2561A-1-W-A PS2561B-1-L-A PS2561L-1-V-A MRF658 IL755-1X007 ILD74-X001 ILQ615-3X016 LDA102S LDA110S SFH615AGR-X007T PS2561-1-V-W-A PS2561AL-1-V-A PS2561L1-1-L-A PS2701A-1-F3-P-A PS2801-1-F3-P-A PS2911-1-L-AX CNY17-4X001 CNY17-4X017 CNY17F-1X007 CNY17F-2X017 CNY17F-4X001 CNY17G-1 LTV-214 LTV-702V LTV-702VB LTV-733S LTV-816S-TA LTV-825S TCET2100 TLP187(TPL,E(T 4N25-X007T IL215AT ILD615-1X007 ILQ2-X007 VOS615A-2T WPPC-A11066AA WPPC-A11066AD WPPC-A11084ASS WPPC-A21068AA WPPC-D11066AA WPPC-D21068ED WPPC-D410616EA WPPC-D410616ED