# DATA SHEET

74F373Octal transparent latch (3-State)74F374Octal D flip-flop (3-State)

Product specification

1994 Dec 05

IC15 Data Handbook

# **Philips Semiconductors**





# Latch/flip-flop

# 74F373/74F374

74F373 Octal transparent latch (3-State) 74F374 Octal D-type flip-flop (3-State)

### **FEATURES**

- 8-bit transparent latch 74F373
- 8-bit positive edge triggered register 74F374
- 3-State outputs glitch free during power-up and power-down
- Common 3-State output register
- Independent register and 3-State buffer operation
- SSOP Type II Package

### **DESCRIPTION**

The 74F373 is an octal transparent latch coupled to eight 3-State output devices. The two sections of the device are controlled independently by enable (E) and output enable ( $\overline{\text{OE}}$ ) control gates.

The data on the D inputs is transferred to the latch outputs when the enable (E) input is high. The latch remains transparent to the data input while E is high, and stores the data that is present one setup time before the high-to-low enable transition.

The 3-State output buffers are designed to drive heavily loaded 3-State buses, MOS memories, or MOS microprocessors.

The active low output enable  $(\overline{OE})$  controls all eight 3-State buffers independent of the latch operation. When  $\overline{OE}$  is low, latched or transparent data appears at the output.

When  $\overline{\text{OE}}$  is high, the outputs are in high impedance "off" state, which means they will neither drive nor load the bus.

The 74F374 is an 8-bit edge triggered register coupled to eight 3-State output buffers. The two sections of the device are controlled independently by clock (CP) and output enable (OE) control gates.

The register is fully edge triggered. The state of the D input, one setup time before the low-to-high clock transition is transferred to the corresponding flip-flop's Q output.

The 3-State output buffers are designed to drive heavily loaded 3-State buses, MOS memories, or MOS microprocessors.

The active low output enable  $(\overline{OE})$  controls all eight 3-State buffers independent of the register operation. When  $\overline{OE}$  is low, the data in the register appears at the outputs. When  $\overline{OE}$  is high, the outputs are in high impedance "off" state, which means they will neither drive nor load the bus.

| TYPE   | TYPICAL<br>PROPAGATION<br>DELAY | TYPICAL SUPPLY<br>CURRENT<br>(TOTAL) |
|--------|---------------------------------|--------------------------------------|
| 74F373 | 4.5ns                           | 35mA                                 |

| TYPE   | TYPICAL f <sub>max</sub> | TYPICAL SUPPLY<br>CURRENT<br>(TOTAL) |
|--------|--------------------------|--------------------------------------|
| 74F374 | 165MHz                   | 55mA                                 |

# ORDERING INFORMATION

|                             | ORDER CODE                                                            |           |
|-----------------------------|-----------------------------------------------------------------------|-----------|
| DESCRIPTION                 | COMMERCIAL RANGE                                                      | PKG DWG # |
|                             | $V_{CC} = 5V \pm 10\%, T_{amb} = 0^{\circ}C \text{ to } +70^{\circ}C$ |           |
| 20-pin plastic DIP          | N74F373N, N74F374N                                                    | SOT146-1  |
| 20-pin plastic SOL          | N74F373D, N74F374D                                                    | SOT163-1  |
| 20-pin plastic SSOP type II | N74F373DB, N74374DB                                                   | SOT399-1  |

### INPUT AND OUTPUT LOADING AND FAN OUT TABLE

| PINS        | DESCRIPTION                                        | 74F (U.L.)<br>HIGH/LOW | LOAD VALUE<br>HIGH/LOW |
|-------------|----------------------------------------------------|------------------------|------------------------|
| D0 - D7     | Data inputs                                        | 1.0/1.0                | 20μA/0.6mA             |
| E (74F373)  | Enable input (active high)                         | 1.0/1.0                | 20μA/0.6mA             |
| ŌĒ          | Output enable inputs (active low)                  | 1.0/1.0                | 20μA/0.6mA             |
| CP (74F374) | CP (74F374) Clock pulse input (active rising edge) |                        | 20μA/0.6mA             |
| Q0 - Q7     | 3-State outputs                                    | 150/40                 | 3.0mA/24mA             |

NOTE: One (1.0) FAST unit load is defined as: 20μA in the high state and 0.6mA in the low state.

# Latch/flip-flop

# 74F373/74F374

### **PIN CONFIGURATION - 74F373**



# **PIN CONFIGURATION - 74F374**



# **LOGIC SYMBOL - 74F373**



# IEC/IEE SYMBOL - 74F374



# IEC/IEEE SYMBOL - 74F373



# IEC/IEEE SYMBOL - 74F374



# Latch/flip-flop

74F373/74F374

# **LOGIC DIAGRAM FOR 74F373**



# **LOGIC DIAGRAM FOR 74F374**



# **FUNCTION TABLE FOR 74F373**

|    | INPUTS       |    | INTERNAL | OUTPUTS | OPERATING MODE           |
|----|--------------|----|----------|---------|--------------------------|
| ŌĒ | E            | Dn | REGISTER | Q0 - Q7 | OPERATING MODE           |
| L  | Н            | L  | L        | L       | Enable and read register |
| L  | Н            | Н  | Н        | Н       | Enable and read register |
| L  | $\downarrow$ | I  | L        | L       | Latch and read register  |
| L  | $\downarrow$ | h  | Н        | Н       | Laterrand read register  |
| L  | L            | Х  | NC       | NC      | Hold                     |
| Н  | Ĺ            | Х  | NC       | Z       | Disable outputs          |
| Н  | Н            | Dn | Dn       | Z       | Disable outputs          |

# NOTES:

H = High-voltage level

High state must be present one setup time before the high-to-low enable transition h

L Low-voltage level

Low state must be present one setup time before the high-to-low enable transition

NC= No change Don't care

X = Z = ↓ = High impedance "off" state

High-to-low enable transition

# Latch/flip-flop

74F373/74F374

# **FUNCTION TABLE FOR 74F374**

|    | INPUTS |     | INTERNAL | OUTPUTS | OPERATING MODE         |
|----|--------|-----|----------|---------|------------------------|
| ŌĒ | СР     | Dn  | REGISTER | Q0 - Q7 | OPERATING MODE         |
| L  | 1      | - 1 | L        | L       | Load and read register |
| L  | 1      | h   | Н        | Н       | Load and read register |
| L  | 1      | Х   | NC       | NC      | Hold                   |
| Н  | 1      | Х   | NC       | Z       | Disable outputs        |
| Н  | 1      | Dn  | Dn       | Z       | Disable outputs        |

# NOTES:

H = High-voltage level

h = High state must be present one setup time before the low-to-high clock transition

L = Low-voltage level

= Low state must be present one setup time before the low-to-high clock transition

NC= No change

X = Don't care

Z = High impedance "off" state

= Low-to-high clock transition

= Not low-to-high clock transition

# **ABSOLUTE MAXIMUM RATINGS**

(Operation beyond the limit set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free air temperature range.)

| SYMBOL           | PARAMETER                                      | RATING                  | UNIT |
|------------------|------------------------------------------------|-------------------------|------|
| V <sub>CC</sub>  | Supply voltage                                 | -0.5 to +7.0            | V    |
| V <sub>IN</sub>  | Input voltage                                  | -0.5 to +7.0            | V    |
| I <sub>IN</sub>  | Input current                                  | -30 to +5               | mA   |
| V <sub>OUT</sub> | Voltage applied to output in high output state | -0.5 to V <sub>CC</sub> | V    |
| I <sub>OUT</sub> | Current applied to output in low output state  | 48                      | mA   |
| T <sub>amb</sub> | Operating free air temperature range           | 0 to +70                | °C   |
| T <sub>stg</sub> | Storage temperature range                      | -65 to +150             | °C   |

# **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL           | PARAMETER                            |     | UNIT |     |     |
|------------------|--------------------------------------|-----|------|-----|-----|
| STWIBOL          | FARAMETER                            | MIN | NOM  | MAX | ONT |
| V <sub>CC</sub>  | Supply voltage                       | 4.5 | 5.0  | 5.5 | V   |
| V <sub>IH</sub>  | High-level input voltage             | 2.0 |      |     | V   |
| V <sub>IL</sub>  | Low-level input voltage              |     |      | 0.8 | V   |
| I <sub>lk</sub>  | Input clamp current                  |     |      | -18 | mA  |
| I <sub>OH</sub>  | High-level output current            |     |      | -3  | mA  |
| I <sub>OL</sub>  | Low-level output current             |     |      | 24  | mA  |
| T <sub>amb</sub> | Operating free air temperature range | 0   |      | +70 | °C  |

# Latch/flip-flop

74F373/74F374

**DC ELECTRICAL CHARACTERISTICS**(Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL           | PARAMETER                                           |        | TEST                                          |                     | LIMITS |                  |      | UNIT |
|------------------|-----------------------------------------------------|--------|-----------------------------------------------|---------------------|--------|------------------|------|------|
| STINIBUL         | PARAMETER                                           |        | CONDITIONS <sup>1</sup>                       |                     | MIN    | TYP <sup>2</sup> | MAX  | UNIT |
| .,               | I Pak Jawa Lautan dan dan dan                       |        | V <sub>CC</sub> = MIN, V <sub>IL</sub> = MAX, | ±10%V <sub>CC</sub> | 2.4    |                  |      | V    |
| V <sub>OH</sub>  | High-level output voltage                           |        | V <sub>IH</sub> = MIN, I <sub>OH</sub> = MAX  | ±5%V <sub>CC</sub>  | 2.7    | 3.4              |      | V    |
| V                | Low level output voltage                            |        | $V_{CC} = MIN, V_{IL} = MAX,$                 | ±10%V <sub>CC</sub> |        | 0.35             | 0.50 | V    |
| V <sub>OL</sub>  | Low-level output voltage                            |        | $V_{IH} = MIN, I_{OL} = MAX$                  | ±5%V <sub>CC</sub>  |        | 0.35             | 0.50 | V    |
| V <sub>IK</sub>  | Input clamp voltage                                 |        | $V_{CC} = MIN, I_I = I_{IK}$                  |                     | -0.73  | -1.2             | V    |      |
| I <sub>I</sub>   | Input current at maximum input voltage              |        | $V_{CC} = MAX, V_I = 7.0V$                    |                     |        | 100              | μΑ   |      |
| I <sub>IH</sub>  | High-level input current                            |        | $V_{CC} = MAX, V_I = 2.7V$                    |                     |        | 20               | μΑ   |      |
| I <sub>IL</sub>  | Low-level input current                             |        | $V_{CC} = MAX, V_I = 0.5V$                    |                     |        |                  | -0.6 | mA   |
| l <sub>OZH</sub> | Off-state output current, high-level voltage ap     | plied  | $V_{CC} = MAX, V_O = 2.7V$                    |                     |        |                  | 50   | μΑ   |
| l <sub>OZL</sub> | Off-state output current, low-level voltage applied |        | $V_{CC} = MAX, V_O = 0.5V$                    |                     |        |                  | -50  | μΑ   |
| I <sub>OS</sub>  | Short-circuit output current <sup>3</sup>           |        | V <sub>CC</sub> = MAX                         |                     | -60    |                  | -150 | mA   |
| l                | Supply current (total)                              | 74F373 | \/ <b>-</b> MAY                               |                     |        | 35               | 60   | mA   |
| Icc              | Supply current (total) 74F3                         |        | V <sub>CC</sub> = MAX                         |                     |        | 57               | 86   | mA   |

### NOTES:

- 1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
- 2. All typical values are at  $V_{CC}$  = 5V,  $T_{amb}$  = 25°C.

### **AC ELECTRICAL CHARACTERISTICS**

|                                      |                                            |        | LIMITS                   |            |                                                                      |             |                       |                                                |      |
|--------------------------------------|--------------------------------------------|--------|--------------------------|------------|----------------------------------------------------------------------|-------------|-----------------------|------------------------------------------------|------|
| SYMBOL                               | YMBOL PARAMETER                            |        | TEST<br>CONDITION        | V,         | <sub>mb</sub> = +25<br><sub>CC</sub> = +5.0<br>0pF, R <sub>L</sub> : | V           | V <sub>CC</sub> = +5. | to +70°C<br>$0V \pm 10\%$<br>$R_L = 500\Omega$ | UNIT |
|                                      |                                            |        |                          | MIN        | TYP                                                                  | MAX         | MIN                   | MAX                                            |      |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>Dn to Qn              |        | Waveform 3               | 3.0<br>2.0 | 5.3<br>3.7                                                           | 7.0<br>5.0  | 3.0<br>2.0            | 8.0<br>6.0                                     | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>E to Qn               | 74F373 | Waveform 2               | 5.0<br>3.0 | 9.0<br>4.0                                                           | 11.5<br>7.0 | 5.0<br>3.0            | 12.0<br>8.0                                    | ns   |
| t <sub>PZH</sub>                     | Output enable time to high or low level    |        | Waveform 6<br>Waveform 7 | 2.0<br>2.0 | 5.0<br>5.6                                                           | 11.0<br>7.5 | 2.0<br>2.0            | 11.5<br>8.5                                    | ns   |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time from high or low level |        | Waveform 6<br>Waveform 7 | 2.0<br>2.0 | 4.5<br>3.8                                                           | 6.5<br>5.0  | 2.0<br>2.0            | 7.0<br>6.0                                     | ns   |
| f <sub>max</sub>                     | Maximum clock frequency                    |        | Waveform 1               | 150        | 165                                                                  |             | 140                   |                                                | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CP to Qn              | 74F374 | Waveform 1               | 3.5<br>3.5 | 5.0<br>5.0                                                           | 7.5<br>7.5  | 3.0<br>3.0            | 8.5<br>8.5                                     | ns   |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time to high or low level    |        | Waveform 6<br>Waveform 7 | 2.0<br>2.0 | 9.0<br>5.3                                                           | 11.0<br>7.5 | 2.0<br>2.0            | 12.0<br>8.5                                    | ns   |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time from high or low level |        | Waveform 6<br>Waveform 7 | 2.0<br>2.0 | 5.3<br>4.3                                                           | 6.0<br>5.5  | 2.0<br>2.0            | 7.0<br>6.5                                     | ns   |

6

<sup>3.</sup> Not more than one output should be shorted at a time. For testing IOS, the use of high-speed test apparatus and/or sample-and-hold techniques are preferable in order to minimize internal heating and more accurately reflect operational values. Otherwise, prolonged shorting of a high output may raise the chip temperature well above normal and thereby cause invalid readings in other parameter tests. In any sequence of parameter tests, I<sub>OS</sub> tests should be performed last.

# Latch/flip-flop

# 74F373/74F374

# **AC SETUP REQUIREMENTS**

|                                            |                                           |        |            | LIMITS                                      |                       |                       |                        |                   |    |
|--------------------------------------------|-------------------------------------------|--------|------------|---------------------------------------------|-----------------------|-----------------------|------------------------|-------------------|----|
| SYMBOL                                     | PARAMETER                                 | TEST   | v          | <sub>mb</sub> = +25<br><sub>CC</sub> = +5.0 | V                     | V <sub>CC</sub> = +5. |                        | UNIT              |    |
|                                            |                                           |        | CONDITION  | $C_L = 5$                                   | 0pF, R <sub>L</sub> : | <b>= 500</b> Ω        | C <sub>L</sub> = 50pF, | $R_L = 500\Omega$ | ]  |
|                                            |                                           |        |            | MIN                                         | TYP                   | MAX                   | MIN                    | MAX               |    |
| t <sub>su</sub> (H)<br>t <sub>su</sub> (L) | Setup time, high or low level<br>Dn to E  |        | Waveform 4 | 0<br>1.0                                    |                       |                       | 0<br>1.0               |                   | ns |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L)   | Hold time, high or low level<br>Dn to E   | 74F373 | Waveform 4 | 3.0<br>3.0                                  |                       |                       | 3.0<br>3.0             |                   | ns |
| t <sub>w</sub> (H)                         | E Pulse width, high                       |        | Waveform 1 | 3.5                                         |                       |                       | 4.0                    |                   | ns |
| t <sub>su</sub> (H)<br>t <sub>su</sub> (L) | Setup time, high or low level<br>Dn to CP |        | Waveform 5 | 2.0<br>2.0                                  |                       |                       | 2.0<br>2.0             |                   | ns |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L)   | Hold time, high or low level<br>Dn to CP  | 74F374 | Waveform 5 | 0<br>0                                      |                       |                       | 0<br>0                 |                   | ns |
| t <sub>w</sub> (H)<br>t <sub>w</sub> (L)   | CP Pulse width,<br>high or low            |        | Waveform 5 | 3.5<br>4.0                                  |                       |                       | 3.5<br>4.0             |                   | ns |

# **AC WAVEFORMS**

For all waveforms,  $V_M = 1.5V$ .

The shaded areas indicate when the input is permitted to change for predictable output performance.



Waveform 1. Propagation delay for clock input to output, clock pulse widths, and maximum clock frequency



Waveform 2. Propagation delay for enable to output and enable pulse width



Waveform 3. Propagation delay for data to output



Waveform 4. Data setup time and hold times

Latch/flip-flop 74F373/74F374

# **AC WAVEFORMS (Continued)**

For all waveforms,  $V_M = 1.5V$ .

The shaded areas indicate when the input is permitted to change for predictable output performance.



Waveform 5. Data setup time and hold times



Waveform 6. 3-State output enable time to high level and output disable time from high level

# Qn, Qn VM VM VDL+0.3V

Waveform 7. 3-State output enable time to low level and output disable time from low level

# **TEST CIRCUIT AND WAVEFORMS**



Test circuit for 3-state outputs

### **DEFINITIONS:**

R<sub>L</sub> = Load resistor; see AC electrical characteristics for value.

 $R_{T\,=\,}$  Termination resistance should be equal to  $Z_{OUT}$  of pulse generators.



| family | INPUT PULSE REQUIREMENTS |         |           |                |                  |                  |  |  |  |  |
|--------|--------------------------|---------|-----------|----------------|------------------|------------------|--|--|--|--|
|        | amplitude                | $V_{M}$ | rep. rate | t <sub>w</sub> | t <sub>TLH</sub> | t <sub>THL</sub> |  |  |  |  |
| 74F    | 3.0V                     | 1.5V    | 1MHz      | 500ns          | 2.5ns            | 2.5ns            |  |  |  |  |

SF00265

# Latch/flip-flop

74F373, 74F374

# DIP20: plastic dual in-line package; 20 leads (300 mil)

SOT146-1



# DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | e <sub>1</sub> | L            | ME           | Мн           | w     | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|--------------|-------|--------------------------|
| mm     | 4.2       | 0.51                   | 3.2                    | 1.73<br>1.30   | 0.53<br>0.38   | 0.36<br>0.23   | 26.92<br>26.54   | 6.40<br>6.22     | 2.54 | 7.62           | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3  | 0.254 | 2.0                      |
| inches | 0.17      | 0.020                  | 0.13                   | 0.068<br>0.051 | 0.021<br>0.015 | 0.014<br>0.009 | 1.060<br>1.045   | 0.25<br>0.24     | 0.10 | 0.30           | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33 | 0.01  | 0.078                    |

### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER | EUROPEAN | ISSUE DATE |            |                                 |  |
|----------|-----|-------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC | JEDEC | EIAJ     |            | PROJECTION | ISSUE DATE                      |  |
| SOT146-1 |     |       | SC603    |            |            | <del>92-11-17</del><br>95-05-24 |  |

1994 Dec 05

# Latch/flip-flop

74F373, 74F374

# SO20: plastic small outline package; 20 leads; body width 7.5 mm

SOT163-1



# DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3   | bр             | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | HE             | L     | Lp             | Q          | v    | w    | у     | z <sup>(1)</sup> | θ  |
|--------|-----------|----------------|----------------|------|----------------|----------------|------------------|------------------|-------|----------------|-------|----------------|------------|------|------|-------|------------------|----|
| mm     | 2.65      | 0.30<br>0.10   | 2.45<br>2.25   | 0.25 | 0.49<br>0.36   | 0.32<br>0.23   | 13.0<br>12.6     | 7.6<br>7.4       | 1.27  | 10.65<br>10.00 | 1.4   | 1.1<br>0.4     | 1.1<br>1.0 | 0.25 | 0.25 | 0.1   | 0.9<br>0.4       | 8° |
| inches | 0.10      | 0.012<br>0.004 | 0.096<br>0.089 | 0.01 | 0.019<br>0.014 | 0.013<br>0.009 | 0.51<br>0.49     | 0.30<br>0.29     | 0.050 | 0.419<br>0.394 | 0.055 | 0.043<br>0.016 |            | 0.01 | 0.01 | 0.004 | 0.035<br>0.016   | 0° |

### Note

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTLINE  |        | REFER    | EUROPEAN | ISSUE DATE |            |                                  |
|----------|--------|----------|----------|------------|------------|----------------------------------|
| VERSION  | IEC    | JEDEC    | EIAJ     |            | PROJECTION | ISSUE DATE                       |
| SOT163-1 | 075E04 | MS-013AC |          |            |            | <del>-95-01-24</del><br>97-05-22 |

1994 Dec 05 10

Latch/flip-flop

74F373, 74F374

**NOTES** 

1994 Dec 05 11

Latch/flip-flop

74F373, 74F374

| DEFINITIONS               |                        |                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|---------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Data Sheet Identification | Product Status         | Definition                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| Objective Specification   | Formative or in Design | This data sheet contains the design target or goal specifications for product development. Specifications may change in any manner without notice.                                                                                                         |  |  |  |  |  |  |
| Preliminary Specification | Preproduction Product  | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. |  |  |  |  |  |  |
| Product Specification     | Full Production        | This data sheet contains Final Specifications. Philips Semiconductors reserves the right to make changes at any time without notice, in order to improve design and supply the best possible product.                                                      |  |  |  |  |  |  |

Philips Semiconductors and Philips Electronics North America Corporation reserve the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### LIFE SUPPORT APPLICATIONS

Philips Semiconductors and Philips Electronics North America Corporation Products are not designed for use in life support appliances, devices, or systems where malfunction of a Philips Semiconductors and Philips Electronics North America Corporation Product can reasonably be expected to result in a personal injury. Philips Semiconductors and Philips Electronics North America Corporation customers using or selling Philips Semiconductors and Philips Electronics North America Corporation Products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors and Philips Electronics North America Corporation for any damages resulting from such improper use or sale.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 Philips Semiconductors and Philips Electronics North America Corporation register eligible circuits under the Semiconductor Chip Protection Act.

© Copyright Philips Electronics North America Corporation 1994

All rights reserved. Printed in U.S.A.

(print code) Date of release: July 1994

9397-750-05119

Document order number:

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Buffers & Line Drivers category:

Click to view products by NXP manufacturer:

Other Similar products are found below:

LXV200-024SW CY2DP1502ZXI 74AUP2G34FW3-7 HEF4043BP NL17SG125DFT2G NLV27WZ125USG CD4041UBE 028192B
042140C 051117G 070519XB NL17SG07DFT2G NL17SZ07P5T5G NLU1GT126AMUTCG 74AUP1G17FW5-7 74LVC2G17FW4-7
CD4502BE 74LVCE1G126FZ4-7 74LVC1G125FW4-7 NL17SH17P5T5G NLV17SZ07DFT2G NC7WZ17FHX 74HCT126T14-13
74LVC2G34FW4-7 NL17SH125P5T5G 74VHC9126FT(BJ) NLV37WZ07USG RHRXH162244K1 74AUP1G34FW5-7 74AUP1G07FW5-7
74LVC1G126FW4-7 74LVC2G126RA3-7 NLX2G17CMUTCG 74LVCE1G125FZ4-7 Le87501NQC 74AUP1G126FW5-7
TC74HC4050AP(F) 74LVCE1G07FZ4-7 NLX3G16DMUTCG NLX2G06AMUTCG NLVVHC1G50DFT2G NLU2G17AMUTCG
LE87100NQC LE87100NQCT LE87285NQC LE87285NQCT LE87290YQC LE87290YQCT 74AUP1G125FW5-7 NLU2G16CMUTCG