# ASL1507SHN; ASL2507SHN

Single-phase and two-phase boost converter with limp-home mode

Rev. 1 — 26 April 2018

Product data sheet

#### 1 Introduction

The ASL1507SHN is a highly integrated and flexible one-phase DC-to-DC boost converter IC. The IC has one integrated gate driver which can drive one external power metal-oxide-semiconductor field-effect transistor (MOSFET) and two integrated proportional-integral (PI) controllers which can regulate the output voltage. It has a serial peripheral interface (SPI) allowing control and diagnostic communication with an external microcontroller.

The ASL2507SHN is a highly integrated and flexible two-phase DC-to-DC boost converter IC. The IC has two integrated gate drivers which can drive two external power metal-oxide-semiconductor field-effect transistors (MOSFETs) and two integrated proportional-integral (PI) controllers which can regulate the output voltage on both channels. It has a serial peripheral interface (SPI) allowing control and diagnostic communication with an external microcontroller.

The ASL1507SHN; ASL2507SHN is designed primarily for use in automotive LED lighting applications and provides an optimized supply voltage for ASLx416/17SHN multichannel LED buck driver.

For simplicity, the data sheet states always 'gate drivers' and 'output voltages'. The ASL1507SHN has only one gate driver and can only drive one output.

# 2 General description

The ASL1507SHN; ASL2507SHN has a fixed frequency peak current mode control with parabolic/non-linear slope compensation. It can operate with input voltages from 5.5 V to 40 V. It can be configured in boost topology via SPI for output voltages of up to 80 V, to power the LED buck driver IC.

The ASL1507SHN is a single-phase boost converter with one output voltage. The ASL2507SHN is a two-phase boost converter, which can have two independent outputs. The ASL2507SHN is configurable via the SPI interface, as a single output converter with either one phase or two phases, or two independent output voltages. In case the SPI communication is lost in an abnormal situation, it switches to limp-home mode operation ensuring system safety.

The ASL1507SHN; ASL2507SHN boost converter can drive up to two external low-side N channel MOSFETs from an internally regulated adjustable supply. It can drive either logic or standard level MOSFETs.

The integrated SPI interface also allows for programming the supply under/overvoltage range, output voltage range, frequency spread spectrum, and DC-to-DC switching frequency. It enables the optimization of external components and flexibility for electromagnetic compatibility (EMC) design. This interface can be used also to provide diagnostic information such as the device temperature, battery voltage, VGG voltage, output voltage etc.



The ASL1507SHN; ASL2507SHN integrates a non-volatile memory (NVM) to save the default configuration internally. The configuration includes boost ramp-up, boost voltage, frequency setting, error detection and etc. The default configuration is used in limp-home mode (SPI fail) and autonomous mode (no MCU). Additional features include input undervoltage lockout and thermal shutdown when the junction temperature of the ASL1507SHN; ASL2507SHN exceeds  $T_{\rm sd(otn)}$ .

The device is housed in a very small HVQFN32 package with an exposed thermal pad. It is designed to meet the stringent requirements of automotive applications. It is fully AEC-Q100 grade 1 qualified. It operates over the -40 °C to +125 °C ambient automotive temperature range.

# 3 Features and benefits

- AEC-Q100 grade 1 qualified
- · Limp-home mode ensuring system safety
- Up to two flexible output voltages with 3 % accuracy programmable via SPI
- · Single phase on each output or double phase on one output
- Fixed frequency operation via built-in oscillator from 125 kHz to 700 kHz
- Slope compensation to track the frequency and output voltage
- Programmable control loop compensation
- · Programmable spread spectrum functionality
- · Gate switching is halted when overvoltage on output is detected
- · Programmable gate voltage
- Low electromagnetic emission (EME) and high electromagnetic immunity (EMI)
- Output voltage monitoring
- Supply voltage measurement
- Control signal to enable the device low quiescent current < 5 μA when EN = 0
- Read-back programmed voltage and frequency range via SPI
- Junction temperature monitoring via SPI
- Small package outline HVQFN32
- Wide operating input voltage range from +5.5 V to +40 V
- Operating ambient temperature range of -40 °C to +125 °C

# 4 Applications

- Automotive LED lighting
  - Daytime running lights
  - Position or park light
  - Low beam
  - High beam
  - Turn indicator
  - Fog light
  - Cornering light

# 5 Ordering information

**Table 1. Ordering information** 

| Туре       | Package |                                                                                                    |           |  |  |  |  |
|------------|---------|----------------------------------------------------------------------------------------------------|-----------|--|--|--|--|
| number     |         | Description                                                                                        | Version   |  |  |  |  |
| ASL1507SHN | HVQFN32 | plastic thermal enhanced very thin quad flat package; no leads; 32 terminals; body 5 × 5 × 0.85 mm | SOT617-12 |  |  |  |  |
| ASL2507SHN | HVQFN32 | plastic thermal enhanced very thin quad flat package; no leads; 32 terminals; body 5 × 5 × 0.85 mm | SOT617-12 |  |  |  |  |

# 6 Block diagram





# 7 Pinning information

# 7.1 Pinning





# 7.2 Pin description

Table 2. Pin description

| Symbol              |                     | Pin | Description          |
|---------------------|---------------------|-----|----------------------|
| ASL1507SHN          | ASL2507SHN          |     |                      |
| SNL1                | SNL1                | 1   | phase 1 sense low    |
| SNH1                | SNH1                | 2   | phase 1 sense high   |
| GND                 | GND                 | 3   | ground               |
| G1                  | G1                  | 4   | phase 1 gate driver  |
| VGG                 | VGG                 | 5   | gate driver supply   |
| n.c. <sup>[1]</sup> | -                   | 6   | not connected        |
| -                   | G2                  | 6   | phase 2 gate driver  |
| GND                 | GND                 | 7   | ground               |
| n.c. <sup>[1]</sup> | -                   | 8   | not connected        |
| -                   | SNH2                | 8   | phase 2 sense high   |
| n.c. <sup>[1]</sup> | -                   | 9   | not connected        |
| -                   | SNL2                | 9   | phase 2 sense low    |
| n.c. <sup>[1]</sup> | n.c. <sup>[1]</sup> | 10  | not connected        |
| FB1 <sup>[2]</sup>  | FB1 <sup>[2]</sup>  | 11  | feedback, output 1   |
| n.c. <sup>[1]</sup> | n.c. <sup>[1]</sup> | 12  | not connected        |
| VBAT                | VBAT                | 13  | battery supply       |
| n.c. <sup>[1]</sup> | n.c. <sup>[1]</sup> | 14  | not connected        |
| n.c. <sup>[1]</sup> | -                   | 15  | not connected        |
| -                   | FB2 <sup>[2]</sup>  | 15  | feedback, output 2   |
| n.c. <sup>[1]</sup> | n.c. <sup>[1]</sup> | 16  | not connected        |
| n.c. <sup>[1]</sup> | n.c. <sup>[1]</sup> | 17  | not connected        |
| i.c. <sup>[3]</sup> | i.c. <sup>[3]</sup> | 18  | internally connected |
| n.c. <sup>[1]</sup> | n.c. <sup>[1]</sup> | 19  | not connected        |
| n.c. <sup>[1]</sup> | n.c. <sup>[1]</sup> | 20  | not connected        |
| n.c. <sup>[1]</sup> | n.c. <sup>[1]</sup> | 21  | not connected        |
| n.c. <sup>[1]</sup> | n.c. <sup>[1]</sup> | 22  | not connected        |
| n.c. <sup>[1]</sup> | n.c. <sup>[1]</sup> | 23  | not connected        |
| i.c. <sup>[3]</sup> | i.c. <sup>[3]</sup> | 24  | internally connected |
| n.c. <sup>[1]</sup> | n.c. <sup>[1]</sup> | 25  | not connected        |
| SDI                 | SDI                 | 26  | SPI data input       |
| SCLK                | SCLK                | 27  | SPI clock            |
| CSB                 | CSB                 | 28  | SPI chip select      |
| EN                  | EN                  | 29  | enable signal        |

| Symbol     |            | Pin | Description         |
|------------|------------|-----|---------------------|
| ASL1507SHN | ASL2507SHN |     |                     |
| VCC        | VCC        | 30  | external 5 V supply |
| SDO        | SDO        | 31  | SPI data output     |
| GND        | GND        | 32  | chip ground         |

- [1] Not connected pins are internally not connected and can be left floating or can be connected to any voltage level.
- [2] See Figure 6 and Figure 19 for recommend connections for pin FB1 and FB2.
- [3] Internally connected pins should be connected to GND.

For enhanced thermal and electrical performance, the exposed center pad of the package should be soldered to board ground (and not to any other voltage level).

# 8 Functional description

# 8.1 Operating modes



**Remark:** All outputs should be turned off at least 200 ns before the transition from operation to off mode is executed.

Figure 5. State diagram

Table 3. Operating modes

| Mode              | Control registers | Configuration registers | Diagnostic IC registers | VGG                             | V <sub>O1</sub><br>V <sub>O2</sub> | Remark                                                                       |
|-------------------|-------------------|-------------------------|-------------------------|---------------------------------|------------------------------------|------------------------------------------------------------------------------|
| Reset             | n.a.              | n.a.                    | n.a.                    | off                             | off                                | device is off, no communication possible                                     |
| Configuration     | read/write        | read/write              | read                    | off                             | off                                | VGG is off if the output was not previously enabled                          |
|                   |                   |                         |                         | according<br>to register        | off                                | VGG stays on as soon as the output has been enabled                          |
| Operation         | read/write        | read                    | read                    | locked                          | according<br>to register           | configuration register is locked                                             |
| Fail silent       | read/write        | read <sup>[1]</sup>     | read                    | off                             | off                                | communication possible, but<br>the output is off; restart via<br>EN possible |
| Standby           | read/write        | read/write              | read                    | according<br>to register        | off                                |                                                                              |
| Limp-home<br>mode | read              | read                    | read                    | according<br>to NVM<br>settings | according<br>to NVM<br>settings    | operating per NVM settings                                                   |
| NVM access        | read/write        | read/write              | read                    | off                             | off                                | NVM read/write possible                                                      |

<sup>[1]</sup> Setting the bit CFG\_DN to logic 0 also grants write access to the configuration registers.

Table 4. Operation mode register (address 56h)

| Bit    | Symbol     | Description                  | Value  | Function                                      |
|--------|------------|------------------------------|--------|-----------------------------------------------|
| 7 to 3 | STATE[4:0] | operation mode of the device | 0 0100 | configuration mode                            |
|        |            |                              | 1 0101 | operation mode                                |
|        |            |                              | 1 0111 | standby mode                                  |
|        |            |                              | 1 1011 | NVM access mode                               |
|        |            |                              | 1 1100 | fail silent mode                              |
|        |            |                              | 1 1101 |                                               |
|        |            |                              | 1 1110 |                                               |
|        |            |                              | 0 1011 |                                               |
|        |            |                              | others | internal states used during state transitions |
| 2 to 0 | internal   | internally used              | -      | -                                             |

#### 8.1.1 Reset mode

The ASL1507SHN; ASL2507SHN switches to reset mode, if the input voltage drops below the power-on detection threshold voltage  $V_{th(det)pon}$  or the pin EN is LOW.

The SPI interface and output are turned off when the ASL1507SHN; ASL2507SHN is in the reset mode.

ASL1507\_ASL2507

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved.

#### 8.1.2 Configuration mode

The ASL1507SHN; ASL2507SHN switches from reset mode to configuration mode, as soon as the input voltage is above the power-on detection threshold voltage  $V_{th(det)pon}$  and pin EN is HIGH.

The configuration registers can be set when the ASL1507SHN; ASL2507SHN is in the configuration mode.

#### 8.1.3 Standby mode

The ASL1507SHN; ASL2507SHN switches from operation to standby mode when bit CFG\_DN is set to logic 0 while bit AUTO is set to logic 0 as well. In standby mode  $V_{O1}$  and  $V_{O2}$  are turned off while VGG remains on.

#### 8.1.4 Operation mode

The ASL1507SHN; ASL2507SHN switches from configuration mode to operation mode, as soon as the configuration done bit is set. Once the bit is set to logic 1, the configuration registers are locked and cannot be changed.

In operation mode, the output is available as configured via the SPI interface. Setting the bit VO1EN or VO2EN, starts up VGG. Once VGG is in regulation (signaled by bit VGG\_OK), the output voltages  $V_{\rm O1}$  and  $V_{\rm O2}$  are turned on accordingly. When the converters are on, the battery monitoring functionality is available.

#### 8.1.5 Fail silent mode

The ASL1507SHN; ASL2507SHN switches from operation, configuration, standby, or limp-home mode to fail silent mode, when the junction temperature exceeds the overtemperature shutdown threshold or a VGG error is detected. It also switches modes when the input voltage is below the undervoltage detection threshold or above the overvoltage detection threshold.

In fail silent mode, all outputs are turned off and only the SPI interface remains operational.

#### 8.1.6 Limp-home mode

The ASL1507SHN; ASL2507SHN limp-home mode is activated by detecting loss of SPI communication. In limp-home mode, the outputs are operating according to predefined conditions in an NVM; see Section 8.12 for more information.

During limp-home mode operation, the SPI interface remains functional but only the limp-home mode control register can be written. The other registers offer only read access.

#### 8.1.7 NVM access mode

The ASL1507SHN; ASL2507SHN switches from configuration mode to NVM access mode when the NVM access mode entry command is given. In NVM access mode, the NVM settings can be defined and read back.

ASL1507\_ASL2507

# 8.2 Boost converter configuration

The ASL1507SHN; ASL2507SHN is an automatic boost converter IC delivering constant DC-to-DC voltage to a load. It has a fixed frequency current-mode control for an enhanced stable operation.

The ASL2507SHN offers two phases. Each phase consists of a coil, a resistor, a MOSFET and a diode as shown in Figure 6.



rigule 6. Thase of the boost converter with to and application connections

To allow a flexible use of the ASL1507SHN; ASL2507SHN, the configuration is based on virtual phases, which are then mapped to a real. That is, physical phase according to the physical connections and conditions of the circuitry around the ASL1507SHN; ASL2507SHN as shown in Figure 7.



#### 8.2.1 Configuration of the virtual phases

The ASL2507SHN can generate up to two internal phases for up to two virtual outputs. With the internal phase control enable registers, it can be selected, how many virtual phases are generated for the individual virtual outputs.

ASL1507\_ASL2507

Table 5. SS scenario logic 1 (address 0Bh)

| Bit | Symbol                                | Description               | Value | Function             |  |
|-----|---------------------------------------|---------------------------|-------|----------------------|--|
| 7   | SS_WIDTH1[1:0]                        | spread spectrum width for | -     | refer to Section 8.4 |  |
| 6   |                                       | logic 1                   |       |                      |  |
| 5   | SS_SCEN1[1:0] SS scenario for logic 1 |                           | -     | refer to Section 8.4 |  |
| 4   |                                       |                           |       |                      |  |
| 3   | EN_P4_1                               | phase 4 enabled           | 0     | phase 4 is off       |  |
|     |                                       |                           | 1     | phase 4 is enabled   |  |
| 2   | EN_P3_1                               | phase 3 enabled           | 0     | phase 3 is off       |  |
|     |                                       |                           | 1     | phase 3 is enabled   |  |
| 1   | EN_P2_1                               | phase 2 enabled           | 0     | phase 2 is off       |  |
|     |                                       |                           | 1     | phase 2 is enabled   |  |
| 0   | EN_P1_1                               | phase 1 enabled           | 0     | phase 1 is off       |  |
|     |                                       |                           | 1     | phase 1 is enabled   |  |

Table 6. SS scenario logic 2 (address 0Ch)

| Bit | Symbol         | Description               | Value | Function             |  |
|-----|----------------|---------------------------|-------|----------------------|--|
| 7   | SS_WIDTH2[1:0] | spread spectrum width for | -     | refer to Section 8.4 |  |
| 6   |                | logic 2                   |       |                      |  |
| 5   | SS_SCEN2[1:0]  | SS scenario for logic 2   |       | refer to Section 8.4 |  |
| 4   |                |                           |       |                      |  |
| 3   | EN_P4_2        | phase 4 enabled           | 0     | phase 4 is off       |  |
|     |                |                           | 1     | phase 4 is enabled   |  |
| 2   | EN_P3_2        | phase 3 enabled           | 0     | phase 3 is off       |  |
|     |                |                           | 1     | phase 3 is enabled   |  |
| 1   | EN_P2_2        | phase 2 enabled           | 0     | phase 2 is off       |  |
|     |                |                           | 1     | phase 2 is enabled   |  |
| 0   | EN_P1_2        | phase 1 enabled           | 0     | phase 1 is off       |  |
|     |                |                           | 1     | phase 1 is enabled   |  |

# 8.2.2 Association of gate drivers to the output voltages

Each phase that the ASL2507SHN offers must be associated to one of the outputs. Multiple combinations are possible. For example, all phases to one of the outputs, or one phase to one output and one phase to another one.

Table 7. Gate driver output (address 02h)

| Bit    | Symbol   | Description               | Value  | Function                                      |
|--------|----------|---------------------------|--------|-----------------------------------------------|
| 7 to 2 | reserved | reserved                  | 000000 | reserved; should remain clear for future use  |
| 1      | O_G2     | association gate          | 0      | gate driver 2 is connected to V <sub>O1</sub> |
|        |          | driver 2                  | 1      | gate driver 2 is connected to V <sub>O2</sub> |
| 0      | O_G1     | association gate driver 1 | 0      | gate driver 1 is connected to V <sub>O1</sub> |
|        |          |                           | 1      | gate driver 1 is connected to V <sub>O2</sub> |

#### 8.2.3 Association of gate drivers to the internal phase generation

The gate drivers that the ASL1507SHN; ASL2507SHN offer must be associated to one of the internal virtual logics. It is established with the gate driver phase and phase select configuration registers. Internal logic 1 and logic 2 include four phases, which are used connecting to physical gate driver.

Table 8. Gate driver phase (address 0Fh)

| Bit    | Symbol   | Description      | Value  | Function                                     |
|--------|----------|------------------|--------|----------------------------------------------|
| 7 to 2 | reserved | reserved         | 000000 | reserved; should remain clear for future use |
| 1      | O_GP2    | association gate | 0      | gate driver 2 is connected to logic 1        |
|        |          | driver 2         | 1      | gate driver 2 is connected to logic 2        |
| 0      | O_GP1    | association gate | 0      | gate driver 1 is connected to logic 1        |
|        |          | driver 1         | 1      | gate driver 1 is connected to logic 2        |

Table 9. Phase select configuration (address 10h)

| Bit     | Symbol                                      | Description   | Value                | Function                                     |
|---------|---------------------------------------------|---------------|----------------------|----------------------------------------------|
| 7 to 4  | reserved                                    | reserved      | 0000                 | reserved; should remain clear for future use |
| 3 and 2 | nd 2 PHSEL2[1:0] phase select gate driver 2 | 00            | routing from phase 1 |                                              |
|         |                                             | gate driver 2 | 01                   | routing from phase 2                         |
|         |                                             |               | 10                   | routing from phase 3                         |
|         |                                             |               | 11                   | routing from phase 4                         |
| 1 and 0 | PHSEL1[1:0]                                 | phase select  | 00                   | routing from phase 1                         |
|         |                                             |               | 01                   | routing from phase 2                         |
|         |                                             |               | 10                   | routing from phase 3                         |
|         |                                             |               | 11                   | routing from phase 4                         |

#### 8.2.4 Enabling of connected phases

The gate driver enable register is used to configure which of the phases is active.

Table 10. Gate driver enable (address 01h)

| Bit              | Symbol   | Description     | Value  | Function                                     |
|------------------|----------|-----------------|--------|----------------------------------------------|
| 7 to 2           | reserved | reserved        | 000000 | reserved; should remain clear for future use |
| 1 <sup>[1]</sup> | EN_G2    | phase 2 enabled | 0      | phase 2 is off                               |
|                  |          |                 | 1      | phase 2 is enabled                           |
| 0                | EN_G1    | phase 1 enabled | 0      | phase 1 is off                               |
|                  |          |                 | 1      | phase 1 is enabled                           |

<sup>[1]</sup> For the ASL1507SHN, this bit is reserved.

### 8.2.5 Configuration of the boost converter frequencies

The operation frequency of the boost converters is set via several SPI registers. To ensure a stable phase delay between the different phases, all timings are derived from the same oscillator. An integer number downscales the internal oscillator frequency for each regulation loop. The slower clock controls the off-time of a phase and the delay from one phase of the regulation loop to the next internal phase. The number of phases determinates finally when the phase is turned on again and so defines the operation frequency of the boost converter.



Table 11. Clock divider for V<sub>O1</sub> (address 09h)

| Bit    | Symbol       | Description       | Value | Function                             |
|--------|--------------|-------------------|-------|--------------------------------------|
| 7 to 0 | CLKDIV1[7:0] | clock divider for | 00h   | clock is not divided                 |
|        |              | output voltage 1  |       | clock is divided by CLKDIV1[7:0] + 1 |
|        |              |                   | FFh   | clock is divided by 256              |

Table 12. Clock divider for  $V_{O2}$  (address 0Ah)

| Bit    | Symbol           | Description       | Value                                | Function                |
|--------|------------------|-------------------|--------------------------------------|-------------------------|
| 7 to 0 |                  | clock divider for | 00h                                  | clock is not divided    |
|        | output voltage 2 |                   | clock is divided by CLKDIV2[7:0] + 1 |                         |
|        |                  |                   | FFh                                  | clock is divided by 256 |

Table 13. Phase-off time and phase delay of output 1 (address 0Dh)

| Bit    | Symbol                  | Description                | Value | Function                                                           |
|--------|-------------------------|----------------------------|-------|--------------------------------------------------------------------|
| 7 to 3 | PHDEL1[4:0]             | delay to next phase of     | 00h   | phase delay is one clock period of the divided clock               |
|        |                         | output 1                   |       | phase delay is PHDEL1[4:0] + one clock period of the divided clock |
|        |                         |                            | 1Fh   | phase delay is 32 clock periods of the divided clock               |
| 2 to 0 | phase-off time output 1 | phase-off time of output 1 | 00h   | phase-off time is one clock period of the divided clock            |
|        |                         |                            |       | phase-off time is PHOFF1[2:0] of the divided clock                 |
|        |                         |                            | 07h   | phase-off time is seven clock periods of the divided clock         |

Table 14. Phase-off time and phase delay of output 2 (address 0Eh)

| Bit    | Symbol                                 | Description            | Value | Function                                                           |
|--------|----------------------------------------|------------------------|-------|--------------------------------------------------------------------|
| 7 to 3 | PHDEL2[4:0]                            | delay to next phase of | 00h   | phase delay is one clock period of the divided clock               |
|        |                                        | output 2               |       | phase delay is PHDEL2[4:0] + one clock period of the divided clock |
|        |                                        |                        | 1Fh   | phase delay is 32 clock periods of the divided clock               |
| 2 to 0 | PHOFF2[2:0] phase-off time of output 2 | p                      | 00h   | phase-off time is one clock period of the divided clock            |
|        |                                        |                        |       | phase-off time is PHOFF2[2:0] of the divided clock                 |
|        |                                        |                        | 07h   | phase-off time is seven clock periods of the divided clock         |

**Remark:** To obtain the best performance of the internal slope compensation, keep the possible settings of the delay between the phases close to 32.

# 8.2.6 Control loop parameter setting

The ASL1507SHN; ASL2507SHN is able to operate with a wide range of external components and offers wide range of operating frequencies. To achieve the maximum performance for each set of operation conditions, set the control loop parameters according to the external components and the operating frequency.

Table 15. Loop filter proportional configuration (address 11h)

| Bit    | Symbol     | Description                  | Value | Function                                                 |
|--------|------------|------------------------------|-------|----------------------------------------------------------|
| 7 to 4 | PROP2[3:0] | proportional factor          | 0h    | proportional factor output 2 is 0.05                     |
|        | ou         | output 2                     |       | proportional factor output 2 is PROP2[3:0] × 0.05 + 0.05 |
|        |            |                              | Fh    | proportional factor output 2 is 0.8                      |
| 3 to 0 | PROP1[3:0] | proportional factor output 1 | 0h    | proportional factor output 1 is 0.05                     |
|        |            |                              |       | proportional factor output 1 is PROP1[3:0] × 0.05 + 0.05 |
|        |            |                              | Fh    | proportional factor output 1 is 0.8                      |

Table 16. Loop filter integral configuration (address 12h)

| Bit    | Symbol                                 | Description              | Value                                                   | Function                          |
|--------|----------------------------------------|--------------------------|---------------------------------------------------------|-----------------------------------|
| 7 to 4 | INTEG2[3:0]                            | integral factor output 2 | 0h                                                      | integral factor output 2 is 0.005 |
|        |                                        |                          | integral factor output 2 is INTEG2[3:0] × 0.005 + 0.005 |                                   |
|        |                                        |                          | Fh                                                      | integral factor output 2 is 0.08  |
| 3 to 0 | 0 INTEG1[3:0] integral factor output 1 | 0h                       | integral factor output 1 is 0.005                       |                                   |
|        |                                        |                          | integral factor output 1 is INTEG1[3:0] × 0.005 + 0.005 |                                   |
|        |                                        |                          | Fh                                                      | integral factor output 1 is 0.08  |

Table 17. Slope compensation configuration (address 13h)

| Bit    | Symbol       | Description                        | Value | Function                                            |
|--------|--------------|------------------------------------|-------|-----------------------------------------------------|
| 7 to 4 | SLPCMP2[3:0] | slope compensation factor          | 0h    | slope compensation factor output 2 = 112 k $\Omega$ |
|        |              | output 2                           | 1h    | slope compensation factor output 2 = 84 k $\Omega$  |
|        |              |                                    | 2h    | slope compensation factor output 2 = 70 k $\Omega$  |
|        |              |                                    | 4h    | slope compensation factor output 2 = 56 k $\Omega$  |
|        |              |                                    | 8h    | slope compensation factor output 2 = 28 k $\Omega$  |
| 3 to 0 | SLPCMP1[3:0] | slope compensation factor output 1 | 0h    | slope compensation factor output 1 = 112 k $\Omega$ |
|        |              |                                    | 1h    | slope compensation factor output 1 = 84 k $\Omega$  |
|        |              |                                    | 2h    | slope compensation factor output 1 = 70 k $\Omega$  |
|        |              |                                    | 4h    | slope compensation factor output 1 = 56 k $\Omega$  |
|        |              |                                    | 8h    | slope compensation factor output 1 = 28 k $\Omega$  |

Table 18. Current sense slope resistor configuration (address 14h)

| Bit     | Symbol     | Description                                          | Value | Function |
|---------|------------|------------------------------------------------------|-------|----------|
| 7 to 4  | reserved   | reserved                                             | -     |          |
| 3 and 2 | SLPR2[1:0] | slope resistor                                       | 0h    | 250 Ω    |
|         |            | configuration for gate driver 2                      | 1h    | 500 Ω    |
|         |            |                                                      | 2h    | 1000 Ω   |
|         |            |                                                      | 3h    | 1500 Ω   |
| 1 and 0 | SLPR1[1:0] | slope resistor<br>configuration for gate<br>driver 1 | 0h    | 250 Ω    |
|         |            |                                                      | 1h    | 500 Ω    |
|         |            |                                                      | 2h    | 1000 Ω   |
|         |            |                                                      | 3h    | 1500 Ω   |

#### 8.3 Output voltage programmability

The ASL1507SHN; ASL2507SHN provides the possibility to program the output voltage and output overvoltage protection of the output via the SPI interface.

# 8.3.1 Output voltage target programming

The target output voltage can be programmed via the output voltage registers. As the ASL1507SHN; ASL2507SHN is a boost converter, the output voltage cannot be lower than the supply voltage minus the drop of the converter diode (Dx in Figure 6).

Table 19. Output voltage 1 register (address 03h)

| Bit    | Symbol     | Description             | Value | Function                                        |
|--------|------------|-------------------------|-------|-------------------------------------------------|
| 7 to 0 | V_VO1[7:0] | target voltage output 1 | 00h   | output 1 is turned off                          |
|        |            |                         |       | target voltage output 1 = 0.3606 V × V_VO1[7:0] |
|        |            |                         | FFh   | maximum target output voltage = 90 V            |

Table 20. Output voltage 2 register (address 04h)

| Bit    | Symbol     | Description             | Value                                           | Function               |
|--------|------------|-------------------------|-------------------------------------------------|------------------------|
| 7 to 0 | V_VO2[7:0] | target voltage output 2 | 00h                                             | output 2 is turned off |
|        |            |                         | target voltage output 2 = 0.3606 V × V_VO2[7:0] |                        |
|        |            | FFh                     | maximum target output voltage = 90 V            |                        |

#### 8.3.2 Output overvoltage protection programming

Due to fast changes in the supply or the output, disruption is possible in the output voltage. To avoid high voltages damaging the attached components, the ASL1507SHN; ASL2507SHN offers a programmable overvoltage protection threshold. Once the output voltage is above this threshold, the gate pin of the output stops toggling. It results in a halt of the energy delivery to the output.

ASL1507\_ASL2507

Once the output voltage recovers and is below the threshold again, the gate pin starts toggling again. The regulation loop regulates the output back to the target value.

For stable operation of the device, the limit voltage output register should be programmed higher than the corresponding output voltage registers. The limit voltage output setting should be chosen to allow the regulation loop to operate continuously in case of overshoots due to load changes.

Table 21. Limit voltage output 1 register (address 05h)

| Bit    | Symbol        | Description    | Value | Function                                                          |
|--------|---------------|----------------|-------|-------------------------------------------------------------------|
| 7 to 0 | VMAX_VO1[7:0] | limit output 1 | 00h   | output 1 is turned off                                            |
|        |               |                |       | output overvoltage protection output 1 = 0.3606 V × VMAX_VO1[7:0] |
|        |               |                | FFh   | maximum output overvoltage protection output 1 = 90 V             |

Table 22. Limit voltage output 2 register (address 06h)

| Bit    | Symbol        | Description    | Value | Function                                                          |
|--------|---------------|----------------|-------|-------------------------------------------------------------------|
| 7 to 0 | VMAX_VO2[7:0] | limit output 2 | 00h   | output 2 is turned off                                            |
|        |               |                |       | output overvoltage protection output 2 = 0.3606 V × VMAX_VO2[7:0] |
|        |               |                | FFh   | maximum output overvoltage protection output 2 = 90 V             |

# 8.3.3 Output voltage ramp up

Output voltage ramp up is a feature which ramps up the target voltage. Timing and step size can be programmed.

Table 23. Ramp up output 1 (address 1Fh)

| Bit     | Symbol       | Description                   | Value | Function         |
|---------|--------------|-------------------------------|-------|------------------|
| 7 and 6 | reserved     | reserved                      | -     |                  |
| 5       | RAMP1        | ramp up select                | 0     | ramp up enabled  |
|         |              |                               | 1     | ramp up disabled |
| 4 to 2  | STEP_T1[2:0] | step time for V <sub>O1</sub> | 000   | 40 μs            |
|         |              |                               | 001   | 80 µs            |
|         |              |                               | 010   | 160 µs           |
|         |              |                               | 011   | 320 µs           |
|         |              |                               | 100   | 520 µs           |
|         |              |                               | 101   | 1040 µs          |
|         |              |                               | 110   | 2040 μs          |
|         |              |                               | 111   | 4040 μs          |
| 1 and 0 | STEP_V1[1:0] | step size for V <sub>O1</sub> | 00    | 0.7 V            |
|         |              |                               | 01    | 1.4 V            |
|         |              |                               | 10    | 2.8 V            |
|         |              |                               | 11    | 5.6 V            |

ASL1507\_ASL2507

Table 24. Ramp up output 2 (address 20h)

| Bit     | Symbol             | Description                          | Value | Function         |
|---------|--------------------|--------------------------------------|-------|------------------|
| 7 and 6 | reserved           | reserved                             | -     |                  |
| 5       | RAMP2              | ramp up select                       | 0     | ramp up enabled  |
|         |                    |                                      | 1     | ramp up disabled |
| 4 to 2  | STEP_T2[2:0]       | 2[2:0] step time for V <sub>O2</sub> |       | 40 μs            |
|         |                    |                                      | 001   | 80 µs            |
|         |                    |                                      | 010   | 160 µs           |
|         |                    |                                      | 011   | 320 µs           |
|         |                    |                                      | 100   | 520 µs           |
|         |                    |                                      | 101   | 1040 µs          |
|         |                    |                                      | 110   | 2040 µs          |
|         |                    |                                      | 111   | 4040 µs          |
| 1 and 0 | and 0 STEP_V2[1:0] | step size for V <sub>O2</sub>        | 00    | 0.7 V            |
|         |                    |                                      | 01    | 1.4 V            |
|         |                    |                                      | 10    | 2.8 V            |
|         |                    |                                      | 11    | 5.6 V            |

#### 8.3.4 Dead-band setting

The regulation loop of the output voltage of the ASL1507SHN; ASL2507SHN uses a selectable dead-band. A higher dead-band setting results into higher noise level on the output, but fewer regulation adjustments thus a more smooth regulation. This setting is part of the internal register 5 (address 30h). The content of this register can only be changed in configuration mode.

Table 25. Internal register 5 (address 30h)

| Bit     | Symbol         | Description       | Value | Function                |
|---------|----------------|-------------------|-------|-------------------------|
| 7 and 6 | reserved       | reserved          | -     |                         |
| 5 and 4 | DEAD_BAND[1:0] | dead-band setting | 00    | 180 mV                  |
|         |                |                   | 01    | 350 mV                  |
|         |                |                   | 10    | 700 mV                  |
|         |                |                   | 11    | 1.4 V                   |
| 3 to 0  | internal       | internally used   | 9h    | no modification allowed |

#### 8.4 Frequency spread spectrum

The frequency spread spectrum achieves clock dithering, on-chip technique for EMI reduction. Slope clock division factor is changed dynamically based on spread spectrum ramp profiles (triangular ramp) or using a PRBS (random) generator. The frequencies used by the system during spread spectrum operation can be calculated with the following formula.

$$f_{sw(used)} = \frac{f_{osc(int)}}{\frac{f_{osc(int)}}{f_{sw(set)}} + x}$$
(1)

 $f_{\text{sw}(\text{used})}$  is the used switching frequency of the system without spread spectrum enabled.

 $f_{sw(set)}$  is the set switching frequency.

 $f_{osc(int)}$  is the internal oscillator frequency.

x is according to <u>Table 29</u> and <u>Table 30</u>.

Table 26. Spread spectrum enable register (address 1Ch)

| Bit | Symbol          | Description                         | Value | Function                                                                                       |
|-----|-----------------|-------------------------------------|-------|------------------------------------------------------------------------------------------------|
| 7   | reserved        | reserved                            | -     |                                                                                                |
| 6   | internal        | internally used                     | 0     | internally used; must remain logic 0                                                           |
| 5   | RESTART_TEMP    | restart after TEMP error            | 1     | restart after power down due to TEMP error condition, once TEMP error gets cleared             |
|     |                 |                                     | 0     | no restart in case of TEMP error                                                               |
| 4   | RESTART_VBAT    | restart after VBAT error            | 1     | restart after power down due to VBAT UV/OV error condition, once VBAT UV/OV error gets cleared |
|     |                 |                                     | 0     | no restart in case of VBAT UV/OV error                                                         |
| 3   | EN_PRBS_CH2_    | enable the spread spectrum scenario | 0     | disable; ramp profile active                                                                   |
|     | SPREAD_SPECTRUM |                                     | 1     | enable; random profile active                                                                  |
| 2   | EN_CH2_SPREAD_  |                                     | 0     | disable                                                                                        |
|     | SPECTRUM        |                                     | 1     | enable                                                                                         |
| 1   | EN_PRBS_CH1_    |                                     | 0     | disable; ramp profile active                                                                   |
|     | SPREAD_SPECTRUM |                                     | 1     | enable; random profile active                                                                  |
| 0   | EN_CH1_SPREAD_  |                                     | 0     | disable                                                                                        |
|     | SPECTRUM        |                                     | 1     | enable                                                                                         |

Table 27. SS scenario logic 1 register (address 0Bh)

| Bit     | Symbol         | Description                       | Value | Function                  |
|---------|----------------|-----------------------------------|-------|---------------------------|
| 7 and 6 | SS_WIDTH1[1:0] | spread spectrum width for logic 1 | -     | see Table 29 and Table 30 |
| 5 and 4 | SS_SCEN1[1:0]  | SS scenario for logic 1           | -     | see Table 29 and Table 30 |
| 3       | EN_P4_1        | phase 4 enabled                   | -     | see <u>Table 5</u>        |
| 2       | EN_P3_1        | phase 3 enabled                   | -     | see <u>Table 5</u>        |
| 1       | EN_P2_1        | phase 2 enabled                   | -     | see <u>Table 5</u>        |
| 0       | EN_P1_1        | phase 1 enabled                   | -     | see <u>Table 5</u>        |

Table 28. SS scenario logic 2 register (address 0Ch)

| Bit     | Symbol         | Description                       | Value | Function                                |
|---------|----------------|-----------------------------------|-------|-----------------------------------------|
| 7 and 6 | SS_WIDTH2[1:0] | spread spectrum width for logic 2 | -     | see <u>Table 29</u> and <u>Table 30</u> |
| 5 and 4 | SS_SCEN2[1:0]  | SS scenario for logic 2           | -     | see <u>Table 29</u> and <u>Table 30</u> |
| 3       | EN_P4_2        | phase 4 enabled                   | -     | see Table 6                             |
| 2       | EN_P3_2        | phase 3 enabled                   | -     | see <u>Table 6</u>                      |
| 1       | EN_P2_2        | phase 2 enabled                   | -     | see Table 6                             |
| 0       | EN_P1_2        | phase 1 enabled                   | -     | see <u>Table 6</u>                      |

#### Table 29. Ramp profile

| SS_SCENx[1:0] | SS_WIDTHx[1:0]                   |                              |                              |                              |  |  |  |  |  |
|---------------|----------------------------------|------------------------------|------------------------------|------------------------------|--|--|--|--|--|
|               | 00                               | 01                           | 10                           | 11                           |  |  |  |  |  |
| 00<br>01      | 0 to 255 and 255 to 0            | 0 to 127 and 127 to 0        | 0 to 63 and 63 to 0          | 0 to 31 and 31 to 0          |  |  |  |  |  |
| 10            | -256 to 0 and 0 to -256          | -128 to 0 and<br>0 to -128   | -64 to 0 and 0 to -64        | -32 to 0 and 0 to -32        |  |  |  |  |  |
| 11            | -128 to +127 and<br>+127 to -128 | -64 to +63 and<br>+63 to -64 | -32 to +31 and<br>+31 to -32 | -16 to +15 and<br>+15 to -16 |  |  |  |  |  |

#### Table 30. Random profile

| SS_SCENx[1:0] | SS_WIDTHx[1:0] |            |            |            |  |  |  |
|---------------|----------------|------------|------------|------------|--|--|--|
|               | 00             | 01         | 10         | 11         |  |  |  |
| 00<br>01      | 0 to 255       | 0 to 127   | 0 to 63    | 0 to 31    |  |  |  |
| 10            | −128 to −1     | −64 to −1  | -32 to −1  | −16 to −1  |  |  |  |
| 11            | -128 to +127   | -64 to +63 | -32 to +31 | -16 to +15 |  |  |  |

### 8.5 Coil peak current limitation

The ASL1507SHN; ASL2507SHN offers a function to limit peak current inside the coil and therefore to limit the input current for the system. Furthermore, this functionality can be used to avoid magnetic saturation of the coils. It also allows some soft start feature to be realized with this function.

With the maximum phase current  $V_{Ox}$  register, the maximum peak current for the phase can be configured. Once the voltage between pins SNLx and SNHx achieves maximum level, the gate will be turned off until the next switching cycle. To avoid subharmonic oscillations when the coil peak current limitation is becoming active, the slope compensation remains active. It reduces the coil peak current toward the end of the switching cycle to ensure stable operation of the system.

In order to avoid that this function interferes with the normal regulation, the limit should be placed well above the maximum expected current.

Table 31. Maximum coil current V<sub>O1</sub> register (address 07h)

| Bit    | Symbol     | Description                 | Value | Function                                                                        |
|--------|------------|-----------------------------|-------|---------------------------------------------------------------------------------|
| 7 to 0 | limitation |                             | 00h   | no current allowed                                                              |
|        |            | assigned to V <sub>O1</sub> |       | maximum peak current = (IMAX1[7:0] × 1.8 V / 256 - 0.24 V) / R <sub>sense</sub> |
|        |            | 0                           | 80h   | maximum allowed setting = (128 / 255 × 1.8 V - 0.24 V) / R <sub>sense</sub>     |
|        |            |                             |       | not allowed                                                                     |
|        |            |                             | FFh   | not allowed                                                                     |

Table 32. Maximum coil current V<sub>O2</sub> register (address 08h)

| Bit    | Symbol      | Description                                                   | Value                                                                                            | Function                                                                        |  |  |
|--------|-------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--|--|
| 7 to 0 | IMAX2[7:0]  | MAX2[7:0] coil current limitation assigned to V <sub>O2</sub> | 00h                                                                                              | no current allowed                                                              |  |  |
|        |             |                                                               |                                                                                                  | maximum peak current = (IMAX2[7:0] × 1.8 V / 256 - 0.24 V) / R <sub>sense</sub> |  |  |
|        | 5553.55 5 5 | 80h                                                           | maximum allowed setting = $(128 / 255 \times 1.8 \text{ V} - 0.24 \text{ V}) / R_{\text{sense}}$ |                                                                                 |  |  |
|        |             |                                                               | not allowed                                                                                      |                                                                                 |  |  |
|        |             | FFh                                                           | not allowed                                                                                      |                                                                                 |  |  |

#### 8.6 Enabling the output voltage

The ASL1507SHN; ASL2507SHN provides two independent output voltages. In operation mode, the output voltages are turned on with the bit VO1EN and VO2EN.

As soon as one of the outputs is turned on, the VGG voltage regulator is turned on. After  $t_{\text{startup}}$  the gate drivers start switching, provided the bit VGG\_OK is set.

Table 33. Function control register (address 00h)

| Bit      | Symbol      | Description            | Value | Function                                                    |
|----------|-------------|------------------------|-------|-------------------------------------------------------------|
| 7        | reserved    | reserved               | n.a.  | reserved; should remain cleared for future use              |
| 6        | EN_VBAT_    | enable VBAT            | 0     | disabled                                                    |
| ME       | MEASUREMENT | measurement            | 1     | VBAT measurement is available before starting the converter |
| 5 and 4  | internal    | internally used        | 00    | internally used; must remain 00                             |
| 3 CNT_CS | CNT_CSB     | count chip select time | 0     | chip select low count feature is disabled                   |
|          |             |                        | 1     | chip select low count feature is enabled                    |
| 2        | VO2EN       | enable output 2        | 0     | output 2 is turned off                                      |
|          |             |                        | 1     | output 2 is turned on when the device is in operation mode  |
| 1        | VO1EN       | enable output 1        | 0     | output 1 is turned off                                      |
|          |             |                        | 1     | output 1 is turned on when the device is in operation mode  |
| 0        | CFG_DN      | configuration done bit | 0     | device is in configuration mode; no configuration lock      |
|          |             |                        | 1     | device is in operation mode; configuration lock is active   |

# 8.7 Gate voltage supply

The ASL1507SHN; ASL2507SHN has an integrated linear regulator to generate the supply voltage of the gate drivers. The integrated linear regulator is internally connected to the pin VGG. The voltage generated by the linear regulator can be set via the VGG control register.

Table 34. VGG control register (address 15h); bit 4 in NVM address 00h register is set to logic 0

| Bit    | Symbol                                          | Description  | Value                           | Function                        |
|--------|-------------------------------------------------|--------------|---------------------------------|---------------------------------|
| 7 to 0 | 7 to 0 VGG[7:0] supply voltage for gate drivers |              | 00h                             | not allowed                     |
|        |                                                 | gate drivers |                                 | not allowed                     |
|        |                                                 | 80h          | maximum output voltage = 7.98 V |                                 |
|        |                                                 |              | 16.07 - 0.0632 × VGG[7:0]       |                                 |
|        |                                                 |              | B7h                             | minimum output voltage = 4.50 V |
|        |                                                 |              |                                 | not allowed                     |
|        |                                                 |              | FFh                             | not allowed                     |

Table 35. VGG control register (address 15h); bit 4 in NVM address 00h register is set to logic 1

| Bit    | Symbol   | Description                              | Value       | Function                         |  |                           |
|--------|----------|------------------------------------------|-------------|----------------------------------|--|---------------------------|
| 7 to 0 | VGG[7:0] | vGG[7:0] supply voltage for gate drivers | 00h         | not allowed                      |  |                           |
|        |          |                                          |             | not allowed                      |  |                           |
|        |          |                                          | 5Dh         | maximum output voltage = 10.19 V |  |                           |
|        |          |                                          |             |                                  |  | 16.07 - 0.0632 × VGG[7:0] |
|        |          |                                          | B7h         | minimum output voltage = 4.50 V  |  |                           |
|        |          |                                          |             | not allowed                      |  |                           |
|        |          | FFh                                      | not allowed |                                  |  |                           |

If a setting between FFh and B7h is used, the device may not start up VGG. If the device operates, parameters of VGG are not guaranteed.

# 8.7.1 Gate voltage supply diagnostics

The diagnostic options for the gate voltage supply are:

- VGG available; details can be found in <u>Section 8.10</u>
- VGG protection active; details can be found in Section 8.10

# 8.8 Supply voltage monitoring

The ASL1507SHN; ASL2507SHN continuously measures the voltage at pin VBAT. It allows the system to monitor the supply voltage without additional external components. It also offers the option to put an automatic undervoltage/overvoltage protection in place.

#### 8.8.1 Battery voltage measurement

The ASL1507SHN; ASL2507SHN continuously measures the voltage at pin VBAT. The measurement result is available in the battery voltage register when the output is enabled or when bit 6 in SPI register 00h is set to logic 1.

Table 36. Battery voltage register (address 45h)

| Bit    | Symbol      | Description     | Value | Function                                  |
|--------|-------------|-----------------|-------|-------------------------------------------|
| 7 to 0 | V_VBAT[7:0] | battery voltage | 00h   | battery voltage = 0 V                     |
|        |             |                 |       | battery voltage = 0.3606 V × V_VBAT[7:0]  |
|        |             |                 | FFh   | maximum measurable battery voltage = 90 V |

#### 8.8.2 Undervoltage detection

The ASL1507SHN; ASL2507SHN offers a variable undervoltage detection threshold. When the supply voltage drops below this threshold, the undervoltage detect bit is set and the gate pin stops toggling and no more power is delivered to the output.

Table 37. Undervoltage threshold register (address 1Bh)

| Bit    | Symbol         | Description         | Value | Function                                                     |
|--------|----------------|---------------------|-------|--------------------------------------------------------------|
| 7 to 0 | V_VBAT_UV[7:0] | _                   | 00h   | undervoltage detection threshold = 0 V                       |
|        |                | detection threshold |       | undervoltage detection threshold = 0.3606 V × V_VBAT_UV[7:0] |
|        |                |                     | FFh   | maximum undervoltage detection threshold = 90 V              |

#### 8.8.3 Overvoltage detection

The ASL1507SHN; ASL2507SHN offers a variable overvoltage detection threshold. When the supply voltage rises above this threshold, the overvoltage detect bit is set and fail silent mode is entered. The gate pin stops toggling and no power is delivered to the output.

Table 38. Overvoltage threshold register (address 1Ah)

| Bit    | Symbol         | Description         | Value | Function                                                    |
|--------|----------------|---------------------|-------|-------------------------------------------------------------|
| 7 to 0 | V_VBAT_OV[7:0] | •                   | 00h   | overvoltage detection threshold = 0 V                       |
|        |                | detection threshold |       | overvoltage detection threshold = 0.3606 V × V_VBAT_OV[7:0] |
|        |                |                     | FFh   | maximum overvoltage detection threshold = 90 V              |

#### 8.9 Junction temperature information

The ASL1507SHN; ASL2507SHN provides a measurement of the IC junction temperature. The measurement information is available in the junction temperature register.

Table 39. Junction temperature register (address 46h)

| Bit    | Symbol          | Description          | Value      | Function                                                                  |
|--------|-----------------|----------------------|------------|---------------------------------------------------------------------------|
| 7 to 0 | T_JUNCTION[7:0] | junction temperature | 00h to 17h | device junction temperature below -40 °C                                  |
|        |                 |                      | 18h        | device junction temperature = −40 °C                                      |
|        |                 |                      |            | device junction temperature<br>= T_JUNCTION[7:0] × (215 / 106) °C - 88 °C |
|        |                 |                      | 82h        | device junction temperature = 175 °C                                      |
|        |                 |                      | 83h to FFh | device junction temperature above 175 °C                                  |

# 8.10 Diagnostic information

The diagnostic register contains useful information for diagnostic purposes. Details for each bit can be found in the following subsections.

Table 40. Diagnostic register (address 5Fh)

| Bit | Symbol                    | Description               | Value                                         | Function                                              |  |  |
|-----|---------------------------|---------------------------|-----------------------------------------------|-------------------------------------------------------|--|--|
| 7   | VO1_OK                    | V <sub>O1</sub> regulated | 0                                             | V <sub>O1</sub> is deviating from the target value    |  |  |
|     |                           |                           | 1                                             | V <sub>O1</sub> is regulated to the target value      |  |  |
| 6   | VO2_OK                    | V <sub>O2</sub> regulated | 0                                             | V <sub>O2</sub> is deviating from the target value    |  |  |
|     |                           |                           | 1                                             | V <sub>O2</sub> is regulated to the target value      |  |  |
| 5   | VGG_OK                    | VGG regulation OK         | 0                                             | VGG is not available                                  |  |  |
|     |                           |                           | 1                                             | VGG is available                                      |  |  |
| 4   | TJ_ERR device temperature | 0                         | device temperature below T <sub>sd(otp)</sub> |                                                       |  |  |
|     |                           | is too high               | 1                                             | device temperature above T <sub>sd(otp)</sub>         |  |  |
| 3   | VBAT_UV                   | VBAT undervoltage         | 0                                             | no undervoltage at VBAT detected                      |  |  |
|     |                           |                           | 1                                             | undervoltage at VBAT detected                         |  |  |
| 2   | VBAT_OV                   | VBAT overvoltage          | 0                                             | no overvoltage at VBAT detected                       |  |  |
|     |                           |                           | 1                                             | overvoltage at VBAT detected                          |  |  |
| 1   | SPI_ERR                   | SPI error                 | 0                                             | last SPI command was executed correctly               |  |  |
|     |                           |                           | 1                                             | last SPI command was erroneous and has been discarded |  |  |
| 0   | VGG_ERR                   | VGG error                 | 0                                             | VGG protection not active                             |  |  |
|     |                           |                           | 1                                             | VGG protection has turned on and VGG is deactivated   |  |  |

# 8.10.1 Bit VBAT\_OV

The bit VBAT\_OV depends on the battery monitoring functionality as described in <u>Section 8.8.3</u>. It indicates that the device has detected an overvoltage condition and enables an option to select the auto recover or fail silent mode.

A write access to the diagnostic register or entering off mode, clears the bit. Independent of the clearing of the bit, the device stays in fail silent mode.

#### 8.10.2 Bit VBAT\_UV

The bit VBAT\_UV depends on the battery monitoring functionality as described in <u>Section 8.8.2</u>. It indicates that the device has detected an undervoltage condition.

A write access to the diagnostic register or entering off mode, clears the bit. Independent of the clearing of the bit, the device stays in fail silent mode.

#### 8.10.3 Bit SPI\_ERR

The device evaluates all SPI accesses to the device for the correctness of the commands. When the command is not allowed, the SPI\_ERR bit is set.

A write access to the diagnostic register or entering off mode, clears the bit.

ASL1507\_ASL2507

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved.

#### 8.10.4 Bit TJ\_ERR

The bit TJ\_ERR indicates that the junction temperature has exceeded the maximum allowable temperature and the device has entered fail silent mode.

A write access to the diagnostic register or entering off mode, clears the bit. Independent of the clearing of the bit, the device stavs in fail silent mode.

### 8.10.5 Bit VGG\_ERR

The bit VGG\_ERR is set when the gate voltage did not reach the VGG\_OK window (when  $V_{drv(G)VGG_OK}$  is within the range) within  $t_{startup}$ . Once bit VGG\_ERR is set, it indicates that an error on the gate voltage regulator has been detected and the device has entered fail silent mode. A write access to the diagnostic register clears the VGG\_ERR bit. The device stays in fail silent mode irrespective of the clearing of the bit.

#### 8.10.6 Bit VGG OK

The bit VGG\_OK indicates that the gate driver voltage is regulated to the target voltage and allows the gate drivers to drive the gate driver pins.

If the gate driver voltage is outside the VGG\_OK window ( $V_{reg(VGG\_OK)}$ ) after  $t_{startup}$ , the device clears the VGG\_OK bit and the device enters fail silent mode.

#### 8.10.7 Bits VO1\_OK and VO2\_OK

The bits VO1\_OK and VO2\_OK indicate whether the output voltage is regulated to the target value. The bits are set as soon as the corresponding output voltage is  $V_{O(VO\_OK)}$  for more than  $t_{fltr(Vo)}$ . The bits are cleared when the corresponding output is not equal to  $V_{O(VO\_OK)}$  for more than  $t_{fltr(Vo)}$ .

#### 8.11 Restart on error

In case the ASL1507SHN; ASL2507SHN enters fail silent mode, it switches off the outputs.

In default mode, the EN pin must be cycled and the ASL1507SHN; ASL2507SHN should be reconfigured to start operation. In another mode of operation, ASL1507SHN; ASL2507SHN can be configured which does not require the EN pin cycling. In this mode, when the error condition is resolved, the state machine automatically exits the fail silent mode. The operation restarts as configured prior to entering the fail silent mode. This auto restart mode can be controlled through NVM by programming the bits.

Restart can be independently done for TJ\_ERR, VBAT\_UV and VBAT\_OV conditions; refer to Section 8.4.

# 8.12 Limp-home mode

In case of detection of a loss of SPI communication, the ASL1507SHN; ASL2507SHN enters limp-home mode. In limp-home mode, ASL1507SHN; ASL2507SHN operates according to predefined conditions stored in an NVM.

The settings with which the device operates in limp-home settings can be configured in NVM use mode. In NVM use mode, the outputs are disabled. After configuration, the limp-home settings will be permanently stored if not changed. Once the ASL1507SHN; ASL2507SHN detects a loss of SPI communication in normal operation, the device populates these settings into the registers and operates according to them.

In case the system recovers from the error, limp-home mode can be left via the exit limp-home mode sequence. With the completion of the exit sequence, the device operates according to the SPI register.

Limp-home offer the same operational features as normal operation.

Bit 3 in register 54h indicates the limp-home mode status of the device.

Table 41. Limp-home mode indication (address 54h)

| Bit    | Symbol   | Description               | Value | Function                        |
|--------|----------|---------------------------|-------|---------------------------------|
| 7 to 4 | internal | internally used           | -     | -                               |
| 3      | LHM      | limp-home mode indication | 1     | device is in limp-home mode     |
|        |          |                           | 0     | device is not in limp-home mode |
| 2 to 0 | internal | internally used           | -     | -                               |

#### 8.12.1 Limp-home mode activation

The limp-home mode can be enabled and disabled in end-user application with the LIMP\_DIS bit (bit 2 of the multi-content NVM data field). Once enabled the ASL1507SHN; ASL2507SHN is expecting a write command to the limp-home mode control register (address 3Ch) with the bits LIMP\_EXIT[2:0] all set to logic 1. The write command refreshes the LH\_TIMER. In case the LH\_TIMER it not refreshed before it expires, the device enters into limp-home mode.

Refer to <u>Section 8.13.1</u> for more information on starting the NVM write sequence.

#### 8.12.2 Limp-home mode operation

Once the system enters to limp-home mode, the ASL1507SHN; ASL2507SHN switches to the configuration as defined in the NVM memory for limp-home mode. The ASL1507SHN; ASL2507SHN modifies the control registers accordingly.

During limp-home mode operation, the SPI interface remains functional, but only the limp-home mode control register can be written. The other registers offer only read access.



#### 8.12.3 Limp-home mode deactivation

To deactivate limp-home mode, a dedicated limp-home mode deactivation sequence must be written to the limp-home mode control register (address 3Ch).

Table 42. Limp-home mode deactivation sequence

| Deactivation step | Data to LIMP_EXIT[2:0] |
|-------------------|------------------------|
| Step 1            | 001                    |
| Step 2            | 010                    |
| Step 3            | 100                    |
| Limp-home refresh | 111                    |

Once the deactivation sequence is completed, the ASL1507SHN; ASL2507SHN immediately starts to react on SPI communication. The registers remain as set for the limp-home mode. Once the system is back to operation mode, all registers are accessible as defined for operation mode again.

# 8.12.4 Limp-home mode control register

The limp-home mode control register allows control of the limp-home mode.

Table 43. Limp-home mode control register (address 3Ch)

| Bit    | Symbol         | Description                          | Value | Function                                                             |
|--------|----------------|--------------------------------------|-------|----------------------------------------------------------------------|
| 7      | reserved       |                                      |       | n.a.                                                                 |
| 6 to 4 | LIMP_EXIT[2:0] | limp-home mode deactivation sequence |       | limp-home mode deactivation and refresh pattern; see <u>Table 42</u> |
| 3 to 1 | LH_TIMER[2:0]  | limp-home timeout                    | 000   | 5.4096 ms                                                            |
|        |                |                                      | 001   | 10.8192 ms                                                           |
|        |                |                                      | 010   | 21.6396 ms                                                           |
|        |                |                                      | 011   | 43.2792 ms                                                           |
|        |                |                                      | 100   | 86.5584 ms                                                           |
|        |                |                                      | 101   | 173.1168 ms                                                          |
|        |                |                                      | 110   | 346.2336 ms                                                          |
|        |                |                                      | 111   | 692.4792 ms                                                          |
| 0      | reserved       |                                      |       | n.a.                                                                 |

# 8.13 NVM memory

The ASL1507SHN; ASL2507SHN features an internal error correction module to ensure reliable operation of the NVM memory. All required ECC codes can be internally generated and in case of errors the corrections are done automatically.

Table 44. ECC code register (address 39h)

| Bit    | Symbol             | Description                                  | Value | Function                                                                         |
|--------|--------------------|----------------------------------------------|-------|----------------------------------------------------------------------------------|
| 7      | EEB                | disables ECC<br>block for write<br>operation | 0     | must be kept logic 0                                                             |
| 6      | ECB                | disables ECC<br>block for read<br>operation  | 0     | must be kept logic 0                                                             |
| 5 to 0 | NVM_WRITE_ECC[5:0] | -                                            | 00000 | error correction code for NVM<br>write data; not used when<br>bit EEB is logic 0 |

Table 45. NVM control register (address 3Ah)

| Bit     | Symbol          | Description                            | Value                  | Function                          |
|---------|-----------------|----------------------------------------|------------------------|-----------------------------------|
| 7 to 4  | internal        | internally used                        | -                      | -                                 |
| 3 and 2 | NVM_MODE[1:0]   | enter and exit<br>NVM program<br>mode  | 01                     | enter NVM access mode             |
|         |                 |                                        | 10                     | exit NVM access mode              |
|         |                 |                                        | others                 | invalid; no action                |
| 1 and 0 | NVM_ACCESS[1:0] | initiate NVM<br>read/write<br>commands | 00<br>changes to<br>01 | initiate NVM read <sup>[1]</sup>  |
|         |                 |                                        | 00<br>changes to<br>10 | initiate NVM write <sup>[1]</sup> |
|         |                 |                                        | others                 | invalid; no action                |

<sup>[1]</sup> NVM accesss is only executed when NVM\_DONE is set to logic 1.

Table 46. NVM status register (address 55h)

| Bit     | Symbol            | Description           | Value        | Function                                 |
|---------|-------------------|-----------------------|--------------|------------------------------------------|
| 7 to 5  | internal          | internally used       | -            | -                                        |
|         | customer NVM      | 0                     | not possible |                                          |
|         |                   | access possible       | 1            | possible when in NVM access mode         |
| 3       | 3 ILLEGAL_NVM ill | illegal NVM<br>access | 0            | not happened                             |
|         |                   |                       | 1            | at least one illegal NVM access happened |
| 2 and 1 | internal          | internally used       | -            | -                                        |
| 0 NV    | NVM_DONE          | NVM action            | 0            | NVM action in progress                   |
|         |                   | complete              | 1            | NVM action completed                     |

#### 8.13.1 NVM write sequence

To write an NVM register, the device must be in NVM access mode. The following sequence should be used.

- 1. Check that the ASL1507SHN; ASL2507SHN is in configuration mode (register 56h shows binary 0010 0XXXb) and limp-home mode is not active (register 54h shows binary XXXX X0XXb).
- 2. Enter NVM access mode by setting register 3Ah to 04h.
- 3. Confirm that the ASL1507SHN; ASL2507SHN is in NVM access mode (register 56h shows binary 1101 1XXXb).
- 4. Write target NVM address to NVM address register (register 36h is target register).
- 5. Write target NVM\_DATA[15:8] into data register 37h.
- 6. Write target NVM\_DATA[7:0] into data register 38h.
- 7. Ensure that the ECC is calculated internally (register 39h = 00h).
- 8. Ensure that the NVM is ready (register 55h shows binary XXXX XXX1b).
- 9. Initiate NVM write:
  - Write register 3Ah with XXXX 0100b.
  - Write register 3Ah with XXXX 0110b.
- 10. Wait until NVM access is completed (register 55h shows binary XXXX XXX1b).
- 11.If further NVM access is required, start at step four of the read or write sequence.
- 12.Exit NVM access mode by setting register 3Ah to 08h.
- 13.NVM access complete; for reset set pin EN = LOW.

#### Note:

The IC is only considering the NVM content programmed as valid when bit 1 and bit 0 in the NVM register 00h indicate 10b. The IC is allowing 200 write cycles to the NVM. The number for write counts can be stored in the NVM write counter in NVM address 01h. This counter should be increased after each update.



#### 8.13.2 NVM read sequence

To read an NVM register, the device must be in NVM access mode. The following sequence should be used.

- 1. Check that the ASL1507SHN; ASL2507SHN is in configuration mode (register 56h shows binary 0010 0XXXb) and limp-home mode is not active (register 54h shows binary XXXX X0XXb).
- 2. Enter NVM access mode by setting register 3Ah to 04h.
- 3. Confirm that the ASL1507SHN; ASL2507SHN is in NVM access mode (register 56h shows binary 1101 1XXXb).
- 4. Write target NVM address to NVM address register (register 36h is target register).
- 5. Ensure that the NVM is ready (register 55h shows binary XXXX XXX1b).
- 6. Initiate NVM read:
  - Write register 3Ah with XXXX 0100b.
  - Write register 3Ah with XXXX 0101b.
- 7. Wait until NVM access is completed (register 55h shows binary XXXX XXX1b).
- 8. Data from the NVM is now available in NVM data read register 59h for NVM\_DATA[15:8] and register 5Ah for NVM\_DATA[7:0].
- 9. If further NVM access is required, start at step four of the read or write sequence.
- 10. Exit NVM access mode by setting register 3Ah to 08h.
- 11.NVM access complete; for reset set pin EN = LOW.



# 8.13.3 NVM register map

The ASL1507SHN; ASL2507SHN allows limp-home values during NVM access. Table 47 shows the linking of the NVM addresses to the register addresses.

Table 47. Mapping of NVM registers to control registers

| NVM address linked to SPI register 36h[4:0] | NVM_DATA[15:8] linked to SPI register 37h and 59h | NVM_DATA[7:0] linked to SPI register 38h and 5Ah |
|---------------------------------------------|---------------------------------------------------|--------------------------------------------------|
| 00h                                         | n.a.                                              | multi-content NVM data fields                    |
| 01h                                         | NVM write count bit 15 to bit 8                   | NVM write count bit 7 to bit 0                   |
| 02h                                         | n.a.                                              | function control                                 |
| 03h                                         | n.a.                                              | gate driver enable                               |
| 04h                                         | gate driver output                                | output voltage 1                                 |
| 05h                                         | output voltage 2                                  | limit voltage output 1                           |
| 06h                                         | limit voltage output 2                            | maximum coil current V <sub>O1</sub>             |
| 07h                                         | maximum coil current V <sub>O2</sub>              | clock divider for V <sub>O1</sub>                |
| 08h                                         | clock divider for V <sub>O2</sub>                 | SS scenario logic 1                              |
| 09h                                         | SS scenario logic 2                               | phase-off time and phase delay of output 1       |
| 0Ah                                         | phase-off time and phase delay of output 2        | gate driver phase                                |
| 0Bh                                         | phase select configuration                        | loop filter proportional configuration           |
| 0Ch                                         | loop filter integral configuration                | slope compensation configuration                 |
| 0Dh                                         | current sense slope resistor configuration        | VGG control                                      |
| 0Eh                                         | internal 1                                        | overvoltage threshold                            |
| 0Fh                                         | undervoltage threshold                            | spread spectrum enable                           |
| 10h                                         | internal 2                                        | internal 3                                       |
| 11h                                         | internal 4                                        | internal 5                                       |
| 12h                                         | ramp up output 1                                  | ramp up output 2                                 |

The NVM data fields that contain more than just one register are shown in Table 48.

Table 48. Overview of multi-content NVM data field

| NVM<br>address | Name | 7 | 6 | 5 | 4                                      | 3    | 2        | 1                                                                                                                                                        | 0                     |
|----------------|------|---|---|---|----------------------------------------|------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 00h            |      |   |   |   | enable VGG<br>voltage range<br>to 16 V | AUTO | LIMP_DIS | customer write pattern to indic<br>programmed:<br>00 is not programmed (interna<br>01 is programmed<br>10 is programmed<br>11 is not programmed (interna | al defaults are used) |

#### 8.14 Autonomous mode

Autonomous mode enables the chip to load the configuration from NVM and start conversion as soon as EN is HIGH without waiting for SPI configuration from MCU or detection of SPI communication timeout.



Table 49. Comparison of limp-home mode and autonomous mode

| Mode       | Condition                                                         | IC operation                                                                                                                                                               | SPI                                                                                                                                                             | Exit                                                                     |
|------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|
| Limp-home  | the watchdog<br>timer detects<br>an SPI<br>communication<br>error | the state machine goes through<br>power-down sequence and then<br>copies the NVM configuration to<br>the SPI registers to resume the<br>operation but with the NVM setting | only access to the limp-home mode control register                                                                                                              | microcontroller<br>has to write the<br>unlock pattern to<br>the register |
| Autonomous | if bit AUTO is set<br>to logic 1 in NVM                           | the state machine copies the required settings from NVM into the SPI registers along with the CFG_DN bit to start the converter                                            | microcontroller less operation,<br>default no SPI communication<br>needed, if auto and limp-home<br>are enabled at the same time,<br>startup in autonomous mode | power down,<br>reset the bit<br>AUTO                                     |

# 8.14.1 Limp-home mode/autonomous mode NVM

<u>Table 50</u> summarizes the NVM programming options for both limp-home and autonomous modes.

Table 50. NVM programming options

| NVM address 00h        | Feature                                                                                     |
|------------------------|---------------------------------------------------------------------------------------------|
| LIMP_DIS = 1; AUTO = 0 | no limp-home and no autonomous                                                              |
| LIMP_DIS = 0; AUTO = 0 | limp-home mode enabled (in case of limp-home timeout, the system applies settings from NVM) |
| LIMP_DIS = 1; AUTO = 1 | autonomous mode enabled                                                                     |
| LIMP_DIS = 0; AUTO = 1 | startup immediately with autonomous mode; limp-home mode enabled                            |

#### 8.15 SPI

The ASL1507SHN; ASL2507SHN uses an SPI interface to communicate with an external microcontroller. The SPI interface can be used for setting the output voltage, reading and writing the control register.

#### 8.15.1 SPI introduction

The SPI provides the communication link with the microcontroller, supporting multi-slave operations. The SPI is configured for full duplex data transfer, so status information is returned when new control data is shifted in. The interface also offers a read-only access option, allowing the application to read back the registers without changing the register content.

The SPI uses four interface signals for synchronization and data transfer:

- · CSB SPI chip select: active LOW
- SCLK SPI clock: default level is LOW due to low-power concept
- SDI SPI data input
- · SDO SPI data output: floating when pin CSB is HIGH

Bit sampling is performed on the falling clock edge and data is shifted on the rising clock edge as illustrated in <u>Figure 13</u>.



The data bits of the ASL1507SHN; ASL2507SHN are arranged in registers of 1 byte length. Each register is assigned to a 7-bit address. For writing into a register, 2 bytes must be sent to the LED driver.

The first byte is an identifier byte that consists of the 7-bit address and one read-only bit. For writing, the read-only bit must be set to logic 0. The second byte is the data that is written into the register. So an SPI access consists of at least 16 bit.

<u>Figure 14</u> together with <u>Table 51</u> and <u>Table 52</u> demonstrates the SPI frame format.

ASL1507\_ASL2507



Table 51. SPI frame format for a transition to the device

| Bit     | Symbol  | Description  | Value     | Function         |
|---------|---------|--------------|-----------|------------------|
| 15      | B15     | R/W bit      | 0         | write access     |
|         |         |              | 1         | read access      |
| 14 to 8 | B[14:8] | address bits | XXX XXXX  | selected address |
| 7 to 0  | B[7:0]  | data bits    | XXXX XXXX | transmitted data |

Table 52. SPI frame format for a transition from the device<sup>[1]</sup>

| Bit     | Symbol  | Description           | Value     | Function                                                                                                     |  |  |  |  |  |  |
|---------|---------|-----------------------|-----------|--------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 15 to 8 | B[15:8] | diagnostic register 1 | XXXX XXXX | content of diagnostic register 1                                                                             |  |  |  |  |  |  |
| 7 to 0  | B[7:0]  | data bits             | XXXX XXXX | when previous command was a valid read command, content of the register that is supposed to be read          |  |  |  |  |  |  |
|         |         |                       | XXXX XXXX | when previous command was a valid write command, new content of the register that was supposed to be written |  |  |  |  |  |  |

<sup>[1]</sup> The first SPI command after leaving the off mode returns 00h.

The master initiates the command sequence. The sequence begins with CSB pin pulled LOW and lasts until it is asserted HIGH.

The ASL1507SHN; ASL2507SHN also tolerates SPI accesses with a multiple of 16 bits. It allows a daisy chain configuration of the SPI.





During the SPI data transfer, the identifier byte and the actual content of the addressed registers is returned via the SDO pin. The same happens for pure read accesses. Here the read-only bit must be set to logic 1. The content of the data bytes that are transmitted to the ASL1507SHN; ASL2507SHN is ignored.

The ASL1507SHN; ASL2507SHN monitors the number of data bits that are transmitted. If the number is not 16, or a multiple of 16, then a write access is ignored and the SPI error indication bit is set.

### 8.15.2 Typical use case illustration (write/read)

Consider a daisy chain scheme with one master connected to four slaves in daisy chain fashion. The following commands are performed during one sequence (first sequence).

- Write data FFh to register 1Ah of slave 1
- · Read from register 2h of slave 2
- · Write data AFh to register 2Fh of slave 3
- · Read from register 44h of slave 4



## 8.15.3 Diagnostics for the SPI interface

The device is evaluating all SPI access to the device for the correctness of the commands. When the command is not allowed, the SPI\_ERR bit is set. The conditions that are considered as erratic accesses are:

- SPI write is attempted to a read-only location or reserved location
- · SPI write is attempted during operation to a configuration register
- SPI read is attempted from a reserved location
- · SPI command does not consist of a multiple of 16 clock counts

If an SPI access is considered to be erratic, no modifications to an SPI register are made. The access after the erratic SPI command returns for bit 15 to bit 8 the content of the diagnostic register, and for bit 7 to bit 0 as 00h.

For details about the SPI\_ERR bit, see <u>Section 8.10.3</u>.

ASL1507\_ASL2507

## 8.15.4 Register map

## 8.15.4.1 Control registers

<u>Table 53</u> provides an overview of the control registers and their reset value.

## **NXP Semiconductors**

## Single-phase and two-phase

Table 53. Control register group overview

| Table 66. Control register group overview |                                      |             |          |                         |               |              |           |  |  |  |
|-------------------------------------------|--------------------------------------|-------------|----------|-------------------------|---------------|--------------|-----------|--|--|--|
| Address                                   | Name                                 | Reset value | 7        | 6                       | 5             | 4            | 3         |  |  |  |
| 00h                                       | function control                     | 00h         | reserved | EN_VBAT_<br>MEASUREMENT | -             | -            | CNT_CSB   |  |  |  |
| 01h                                       | gate driver enable                   | 00h         |          | reserved                |               |              |           |  |  |  |
| 03h                                       | output voltage 1                     | 00h         |          | V_VO1[7:0]              |               |              |           |  |  |  |
| 04h                                       | output voltage 2                     | 00h         |          | V_VO2[7:0]              |               |              |           |  |  |  |
| 05h                                       | limit voltage output 1               | 00h         |          |                         |               | VMAX_V       | D1[7:0]   |  |  |  |
| 06h                                       | limit voltage output 2               | 00h         |          |                         |               | VMAX_V       | D2[7:0]   |  |  |  |
| 07h                                       | maximum coil current V <sub>O1</sub> | 46h         |          |                         |               | IMAX1        | [7:0]     |  |  |  |
| 08h                                       | maximum coil current V <sub>O2</sub> | 46h         |          |                         |               | IMAX2        | [7:0]     |  |  |  |
| 1Ch                                       | spread spectrum enable               | 09h         |          |                         |               | refer to Sec | ction 8.4 |  |  |  |
| 1Fh                                       | ramp up output 1                     | 00h         | res      | served RAMP1 STEP_T     |               |              |           |  |  |  |
| 20h                                       | ramp up output 2                     | 00h         | res      | reserved RAMP2 STE      |               |              |           |  |  |  |
| 3Ch                                       | limp-home mode control               |             | reserved | LI                      | IMP_EXIT[2:0] | ,            | I         |  |  |  |
|                                           | - I                                  |             |          |                         |               |              |           |  |  |  |

Bit is locked with bit CFG\_DN = 1. When bit CFG\_DN = 0, bits can be changed. Read is always possible.

With the gate driver enable bits, the individual gate drivers that were enabled when CFG\_DN and VGG\_OK were set to logic 1, can be turned on and off during operation the CFG\_DN and VGG\_OK are set to logic 1, are off, even when the bits are set to logic 1 later.

## 8.15.4.2 Configuration registers

<u>Table 54</u> provides an overview of the configuration registers. The configuration registers inside the control block can only be written in configuration mode. In the other modes, this register can only be read.

Table 54. Configuration register group overview

| Address | Name                                       | Reset value | 7      | 6                       | 5        | 4             | 3            | 2                   | 1            | 0         |  |
|---------|--------------------------------------------|-------------|--------|-------------------------|----------|---------------|--------------|---------------------|--------------|-----------|--|
| 02h     | gate driver output                         | 00h         |        |                         | re       | eserved       |              |                     | O_G2         | O_G1      |  |
| 09h     | clock divider for V <sub>O1</sub>          | 0Fh         |        |                         |          | C             | CLKDIV1[7:0  | )]                  |              | ,         |  |
| 0Ah     | clock divider for V <sub>O2</sub>          | 0Fh         |        |                         |          | C             | CLKDIV2[7:0  | )]                  |              |           |  |
| 0Bh     | SS scenario logic 1                        | 0Fh         |        | S_<br>H1[1:0]           |          | S_<br>\1[1:0] | EN_P4_1      | EN_P3_1             | EN_P2_1      | EN_P1_1   |  |
| 0Ch     | SS scenario logic 2                        | 0Fh         |        | S_<br>H2[1:0]           |          | S_<br>I2[1:0] | EN_P4_2      | EN_P3_2             | EN_P2_2      | EN_P1_2   |  |
| 0Dh     | phase-off time and phase delay of output 1 | 39h         |        | PHDEL1[4:0] PHOF        |          |               |              | PHOFF1[2:0          | )]           |           |  |
| 0Eh     | phase-off time and phase delay of output 2 | 39h         |        | PHDEL2[4:0] PHOFF2[2:0] |          |               |              | )]                  |              |           |  |
| 0Fh     | gate driver phase                          | 00h         |        | reserved O_GF           |          |               |              | O_GP2               | O_GP1        |           |  |
| 10h     | phase selection configuration              | E4h         |        | reserved PHSE           |          |               |              | L2[1:0] PHSEL1[1:0] |              |           |  |
| 11h     | loop filter proportional configuration     | 00h         |        | PROP                    | 2[3:0]   |               |              | PROP1[3:0]          |              |           |  |
| 12h     | loop filter integral configuration         | 00h         |        | INTEG                   | 62[3:0]  |               |              | INTEG1[3:0]         |              |           |  |
| 13h     | slope compensation configuration           | 88h         |        | SLPCM                   | IP2[3:0] |               |              | SLPCMP1[3:0]        |              |           |  |
| 14h     | current sense slope resistor configuration | 00h         |        | rese                    | rved     |               | SLPR         | 2[1:0]              | SLPR         | 1[1:0]    |  |
| 15h     | VGG control                                | FFh         |        |                         |          |               | VGG[7:0]     |                     | 1            |           |  |
| 1Ah     | overvoltage threshold                      | FFh         |        |                         |          | V_            | VBAT_OV[7    | 7:0]                |              |           |  |
| 1Bh     | undervoltage threshold                     | 00h         |        |                         |          | V_            | VBAT_UV[7    | 7:0]                |              |           |  |
| 36h     | NVM address                                | 00h         | rese   | rved                    | á        | address t     | for NVM dat  | a to be writ        | ten or read[ | 5:0]      |  |
| 37h     | NVM data MSB                               | 00h         |        |                         |          | NVM w         | rite data MS | SB byte             |              |           |  |
| 38h     | NVM data LSB                               | 00h         |        |                         |          | NVM w         | rite data LS | SB byte             |              |           |  |
| 39h     | ECC code                                   | 00h         | EEB[7] | ECB[7]                  |          |               | NVM_WI       | RITE_ECC[           | 5:0]         |           |  |
| 3Ah     | NVM control                                | 00h         |        | inte                    | rnal     |               | NVM_M        | ODE[1:0]            | NVM_AC       | CESS[1:0] |  |

## 8.15.4.3 Internal registers

The ASL1507SHN; ASL2507SHN uses the SPI registers to control some internal functions. In order to avoid any unintended behavior of the device, do not modify these registers but leave them all at their default value.

Table 55. Internal register overview

| Table del Internat regional everyon |            |             |   |   |   |   |   |   |   |   |  |
|-------------------------------------|------------|-------------|---|---|---|---|---|---|---|---|--|
| Address                             | Name       | Reset value | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
| 19h                                 | internal 1 | 82h         | - | - | - | - | - | - | - | - |  |
| 25h                                 | internal 2 | 27h         | - | - | - | - | - | - | - | - |  |
| 26h                                 | internal 3 | 3Bh         | - | - | - | - | - | - | - | - |  |
| 2Fh                                 | internal 4 | E8h         | = | - | - | - | - | - | - | - |  |
| 30h                                 | internal 5 | 09h         | - | - | - | - | - | - | - | - |  |

### 8.15.4.4 Diagnostic registers

Table 56. Diagnostic register group overview

| Address | Name                      | 7      | 6                      | 5         | 4              | 3               | 2           | 1        | 0            |
|---------|---------------------------|--------|------------------------|-----------|----------------|-----------------|-------------|----------|--------------|
| 41h     | CSB count LOW             |        |                        | 1         | CSB_C          | NT[7:0]         |             |          |              |
| 42h     | CSB count HIGH            |        |                        |           | CSB_CI         | NT[15:8]        |             |          |              |
| 45h     | battery voltage           |        |                        |           | V_VB/          | AT[7:0]         |             |          |              |
| 46h     | junction temperature      |        | T_JUNCTION[7:0]        |           |                |                 |             |          |              |
| 54h     | limp-home mode indication |        | internal               |           |                | LHM             | internal    |          |              |
| 55h     | NVM status register       |        | internal               |           | NVM_<br>ACCESS | ILLEGAL_<br>NVM | internal    |          | NVM_<br>DONE |
| 56h     | operation mode register   |        |                        | STATE[4:0 | )]             | ,               |             | internal |              |
| 59h     | NVM data MSB              |        |                        | N         | VM read da     | ata MSB byte    | 9           |          |              |
| 5Ah     | NVM data LSB              |        | NVM read data LSB byte |           |                |                 |             |          |              |
| 5Fh     | diagnostic register       | VO1_OK | VO2_OK                 | VGG_OK    | TJ_ERR         | VBAT_<br>UV     | VBAT_<br>OV | SPI_ERR  | VGG_<br>ERR  |

## **Limiting values**

### Table 57. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol             | Parameter                       | Conditions                              |     | Min  | Max  | Unit |
|--------------------|---------------------------------|-----------------------------------------|-----|------|------|------|
| V <sub>BAT</sub>   | battery supply voltage          | EN = LOW                                |     | -0.3 | +60  | V    |
|                    |                                 | EN = HIGH                               |     | -0.3 | +40  | V    |
| V <sub>VCC</sub>   | voltage on pin VCC              |                                         |     | -0.3 | +5.5 | V    |
| $V_{GND}$          | ground supply voltage           | voltage between ground pins             |     | -0.6 | +0.6 | V    |
| $V_{fbck}$         | feedback voltage                | pins FB1 and FB2                        |     | -0.3 | +80  | V    |
| Vo                 | output voltage                  | in accordance with register 03h and 04h |     | 10   | 80   | V    |
| V <sub>IO</sub>    | input/output voltage            | pins SDO, SDI, CSB, SCLK and EN         |     | -0.3 | +5.5 | V    |
| $V_{VGG}$          | voltage on pin VGG              |                                         |     | -0.3 | +20  | V    |
| V <sub>sense</sub> | sense voltage                   | pins SNL1 and SNL2                      |     | -0.3 | +0.3 | V    |
|                    |                                 | pins SNH1 and SNH2                      |     | -0.3 | +1.8 | V    |
| $V_{G}$            | gate voltage                    | pins G1 and G2                          |     | -0.3 | +10  | V    |
| V <sub>x</sub>     | voltage on pin x                | internally connected pins               |     | -0.3 | +1.8 | V    |
| T <sub>j</sub>     | junction temperature            |                                         |     | -40  | +175 | °C   |
|                    |                                 | during programming of NVM               |     | 0    | 80   | °C   |
| T <sub>stg</sub>   | storage temperature             |                                         |     | -55  | +175 | °C   |
| V <sub>ESD</sub>   | electrostatic discharge voltage | НВМ                                     | [1] | -2   | +2   | kV   |
|                    |                                 | CDM                                     | [2] | -500 | +500 | V    |

## 10 Thermal characteristics

#### **Table 58. Thermal characteristics**

| Symbol               | Parameter                                   | Conditions                | Тур | Unit |
|----------------------|---------------------------------------------|---------------------------|-----|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | HVQFN32 package JEDEC [1] | 37  | K/W  |

According to JEDEC JESD51-2, JESD51-5 and JESD51-7 at natural convection on 2s2p board. Board with two inner copper layers (thickness: 35 µm) and thermal via array under the exposed pad connected to the first inner copper layer.

Human Body Model (HBM): according to AEC-Q100-002 (100 pF,  $1.5~\text{k}\Omega$ ). Charged Device Model (CDM): according to AEC-Q100-011 (field induced charge; 4 pF).

## 11 Static characteristics

#### **Table 59. Static characteristics**

Minimum and maximum values are specified for the following conditions:  $V_{VBAT} = 4.5 \text{ V}$  to 40 V,  $V_{EN} = 4.5 \text{ V}$  to 5.5 V,  $V_{VCC} = 4.5 \text{ V}$  to 5.5 V and  $T_j = -40 \text{ °C}$  to +175 °C. All voltages are defined regarding ground, positive currents flow into the IC. Typical values are given at  $V_{VBAT} = 40 \text{ V}$ ,  $V_{EN} = 5 \text{ V}$ ,  $V_{VCC} = 5 \text{ V}$  and  $T_j = 25 \text{ °C}$ ; unless otherwise specified.

| Symbol                     | Parameter                              | Conditions                                                                                                                       | Min                                | Тур | Max                                | Unit |
|----------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----|------------------------------------|------|
| Supply pin VB              | AT                                     |                                                                                                                                  |                                    |     |                                    |      |
| I <sub>BAT</sub>           | battery supply current                 | operating; no load on VGG;<br>gate pins LOW; one phase;<br>one output                                                            | 5                                  | 13  | -                                  | mA   |
|                            |                                        | operating; no load on VGG; gate pins LOW                                                                                         | -                                  | 20  | -                                  | mA   |
| l <sub>off</sub>           | off-state current                      | EN = LOW                                                                                                                         | -                                  | -   | 5                                  | μΑ   |
| V <sub>th(det)pon</sub>    | power-on detection threshold voltage   |                                                                                                                                  | -                                  | -   | 4.5                                | V    |
| Supply pin VC              | С                                      |                                                                                                                                  |                                    |     |                                    |      |
| I <sub>VCC</sub>           | supply current on pin VCC              | operating                                                                                                                        | -                                  | -   | 250                                | μΑ   |
| Pin EN                     |                                        | 1                                                                                                                                |                                    |     |                                    |      |
| I <sub>EN</sub>            | current on pin EN                      | operating                                                                                                                        | -                                  | -   | 225                                | μA   |
| Output voltage             |                                        |                                                                                                                                  |                                    |     |                                    |      |
| V <sub>O(acc)</sub>        | output voltage accuracy                | deviation from target set value for V <sub>O1</sub>                                                                              | -0.03 ×<br>V <sub>O1</sub> - 0.721 | -   | +0.03 ×<br>V <sub>O1</sub> + 0.721 | V    |
|                            |                                        | deviation from target set value for V <sub>O2</sub>                                                                              | -0.03 ×<br>V <sub>O2</sub> - 0.721 | -   | +0.03 ×<br>V <sub>O2</sub> + 0.721 | V    |
| V <sub>reg(VO)</sub> VO_OK | VO_OK output voltage regulator voltage | bits VO1_OK and VO2_OK<br>are set when V <sub>O1</sub> and<br>V <sub>O2</sub> are within the range<br>regarding the target value | -5.4                               | -   | +2.4                               | V    |
| VGG output ch              | naracteristics                         |                                                                                                                                  |                                    |     |                                    |      |
| V <sub>reg</sub>           | regulator voltage                      | $V_{BAT} \ge V_{reg} + V_{do(reg)}$                                                                                              | 4.46                               | -   | 10.04                              | V    |
| $V_{do(reg)}$              | regulator dropout voltage              | I <sub>reg</sub> ≤ 50 mA; regulator in saturation                                                                                | -                                  | 0.5 | 1.0                                | V    |
|                            |                                        | I <sub>reg</sub> ≤ 160 mA; regulator in saturation                                                                               | -                                  | 1.6 | 3.2                                | V    |
| V <sub>reg(acc)</sub>      | regulator voltage accuracy             | 25 °C to T <sub>j(max)</sub>                                                                                                     | -5                                 | -   | +5                                 | %    |
|                            |                                        | -40 °C to +25 °C                                                                                                                 | -7                                 | -   | +5                                 | %    |
| V <sub>reg(VGG_OK)</sub>   | VGG_OK regulator voltage               | bit VGG_OK is set when VGG is within the range regarding the target value                                                        | -                                  | 2.4 | -                                  | V    |

| Symbol                | Parameter                                       | Conditions                                                   | Min                                   | Тур | Max                                   | Unit |
|-----------------------|-------------------------------------------------|--------------------------------------------------------------|---------------------------------------|-----|---------------------------------------|------|
| Serial periph         | neral interface inputs; pins SDI, S             | SCLK, and CSB                                                |                                       |     |                                       |      |
| V <sub>th(sw)</sub>   | switching threshold voltage                     |                                                              | 0.3 × V <sub>VCC</sub>                | -   | 0.7 × V <sub>VCC</sub>                | V    |
| R <sub>pd(int)</sub>  | internal pull-down                              | on pin SCLK                                                  | 40                                    | -   | 80                                    | kΩ   |
|                       | resistance                                      | on pin CSB                                                   | 40                                    | -   | 80                                    | kΩ   |
|                       |                                                 | on pin SDI                                                   | 40                                    | -   | 80                                    | kΩ   |
| Serial periph         | neral interface data output; pin S              | DO                                                           |                                       | '   |                                       |      |
| V <sub>OH</sub>       | HIGH-level output voltage                       | $I_{OH}$ = -4 mA;<br>$V_{VCC}$ = 4.5 V to 5.5 V              | V <sub>VCC</sub> - 0.4                | -   | -                                     | V    |
| V <sub>OL</sub>       | LOW-level output voltage                        | I <sub>OL</sub> = 4 mA;<br>V <sub>VCC</sub> = 4.5 V to 5.5 V | -                                     | -   | 0.4                                   | V    |
| I <sub>LOZ</sub>      | OFF-state output leakage current                | $V_{CSB} = V_{VCC};$<br>$V_O = 0 V \text{ to } V_{VCC}$      | -5                                    | -   | +5                                    | μΑ   |
| Temperature           | e protection                                    |                                                              |                                       |     |                                       |      |
| T <sub>sd(otp)</sub>  | overtemperature protection shutdown temperature |                                                              | 150                                   | 175 | 200                                   | °C   |
| ΔT <sub>j</sub>       | junction temperature variation                  | T <sub>j</sub> = 130 °C                                      | -20                                   | -   | +20                                   | °C   |
| VBAT monit            | toring                                          | 1                                                            |                                       |     | 1                                     |      |
| V <sub>BAT(acc)</sub> | battery supply voltage accuracy                 |                                                              | -0.035 ×<br>V <sub>BAT</sub> - 0.3606 | -   | +0.035 ×<br>V <sub>BAT</sub> + 0.3606 | V    |

# 12 Dynamic characteristics

#### Table 60. Dynamic characteristics

Minimum and maximum values are specified for the following conditions:  $V_{VBAT} = 4.5 \text{ V}$  to 40 V,  $V_{EN} = 4.5 \text{ V}$  to 5.5 V,  $V_{VCC} = 4.5 \text{ V}$  to 5.5 V and  $T_j = -40 \text{ °C}$  to +175 °C. All voltages are defined regarding ground, positive currents flow into the IC. Typical values are given at  $V_{VBAT} = 40 \text{ V}$ ,  $V_{EN} = 5 \text{ V}$ ,  $V_{VCC} = 5 \text{ V}$  and  $T_j = 25 \text{ °C}$ ; unless otherwise specified.

|                        |                                       | <u></u>                |     | •   |     |      |
|------------------------|---------------------------------------|------------------------|-----|-----|-----|------|
| Symbol                 | Parameter                             | Conditions             | Min | Тур | Max | Unit |
| f <sub>DCDC</sub>      | DC-to-DC converter frequency          |                        | 125 | -   | 700 | kHz  |
| f <sub>DCDC(acc)</sub> | DC-to-DC converter frequency accuracy | operating; trimmed     | -5  | -   | +5  | %    |
| t <sub>startup</sub>   | start-up time                         | for SPI read and write | -   | -   | 150 | μs   |
| f <sub>osc(int)</sub>  | internal oscillator frequency         |                        | -   | 180 | -   | MHz  |
| Serial periph          | neral interface timing; pins CSB, S   | CLK, SDI, and SDO      |     |     |     |      |
| t <sub>cy(clk)</sub>   | clock cycle time                      |                        | 250 | -   | -   | ns   |
| t <sub>SPILEAD</sub>   | SPI enable lead time                  |                        | 50  | -   | -   | ns   |
| t <sub>SPILAG</sub>    | SPI enable lag time                   |                        | 50  | -   | -   | ns   |
| t <sub>clk(H)</sub>    | clock HIGH time                       |                        | 125 | -   | -   | ns   |
| t <sub>clk(L)</sub>    | clock LOW time                        |                        | 125 | -   | -   | ns   |
| t <sub>su(D)</sub>     | data input set-up time                |                        | 50  | -   | -   | ns   |
| t <sub>h(D)</sub>      | data input hold time                  |                        | 50  | -   | -   | ns   |

ASL1507\_ASL2507

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved.

| Symbol                    | Parameter                          | Conditions                                                       | Min | Тур  | Max | Unit |
|---------------------------|------------------------------------|------------------------------------------------------------------|-----|------|-----|------|
| t <sub>v(Q)</sub>         | data output valid time             | pin SDO; C <sub>L</sub> = 20 pF                                  | -   | -    | 130 | ns   |
| t <sub>WH(S)</sub>        | chip select pulse width HIGH       |                                                                  | 250 | -    | -   | ns   |
| Gate driver               | characteristics for pin G1 and pin | G2                                                               |     |      |     |      |
| t <sub>ch(G)</sub>        | gate charge time                   | 20 % to 80 %; V <sub>VGG</sub> = 7.5 V; C <sub>L</sub> = 2000 pF | -   | -    | 30  | ns   |
| t <sub>dch(G)</sub>       | gate discharge time                | 80 % to 20 %; V <sub>VGG</sub> = 7.5 V; C <sub>L</sub> = 2000 pF | -   | -    | 14  | ns   |
| Regulated v               | voltages                           |                                                                  |     | - 1  |     |      |
| t <sub>err(startup)</sub> | start-up error time                | VGG                                                              | -   | 2.5  | -   | ms   |
| t <sub>det(err)</sub>     | error detection time               | VGG after start-up                                               | -   | 31.5 | -   | μs   |
| t <sub>fltr(Vo)</sub>     | output voltage filter time         | VO1_OK and VO2_OK                                                | -   | 31.5 | -   | μs   |



## 13 Application information

<u>Figure 19</u> provides an application example for the ASL2507SHN in a typical two-phase boost converter IC with one output voltage.



## 14 Test information

## 14.1 Quality information

This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard Q100 - *Failure mechanism-based stress test qualification for integrated circuits*, and is suitable for use in automotive applications.

## 15 Package outline



ASL1507SHN; ASL2507SHN

Single-phase and two-phase boost converter with limp-home mode

# 16 Revision history

## Table 61. Revision history

| Document ID         | Release date | Data sheet status  | Change notice | Supersedes |
|---------------------|--------------|--------------------|---------------|------------|
| ASL1507_ASL2507 v.1 | 20180426     | Product data sheet | -             | -          |

## 17 Legal information

## 17.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- Please consult the most recently issued document before initiating or completing a design.
- The term 'short data sheet' is explained in section "Definitions". [2] [3]
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

### 17.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for guick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 17.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of  $\hbox{\it customer's third party customer} (s). \hbox{\it Customers should provide appropriate}$ design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values - Stress above one or more limiting values (as defined inthe Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Suitability for use in automotive applications — This NXP Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or

ASL1507\_ASL2507

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved.

applications and therefore such inclusion and/or use is at the customer's own risk.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 17.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## **Tables**

| Tab. 1.            | Ordering information                                                 | .3  | Tab. 33.             | Function control register (address 00h)       | 22   |
|--------------------|----------------------------------------------------------------------|-----|----------------------|-----------------------------------------------|------|
| Tab. 2.            | Pin description                                                      | .6  | Tab. 34.             | VGG control register (address 15h); bit 4 in  |      |
| Tab. 3.            | Operating modes                                                      | .8  |                      | NVM address 00h register is set to logic 0    | 22   |
| Tab. 4.            | Operation mode register (address 56h)                                | 8   | Tab. 35.             | VGG control register (address 15h); bit 4 in  |      |
| Tab. 5.            | SS scenario logic 1 (address 0Bh)1                                   | 1   |                      | NVM address 00h register is set to logic 1    | 23   |
| Tab. 6.            | SS scenario logic 2 (address 0Ch)1                                   |     | Tab. 36.             | Battery voltage register (address 45h)        |      |
| Tab. 7.            | Gate driver output (address 02h) 1                                   |     | Tab. 37.             | Undervoltage threshold register (address      |      |
| Tab. 8.            | Gate driver phase (address 0Fh) 1                                    |     |                      | 1Bh)                                          | 24   |
| Tab. 9.            | Phase select configuration (address 10h) 1                           |     | Tab. 38.             | Overvoltage threshold register (address       |      |
| Tab. 10.           | Gate driver enable (address 01h) 1                                   |     |                      | 1Ah)                                          | 24   |
| Tab. 11.           | Clock divider for VO1 (address 09h)1                                 |     | Tab. 39.             | Junction temperature register (address 46h)   |      |
| Tab. 12.           | Clock divider for VO2 (address 0Ah)1                                 |     | Tab. 40.             | Diagnostic register (address 5Fh)             |      |
| Tab. 13.           | Phase-off time and phase delay of output 1                           |     | Tab. 41.             | Limp-home mode indication (address 54h)       |      |
|                    | (address 0Dh) 1                                                      | 4   | Tab. 42.             | Limp-home mode deactivation sequence          |      |
| Tab. 14.           | Phase-off time and phase delay of output 2 (address 0Eh)             |     | Tab. 43.             | Limp-home mode control register (address 3Ch) | 29   |
| Tab. 15.           | Loop filter proportional configuration                               |     | Tab. 44.             | ECC code register (address 39h)               |      |
|                    | (address 11h)1                                                       | 5   | Tab. 45.             | NVM control register (address 3Ah)            |      |
| Tab. 16.           | Loop filter integral configuration (address                          | -   | Tab. 46.             | NVM status register (address 55h)             |      |
|                    | 12h) 1                                                               | 5   | Tab. 47.             | Mapping of NVM registers to control           |      |
| Tab. 17.           | Slope compensation configuration (address                            |     |                      | registers                                     | 35   |
|                    | 13h) 1                                                               | 15  | Tab. 48.             | Overview of multi-content NVM data field      |      |
| Tab. 18.           | Current sense slope resistor configuration                           |     | Tab. 49.             | Comparison of limp-home mode and              |      |
|                    | (address 14h)1                                                       | 6   |                      | autonomous mode                               | . 36 |
| Tab. 19.           | Output voltage 1 register (address 03h)1                             |     | Tab. 50.             | NVM programming options                       |      |
| Tab. 20.           | Output voltage 2 register (address 04h) 1                            |     | Tab. 51.             | SPI frame format for a transition to the      |      |
| Tab. 21.           | Limit voltage output 1 register (address 05h) 1                      |     |                      | device                                        | 38   |
| Tab. 22.           | Limit voltage output 2 register (address 06h) 1                      |     | Tab. 52.             | SPI frame format for a transition from the    |      |
| Tab. 23.           | Ramp up output 1 (address 1Fh)1                                      | 7   |                      | deviceThe first SPI command after leaving     |      |
| Tab. 24.           | Ramp up output 2 (address 20h) 1                                     | 8   |                      | the off mode returns 00h                      | 38   |
| Tab. 25.           | Internal register 5 (address 30h)1                                   | 8   | Tab. 53.             | Control register group overview               | . 42 |
| Tab. 26.           | Spread spectrum enable register (address                             |     | Tab. 54.             | Configuration register group overview         | 43   |
|                    | 1Ch)1                                                                | 9   | Tab. 55.             | Internal register overview                    | 44   |
| Tab. 27.           | SS scenario logic 1 register (address 0Bh) 1                         | 9   | Tab. 56.             | Diagnostic register group overview            | . 44 |
| Tab. 28.           | SS scenario logic 2 register (address 0Ch) 2                         |     | Tab. 57.             | Limiting values                               | . 45 |
| Tab. 29.           | Ramp profile2                                                        |     | Tab. 58.             | Thermal characteristics                       | . 45 |
| Tab. 30.           | Random profile2                                                      | 20  | Tab. 59.             | Static characteristics                        | . 46 |
| Tab. 31.           | Maximum coil current VO1 register (address                           |     | Tab. 60.             | Dynamic characteristics                       | . 47 |
|                    | 07h)2                                                                | 21  | Tab. 61.             | Revision history                              | 51   |
| Tab. 32.           | Maximum coil current VO2 register (address 08h)2                     | 21  |                      |                                               |      |
| Figur              | es                                                                   |     |                      |                                               |      |
| Eig 1              | Plook diagram for ACL 4507CLIN                                       | 2   | Eig 10               | Coguana to write into NV/Minto                | 20   |
| Fig. 1.            | Block diagram for ASL1507SHNBlock diagram for ASL2507SHN             |     | Fig. 10.             | Sequence to write into NVM registers          |      |
| Fig. 2.            |                                                                      |     | Fig. 11.             | Sequence to read from NVM registers           |      |
| Fig. 3.<br>Fig. 4. | Pin configuration for ASL1507SHN<br>Pin configuration for ASL2507SHN |     | Fig. 12.             | Autonomous mode operation                     |      |
| -                  |                                                                      |     | Fig. 13.             | • .                                           |      |
| Fig. 5.            | State diagramPhase of the boost converter with IC and                | . 1 | Fig. 14.             | SPI frame format  Daisy chain configuration   |      |
| Fig. 6.            | application connections1                                             | 10  | Fig. 15.<br>Fig. 16. | Physical parallel slave connection            |      |
| Fig. 7.            | Mapping of virtual phases (V1_1 to V2_4) to                          | U   | Fig. 17.             | SPI frame format                              |      |
| ı ıy. /.           | physical phases (G1 and G2)                                          | 10  | Fig. 17.             | SPI timing diagram                            |      |
| Fig. 8.            | Phase control generator1                                             |     | Fig. 19.             | ASL2507SHN, configured as two-phase,          | +0   |
| Fig. 9.            | Limp-home mode startup                                               |     | i ig. 13.            | single output boost converter                 | 40   |
| . ig. 5.           | Limp nome mode startup                                               |     |                      | onigio output boost convertor                 | +3   |

ASL1507SHN; ASL2507SHN

Single-phase and two-phase boost converter with limp-home mode

Fig. 20. Package outline SOT617-12 (HVQFN32) ......50

## **Contents**

| 1           | Introduction                                | . 1 |
|-------------|---------------------------------------------|-----|
| 2           | General description                         |     |
| 3           | Features and benefits                       |     |
| 4           | Applications                                |     |
| 5           | Ordering information                        | . 3 |
| 6           | Block diagram                               |     |
| 7           | Pinning information                         |     |
| 7.1         | Pinning                                     |     |
| 7.1         | Pin description                             |     |
| 8           | Functional description                      |     |
| <b>8</b> .1 |                                             |     |
| 8.1.1       | Operating modes                             | /   |
|             | Reset mode                                  |     |
| 8.1.2       | Configuration mode                          |     |
| 8.1.3       | Standby mode                                |     |
| 8.1.4       | Operation mode                              |     |
| 8.1.5       | Fail silent mode                            |     |
| 8.1.6       | Limp-home mode                              |     |
| 8.1.7       | NVM access mode                             |     |
| 8.2         | Boost converter configuration               |     |
| 8.2.1       | Configuration of the virtual phases         | 10  |
| 8.2.2       | Association of gate drivers to the output   |     |
|             | voltages                                    | 11  |
| 8.2.3       | Association of gate drivers to the internal |     |
|             | phase generation                            |     |
| 8.2.4       | Enabling of connected phases                | 12  |
| 8.2.5       | Configuration of the boost converter        |     |
|             | frequencies                                 | 13  |
| 8.2.6       | Control loop parameter setting              |     |
| 8.3         | Output voltage programmability              | 16  |
| 8.3.1       | Output voltage target programming           | 16  |
| 8.3.2       | Output overvoltage protection programming   | 16  |
| 8.3.3       | Output voltage ramp up                      |     |
| 8.3.4       | Dead-band setting                           | 18  |
| 8.4         | Frequency spread spectrum                   |     |
| 8.5         | Coil peak current limitation                |     |
| 8.6         | Enabling the output voltage                 |     |
| 8.7         | Gate voltage supply                         |     |
| 8.7.1       | Gate voltage supply diagnostics             |     |
| 8.8         | Supply voltage monitoring                   |     |
| 8.8.1       | Battery voltage measurement                 | 23  |
| 8.8.2       | Undervoltage detection                      |     |
| 8.8.3       | Overvoltage detection                       |     |
| 8.9         | Junction temperature information            |     |
| 8.10        | Diagnostic information                      |     |
| 8.10.1      | Bit VBAT_OV                                 |     |
| 8.10.2      | Bit VBAT_UV                                 |     |
| 8.10.3      | Bit SPI ERR                                 |     |
| 8.10.4      | Bit TJ_ERR                                  |     |
| 8.10.5      | Bit VGG ERR                                 |     |
| 8.10.6      | Bit VGG_ERT                                 |     |
| 8.10.7      | Bits VO1_OK and VO2_OK                      |     |
| 8.11        | Restart on error                            |     |
| 8.12        | Limp-home mode                              |     |

| 8.12.1   | Limp-home mode activation                  | 27 |
|----------|--------------------------------------------|----|
| 8.12.2   | Limp-home mode operation                   | 28 |
| 8.12.3   | Limp-home mode deactivation                |    |
| 8.12.4   | Limp-home mode control register            | 29 |
| 8.13     | NVM memory                                 |    |
| 8.13.1   | NVM write sequence                         |    |
| 8.13.2   | NVM read sequence                          | 33 |
| 8.13.3   | NVM register map                           | 35 |
| 8.14     | Autonomous mode                            |    |
| 8.14.1   | Limp-home mode/autonomous mode NVM         | 36 |
| 8.15     | SPI                                        |    |
| 8.15.1   | SPI introduction                           |    |
| 8.15.2   | Typical use case illustration (write/read) | 40 |
| 8.15.3   | Diagnostics for the SPI interface          | 40 |
| 8.15.4   | Register map                               |    |
| 8.15.4.1 | Control registers                          | 41 |
| 8.15.4.2 | Configuration registers                    | 43 |
| 8.15.4.3 | e                                          |    |
| 8.15.4.4 | = .ag                                      | 44 |
| 9        | Limiting values                            | 45 |
| 10       | Thermal characteristics                    |    |
| 11       | Static characteristics                     |    |
| 12       | Dynamic characteristics                    |    |
| 13       | Application information                    |    |
| 14       | Test information                           |    |
| 14.1     | Quality information                        |    |
| 15       | Package outline                            |    |
| 16       | Revision history                           |    |
| 17       | Legal information                          | 52 |
|          |                                            |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2018.

All rights reserved.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for LED Lighting Drivers category:

Click to view products by NXP manufacturer:

Other Similar products are found below:

LV5235V-MPB-H MB39C602PNF-G-JNEFE1 MIC2871YMK-T5 AL1676-10BS7-13 AL1676-20AS7-13 AP5726WUG-7 ICL8201
IS31BL3228B-UTLS2-TR IS31BL3506B-TTLS2-TR AL3157F-7 AP5725FDCG-7 AP5726FDCG-7 LV52204MTTBG AP5725WUG-7
STP4CMPQTR NCL30086BDR2G CAT4004BHU2-GT3 LV52207AXA-VH AP1694AS-13 TLE4242EJ AS3688 IS31LT3172-GRLS4-TR
TLD2311EL KTD2694EDQ-TR KTZ8864EJAA-TR IS32LT3174-GRLA3-TR MP2488DN-LF-Z NLM0010XTSA1 AL1676-20BS7-13
ZXLD1370QESTTC MPQ7220GF-AEC1-P MPQ7220GR-AEC1-P MPQ4425BGJ-AEC1-P MPQ7220GF-AEC1-Z MPQ7220GR-AEC1-Z
MPQ4425BGJ-AEC1-Z NCL30486A2DR2G IS31FL3737B-QFLS4-TR IS31FL3239-QFLS4-TR KTD2058EUAC-TR KTD2037EWE-TR
DIO5662ST6 IS31BL3508A-TTLS2-TR KTD2026BEWE-TR MAX20052CATC/V+ MAX25606AUP/V+ BD6586MUV-E2 BD9206EFV-E2 BD9416FS-E2 LYT4227E