## INTEGRATED CIRCUITS

# DATA SHEET

GTL2006
13-bit GTL-/GTL/GTL+ to LVTTL translator

Product data Supersedes data of 2003 Dec 18





## 13-bit GTL-/GTL/GTL+ to LVTTL translator

**GTL2006** 

#### **FEATURES**

- Operates as a GTL-/GTL/GTL+ to LVTTL sampling receiver or LVTTL to GTL-/GTL/GTL+ driver
- 3.0 V to 3.6 V operation
- LVTTL I/O not 5 V tolerant
- $\bullet$  Series termination on the LVTTL outputs of 30  $\Omega$
- ESD protection exceeds 2000 V HBM per JESD22-A114, 200 V MM per JESD22-A115 and 250 V CDM per JESD22-C101
- Latch-up testing is done to JESDEC Standard JESD78 which exceeds 500 mA
- Package offered: TSSOP28

#### **DESCRIPTION**

The GTL2006 is a 13-bit translator to interface between the 3.3 V LVTTL chip set I/O and the Xeon  $^{\text{\tiny TM}}$  processor GTL–/GTL/GTL+ I/O. The GTL2006 is designed for platform health management in dual processor applications.

#### **PIN CONFIGURATION**



Figure 1. Pin configuration

#### **PIN DESCRIPTION**

| PIN NUMBER           | SYMBOL           | NAME AND FUNCTION                      |
|----------------------|------------------|----------------------------------------|
| 1                    | V <sub>REF</sub> | GTL reference voltage                  |
| 2–6, 8,<br>10–13, 15 | nAn              | Data inputs/outputs<br>(LVTTL)         |
| 7, 9, 16,<br>17–27   | nBn              | Data inputs/outputs<br>(GTL-/GTL/GTL+) |
| 14                   | GND              | Ground (0 V)                           |
| 28                   | V <sub>CC</sub>  | Positive supply voltage                |

#### **QUICK REFERENCE DATA**

| CYMPOL                               | DADAMETED                                 | CONDITIONS                                        | TYPI   | LINUT  |      |
|--------------------------------------|-------------------------------------------|---------------------------------------------------|--------|--------|------|
| SYMBOL                               | PARAMETER                                 | T <sub>amb</sub> = 25 °C                          | B to A | A to B | UNIT |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to Bn or Bn to An | $C_L = 50 \text{ pF}; V_{CC} = 3.3 \text{ V}$     | 5.5    | 5.5    | ns   |
| C <sub>I/O</sub>                     | I/O pin capacitance                       | Outputs disabled; V <sub>I/O</sub> = 0 V or 3.0 V | 7.8    | 4.5    | pF   |

#### **ORDERING INFORMATION**

| PACKAGES             | TEMPERATURE RANGE | ORDER CODE | TOPSIDE MARK | DWG NUMBER |  |
|----------------------|-------------------|------------|--------------|------------|--|
| 28-Pin Plastic TSSOP | –40 °C to +85 °C  | GTL2006PW  | GTL2006      | SOT361-1   |  |

Standard packing quantities and other packaging data are available at www.philipslogic.com/packaging.

## 13-bit GTL-/GTL/GTL+ to LVTTL translator

GTL2006

#### **FUNCTION TABLES**

| INPUT               | OUTPUT              |
|---------------------|---------------------|
| 1BI/2BI/3BI/4BI/9BI | 1AO/2AO/3AO/4AO/9AO |
| L                   | L                   |
| Н                   | Н                   |

| INPUT | OUTPUT |
|-------|--------|
| 8AI   | 8BO    |
| L     | L      |
| Н     | Н      |

| INPUT       | INPUT | OUTPUT      |
|-------------|-------|-------------|
| 10AI1/10AI2 | 9BI   | 10BO1/10BO2 |
| L           | L     | L           |
| L           | Н     | L           |
| Н           | L     | L           |
| Н           | Н     | Н           |

| INPUT   | INPUT/OUTPUT       | OUTPUT         |
|---------|--------------------|----------------|
| 5BI/6BI | 5A/6A (OPEN DRAIN) | 7BO1/7BO2      |
| L       | L                  | H <sup>1</sup> |
| Н       | L <sup>2</sup>     | L              |
| Н       | Н                  | Н              |

| INPUT | INPUT/OUTPUT     | OUTPUT |
|-------|------------------|--------|
| 11BI  | 11A (OPEN DRAIN) | 11BO   |
| L     | Н                | L      |
| L     | L <sup>2</sup>   | Н      |
| Н     | Ĺ                | Н      |

H = HIGH voltage level L = LOW voltage level

#### NOTES:

<sup>1.</sup> The enable on 7BO1/7BO2 include a delay that prevents the transient condition where 5BI/6BI go from LOW to HIGH, and the LOW to HIGH on 5A/6A lags up to 100 ns from causing a low glitch on the 7BO1/7BO2 outputs.

2. Open Drain Input/Output terminal is driven to logic LOW state by other driver.

## 13-bit GTL-/GTL/GTL+ to LVTTL translator

GTL2006

#### **LOGIC SYMBOL**



#### NOTE:

1. The enable on 7BO1/7BO2 include a delay that prevents the transient condition where 5BI/6BI go from LOW to HIGH, and the LOW to HIGH on 5A/6A lags up to 100 ns from causing a low glitch on the 7BO1/7BO2 outputs.

Figure 2. Logic symbol

## 13-bit GTL-/GTL/GTL+ to LVTTL translator

GTL2006

#### **APPLICATION INFORMATION**



Figure 3. Application diagram

### 13-bit GTL-/GTL/GTL+ to LVTTL translator

GTL2006

#### **Frequently Asked Questions**

**Question 1:** On the GTL2006 LVTTL inputs, specifically 10Al1 and 10Al2, when the GTL2006 is unpowered, these inputs may be pulled up to 3.3 V S/B and we want to make sure that there is no leakage path to the power rail under this condition. Are the LVTTL inputs HIGH Impedance when the device is unpowered and will there be any leakage?

**Answer 1:** When the device is unpowered, the LVTTL inputs will be in a high-impedance state and will not leak to V<sub>DD</sub> if they are pulled high while the device is unpowered.

Question 2: Do all the LVTTL inputs have the same unpowered characteristic?

Answer 2: Yes.

**Question 3:** What is the condition of the other GTL I/O and LVTTL output pins when the device is unpowered?

**Answer 3:** The open drain outputs, both GTL and LVTTL, will not leak to the power supply if they are pulled high while the device is unpowered. The GTL inputs will also not leak to the power supply under the same conditions. The LVTTL totem pole outputs, however, are not open drain type outputs and there will be current flow on these pins if they are pulled high when V<sub>DD</sub> is at ground.

Question 4: When this sequence occurs:

- 1) Pin 11BI is driven LOW (at time t0)
- 2) Pin 11A is driven LOW (at time t1)
- 3) Pin 11BI stops driving LOW (at time t2)
- 4)Pin 11A stops driving LOW (at time t3)

Are there wired-OR glitches at pin 11BO at time t1 and t2?

Answer 4: The output of 11BI is physically wired to the 11A pin. There will be no glitch at t1 when the external driver turns on and drives LOW, unless the external driver is a long distance away and the pull-up is a low value. If the pull-up  $R = Z_0$  of the line and the current were equally shared, the bounce would be to  $^{1}/_{2}$  the pull-up voltage, presumably  $V_{DD}$ . The input is a  $^{1}/_{2}$   $V_{DD}$  threshold input, so the glitch may propagate to the 11BO. If the glitch is very short it may not propagate, or if the pull-up were higher the amplitude would be too small to propagate, or if the external driver were sinking more than half of the total current, it would not propagate. If the external driver is weak and a long way away you will most likely see a glitch on 11BO, because there will be a large glitch on 11A.

**Question 5:** Can you give us some guideline on how high the pull-up resistor value at pin 11A needs to be to avoid glitches on 11BO?

Answer 5: The 11A pin is a TTL pin, generally the pull-up resistor used on TTL pins are chosen to minimize power rather than to match the line impedance. Most line impedances are in the range of 50  $\Omega$ . If the pull-up is  $3\times Z_{O}$ , that is 150  $\Omega$ ; even if all the current is being sunk by the GTL2006, the initial bounce on 11A would only be  $^{1}/_{3}$  V $_{DD}$ , and would only last for the round trip time to the external driver, provided that the external driver can sink all of the current, the bounce will return LOW. The  $^{1}/_{3}$  V $_{DD}$  is not a high level to the GTL2006 11A pin, so no bounce would show up on the 11BO pin. Normal choices for the pull-up on 11A would be in the 1 k $\Omega$  to several k $\Omega$  range, depending on speed and current considerations.

**Question 6:** Please explain the timing specification of Bn to Bn in the AC Characteristics table. Which specific inputs/outputs does it cover, and why is the H > L transition so slow?

**Answer 6:** The Bn to Bn refers to the 4Bl to 7BO1 path and to the 6Bl to 7BO2 path. The times are disable and enable times since a LOW on 5Bl or 6Bl should not be reflected as a LOW on 7BO1 or 7BO2.

The  $t_{PLH}$  corresponds to the disable time, and the  $t_{PHL}$  corresponds to the enable time. The enable time is deliberately slow to prevent glitches/false LOWs on the 7BOn outputs, because a LOW on 5BI drives a LOW on 5A, which is an open-drain I/O and may have a slow rise time. And a LOW on 6BI drives a LOW on 6A that is an open-drain I/O that may also have a slow rise time.

**Question 6A:** Now that I try to examine the circuit from the data sheet, I am just a little bit concerned. Let me try to describe the function first:

This circuit is used for monitoring and driving the CPU PROCHOT#.

The monitor device is a Heceta7 part and its output is bi-directional, CPU1\_PROCHOT# and is connected to 5A.

The CPU has an output called PROCHOT#, which goes to 5BI and an input call FRCPROCHOT# that comes from 7BO1.

When the CPU is generating PROCHPT# (5BI), we do not want the CPU input FRCPROCHOT# (7BO1) to also see this signal.

#### Scenario 1: CPU driving PROCHOT#

- 5BI input is HIGH and goes LOW; output 5A is HIGH and goes LOW following 5BI. The output 7BO should stay HIGH.
- 5BI input is LOW and goes HIGH; output 5A is LOW and goes HIGH following 5BI. The output 7BO1 should stay HIGH.

#### Scenario 2: Heceta7 driving CPU1\_PROCHOT#

- 5A input is HIGH and goes LOW; output 7BO1 is HIGH and goes LOW following 5A. The input 5BI should stay HIGH.
- 5A input is LOW and goes HIGH; output 7BO1 is LOW and goes HIGH following 5A. The output 5BI should stay HIGH.

Now I can see the reason for the delay in the enable path so that we keep the output disabled to account for the potentially slow riser time on 5A. In my mind, there should also be a delay block shown in the path 5BI to 5A so that the 5BI H-to-L can disable the driver for 7BO1 before the signal appears on the 5A input/output, thus appearing as an input to the driver for 7BO1.

Have you characterized what sort of glitch you get on the 7BO1 output on an H-to-L transition on 5BI?

**Answer 6A:** The disable for 7BO1 comes directly from the internal 5BI signal, and by design it always disables the LOW on 7BO1 before the LOW on the 5BI can propagate to the 5AI/O and back to the 7BO1.

**Question 7:** Can I operate the GTL2006 at  $V_{TT}$  of 1.2 V and  $V_{REF}$  of 0.6 V?

**Answer 7:** Yes; you can operate V<sub>TT</sub> up to 3.6 V and V<sub>REF</sub> between 0.5 V to 1.8 V at any V<sub>TT</sub> to adjust the high and low noise margins to your application. You don't have to follow the GTL–/GTL/GTL+ specifications. The GTL V<sub>IL</sub> and V<sub>IH</sub> will be 50 mV around V<sub>REF</sub> within the range of 0.5 V to 1.8 V.

## 13-bit GTL-/GTL/GTL+ to LVTTL translator

GTL2006

#### ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

In accordance with the Absolute Maximum System (IEC 134); voltages are referenced to GND (ground = 0 V).

| SYMBOL              | PARAMETER                                 | CONDITIONS                          | RATING       | UNIT |
|---------------------|-------------------------------------------|-------------------------------------|--------------|------|
| V <sub>CC</sub>     | DC supply voltage                         |                                     | -0.5 to +4.6 | V    |
| I <sub>IK</sub>     | DC input diode current                    | V <sub>I</sub> < 0 V                | -50          | mA   |
| \ \ \               | DC input voltage <sup>3</sup>             | A port (LVTTL)                      | -0.5 to +4.6 | V    |
| VI                  | DC input voltage                          | B port(GTL)                         | -0.5 to +4.6 | V    |
| I <sub>OK</sub>     | DC output diode current                   | V <sub>O</sub> < 0 V                | <b>-</b> 50  | mA   |
| \/                  | DC output voltage <sup>3</sup>            | Output in Off or HIGH state; A port | -0.5 to +4.6 | V    |
| Vo                  | DC output voltages                        | Output in Off or HIGH state; B port | -0.5 to +4.6 | V    |
|                     | Current into any output in the LOW state  | A port                              | 32           | mA   |
| lOL                 | Current into any output in the LOW state  | B port                              | 30           | mA   |
| I <sub>OH</sub>     | Current into any output in the HIGH state | A port                              | -32          | mA   |
| T <sub>stg</sub>    | Storage temperature range                 |                                     | -60 to +150  | °C   |
| T <sub>J(MAX)</sub> | Maximum junction temperature              |                                     | +125         | °C   |

- 1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "Recommended Operating Conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C.

  3. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.

#### RECOMMENDED OPERATING CONDITIONS

| SYMBOL           | PARAMETER                            | CONDITIONS | MIN                      | TYP                                         | MAX                      | UNIT |  |
|------------------|--------------------------------------|------------|--------------------------|---------------------------------------------|--------------------------|------|--|
| V <sub>CC</sub>  | Supply voltage                       |            | 3.0                      | 3.3                                         | 3.6                      | V    |  |
|                  |                                      | GTL-       | 0.85                     | 0.9                                         | 0.95                     |      |  |
| $V_{TT}$         | Termination voltage                  | GTL        | 1.14                     | 1.2                                         | 1.26                     | V    |  |
|                  |                                      | GTL+       | 1.35                     | 1.5                                         | 1.65                     |      |  |
|                  |                                      | Overall    | 0.5                      | <sup>2</sup> / <sub>3</sub> V <sub>TT</sub> | 1.8                      |      |  |
| \/               | Supply voltage                       | GTL-       | 0.5                      | 0.6                                         | 0.63                     | V    |  |
| $V_{REF}$        | Supply voltage                       | GTL        | 0.76                     | 0.8                                         | 0.84                     | V    |  |
|                  |                                      | GTL+       | 0.87                     | 1.0                                         | 1.10                     |      |  |
| VI               | Input voltage                        | A port     | 0                        | 3.3                                         | 3.6                      | V    |  |
| ۷۱               | input voltage                        | B port     | 0                        | V <sub>TT</sub>                             | 3.6                      |      |  |
| V <sub>IH</sub>  | HIGH-level input voltage             | A port     | 2                        |                                             | _                        | V    |  |
| VIH              | Tiloti-leveliliput voltage           | B port     | V <sub>REF</sub> + 50 mV |                                             | _                        | V    |  |
| V.               | LOW-level input voltage              | A port     | _                        | _                                           | 0.8                      | V    |  |
| V <sub>IL</sub>  | LOVV-level iliput voltage            | B port     | t – V <sub>REF</sub>     |                                             | V <sub>REF</sub> – 50 mV | 7    |  |
| I <sub>OH</sub>  | HIGH-level output current            | A port     | _                        | _                                           | -16                      | mA   |  |
| la.              | LOW-level output current             | A port     | _                        | _                                           | 16                       | mA   |  |
| l <sub>OL</sub>  | LOVV-level output current            | B port     | _                        | _                                           | 15                       | mA   |  |
| T <sub>amb</sub> | Operating free-air temperature range |            | -40                      |                                             | 85                       | °C   |  |

## 13-bit GTL-/GTL/GTL+ to LVTTL translator

GTL2006

#### DC ELECTRICAL CHARACTERISTICS

Over recommended operating conditions. Voltages are referenced to GND (ground = 0 V).

| SYMBOL                        | PARAMETER                                               | TEST CONDITIONS                                                            | -40                  | UNIT             |     |    |  |
|-------------------------------|---------------------------------------------------------|----------------------------------------------------------------------------|----------------------|------------------|-----|----|--|
|                               |                                                         |                                                                            | MIN                  | TYP <sup>1</sup> | MAX |    |  |
| V                             | A port                                                  | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}; I_{OH} = -100 \mu\text{A}$      | V <sub>CC</sub> -0.2 |                  | _   | V  |  |
| V <sub>OH</sub>               | OH A POIL                                               | $V_{CC} = 3.0 V_{;} I_{OH} = -16 \text{ mA}$                               | 2.1                  |                  | _   | V  |  |
| V                             | A port $V_{CC} = 3.0 \text{ V}; I_{OL} = 16 \text{ mA}$ |                                                                            | _                    |                  | 0.8 | V  |  |
| V <sub>OL</sub>               | B port                                                  | $V_{CC} = 3.0 V_{;} I_{OL} = 15 \text{ mA}$                                | _                    |                  | 0.4 | V  |  |
|                               | Anort                                                   | $V_{CC} = 3.6 \text{ V}; V_{I} = V_{CC}$                                   | _                    | 1                | ± 1 |    |  |
| II                            | A port                                                  | $V_{CC} = 3.6 \text{ V}; V_I = 0 \text{ V}$                                | _                    | _                | ± 1 | μΑ |  |
|                               | B port                                                  | $V_{CC} = 3.6 \text{ V}; V_I = V_{TT} \text{ or GND}$                      | _                    | _                | ± 1 |    |  |
| Icc                           | A or B port                                             | $V_{CC} = 3.6 \text{ V;} V_I = V_{CC} \text{ or GND; } I_O = 0 \text{ mA}$ | _                    | _                | 12  | mA |  |
| ∆l <sub>CC</sub> <sup>3</sup> | A port or control inputs                                | $V_{CC} = 3.6 \text{ V}; V_I = V_{CC} - 0.6 \text{ V}$                     | _                    | _                | 500 | μΑ |  |
| Con                           | A port                                                  | $V_0 = 3.0 \text{ V or } 0 \text{ V}$                                      | _                    | 7.8              |     | nE |  |
| C <sub>IO</sub>               | B port                                                  | V <sub>O</sub> = V <sub>TT</sub> or 0 V                                    | _                    | 4.5              | _   | pF |  |

#### NOTES:

All typical values are measured at V<sub>CC</sub> = 3.3 V and T<sub>amb</sub> = 25 °C.
 The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

3. This is the increase in supply current for each input that is at the specified LVTTL voltage level rather than V<sub>CC</sub> or GND

#### AC CHARACTERISTICS (3.3 V ± 0.3 V RANGE)

|                                                   |                |          | LIMITS (GTL-) |                                   | LIMITS (GTL) |          |                                   | LIMITS (GTL+) |          |                                   |           |      |
|---------------------------------------------------|----------------|----------|---------------|-----------------------------------|--------------|----------|-----------------------------------|---------------|----------|-----------------------------------|-----------|------|
| SYMBOL                                            | PARAMETER      | WAVEFORM |               | = 3.3 V ±<br><sub>REF</sub> = 0.6 |              |          | = 3.3 V ±<br><sub>REF</sub> = 0.8 |               |          | = 3.3 V ±<br><sub>REF</sub> = 1.0 |           | UNIT |
|                                                   |                |          | MIN           | TYP <sup>1</sup>                  | MAX          | MIN      | TYP <sup>1</sup>                  | MAX           | MIN      | TYP <sup>1</sup>                  | MAX       |      |
| t <sub>PLH</sub><br>t <sub>PHL</sub>              | An to Bn       | 1        | 2<br>2        | 4<br>5.5                          | 8<br>10      | 2<br>2   | 4<br>5.5                          | 8<br>10       | 2<br>2   | 4<br>5.5                          | 8<br>10   | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub>              | Bn to An       | 2        | 2<br>2        | 5.5<br>5.5                        | 10<br>10     | 2<br>2   | 5.5<br>5.5                        | 10<br>10      | 2<br>2   | 5.5<br>5.5                        | 10<br>10  | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub>              | 9BI to 10BOn   |          | 2<br>2        | 6<br>6                            | 11<br>11     | 2<br>2   | 6<br>6                            | 11<br>11      | 2<br>2   | 6<br>6                            | 11<br>11  | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> <sup>2</sup> | 11BI to 11BO   |          | 2<br>2        | 8<br>14                           | 13<br>21     | 2<br>2   | 8<br>14                           | 13<br>21      | 2<br>2   | 8<br>14                           | 13<br>21  | ns   |
| t <sub>PLZ</sub><br>t <sub>PZH</sub>              | Bn to An (I/O) | 3        | 2<br>2        | 5<br>5                            | 10<br>10     | 2<br>2   | 5<br>5                            | 10<br>10      | 2<br>2   | 5<br>5                            | 10<br>10  | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub>              | Bn to Bn       | 3        | 4<br>120      | 7<br>205                          | 11<br>350    | 4<br>120 | 7<br>205                          | 11<br>350     | 4<br>120 | 7<br>205                          | 11<br>350 | ns   |

All typical values are at V<sub>CC</sub> = 3.3 V and T<sub>amb</sub> = 25 °C.
 Includes ~7.6 ns RC rise time of test load pull-up on 11A, 1.5 kΩ pull-up and 21 pF load on 11A has about 23 ns RC rise time.

## 13-bit GTL-/GTL/GTL+ to LVTTL translator

GTL2006

#### **AC WAVEFORMS**

 $V_M$  = 1.5 V at  $V_{CC} \geq$  3.0 V for A ports;  $V_M$  =  $V_{REF}$  for B ports



Waveform 1.



Waveform 2.



Waveform 3.

# 13-bit GTL-/GTL/GTL+ to LVTTL translator

GTL2006

#### **PERFORMANCE CURVES**



Figure 4. GTL  $\rm V_{TH+}$  and  $\rm V_{TH-}$  versus  $\rm V_{REF}$ 

# 13-bit GTL-/GTL/GTL+ to LVTTL translator

GTL2006

#### **TEST CIRCUIT**



Figure 5. Load circuitry for A outputs



Figure 6. Load circuitry for open drain LVTTL I/O



Figure 7. Load circuit for B outputs

## 13-bit GTL-/GTL/GTL+ to LVTTL translator

GTL2006

## TSSOP28: plastic thin shrink small outline package; 28 leads; body width 4.4 mm

SOT361-1





#### DIMENSIONS (mm are the original dimensions)

| U | NIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С          | D <sup>(1)</sup> | E <sup>(2)</sup> | е    | HE         | L | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|---|-----|-----------|----------------|----------------|----------------|--------------|------------|------------------|------------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------|
| r | nm  | 1.1       | 0.15<br>0.05   | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 9.8<br>9.6       | 4.5<br>4.3       | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.8<br>0.5       | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | EUROPEAN | ISSUE DATE |            |                                  |  |
|----------|-----|--------|----------|------------|------------|----------------------------------|--|
| VERSION  | IEC | JEDEC  | JEITA    |            | PROJECTION | 1330E DATE                       |  |
| SOT361-1 |     | MO-153 |          |            |            | <del>-99-12-27</del><br>03-02-19 |  |

# 13-bit GTL-/GTL/GTL+ to LVTTL translator

GTL2006

### **REVISION HISTORY**

| Rev | Date     | Description                                                                                                                |  |  |  |  |  |  |
|-----|----------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| _2  | 20040621 | Product data (9397 750 13063). Supersedes data of 2003 Dec 18.                                                             |  |  |  |  |  |  |
|     |          | Modifications:                                                                                                             |  |  |  |  |  |  |
|     |          | All figures numbered.                                                                                                      |  |  |  |  |  |  |
|     |          | • Figure 2, "Logic symbol" modified.                                                                                       |  |  |  |  |  |  |
|     |          | <ul><li>Page 6, Frequently asked Questions: add questions/answers 4, 5, 6, 6A, and 7.</li></ul>                            |  |  |  |  |  |  |
|     |          | • Page 8, AC Characteristics (3.3 V ± 0.3 Range); t <sub>PHL</sub> An to Bn, GTL+ maximum: change from '1. ns' to '10 ns'. |  |  |  |  |  |  |
|     |          | Add "Performance curves" section on page 10.                                                                               |  |  |  |  |  |  |
| _1  | 20031218 | Product data (9397 750 12562); ECN 853-2440 01-A14985 dated 15 December 2003.                                              |  |  |  |  |  |  |

### 13-bit GTL-/GTL/GTL+ to LVTTL translator

GTL2006

#### Data sheet status

| Level | Data sheet status [1] | Product<br>status <sup>[2]</sup> [3] | Definitions                                                                                                                                                                                                                                                                                    |
|-------|-----------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data        | Development                          | This data sheet contains data from the objective specification for product development.  Phillips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                  |
| II    | Preliminary data      | Qualification                        | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data          | Production                           | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

<sup>[1]</sup> Please consult the most recently issued data sheet before initiating or completing a design.

#### **Definitions**

Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **Disclaimers**

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products—including circuits, standard cells, and/or software—described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### **Contact information**

For additional information please visit

http://www.semiconductors.philips.com. Fax: +31 40 27 24825

For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com

© Koninklijke Philips Electronics N.V. 2004 All rights reserved. Printed in U.S.A.

Date of release: 06-04

Document order number: 9397 750 13063

Let's make things better.

Philips Semiconductors





<sup>[2]</sup> The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

<sup>[3]</sup> For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Translation - Voltage Levels category:

Click to view products by NXP manufacturer:

Other Similar products are found below:

NLSX4373DMR2G NLSX5012MUTAG NLSX0102FCT2G NLSX4302EBMUTCG PCA9306FMUTAG MC100EPT622MNG
NLSX5011MUTCG NLV9306USG NLVSX4014MUTAG NLSV4T3144MUTAG NLVSX4373MUTAG NB3U23CMNTAG
MAX3371ELT+T NLSX3013BFCT1G NLV7WBD3125USG NLSX3012DMR2G 74AVCH1T45FZ4-7 NLVSV1T244MUTBG
74AVC1T45GS-Q100H CLVC16T245MDGGREP MC10H124FNG CAVCB164245MDGGREP CD40109BPWR MC10H350FNG
MC10H125FNG MC100EPT21MNR4G MC100EP91DWG NLSX3018MUTAG NLSV2T244MUTAG NLSX3013FCT1G
NLSX5011AMX1TCG PCA9306USG SN74GTL1655DGGR SN74AVCA406LZQSR NLSX4014DTR2G NLSX3018DTR2G
LTC1045CSW#PBF LTC1045CN#PBF SY100EL92ZG 74AXP1T34GMH 74AXP1T34GNH LSF0204DPWR PI4ULS3V204LE
ADG3245BRUZ-REEL7 ADG3123BRUZ ADG3245BRUZ ADG3246BCPZ ADG3308BCPZ-REEL ADG3233BRJZ-REEL7
ADG3233BRMZ