# Dual 6.0 mOhm High Side Switch 

The 06XSD200 device is part of a 36 V dual high side switch product family with integrated control and a high number of protective and diagnostic functions. It has been designed for industrial applications. The low $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ channels ( $<6.0 \mathrm{~m} \Omega$ ) can control different load types; bulbs, solenoids, or DC motors. Control, device configuration, and diagnostics are performed through a 16-bit serial peripheral interface (SPI), allowing easy integration into existing applications.

Both channels can be controlled individually by external/internal clock-signals or by direct inputs. Using the internal clock allows fully autonomous device operation. Programmable output voltage slew rates (individually programmable) help improve EMC performance. To avoid shutting off the device during inrush current, while still being able to closely track the load current, a dynamic overcurrent threshold profile is featured. Switching current of each channel can be sensed with a programmable sensing ratio. Whenever communication with the external microcontroller is lost, the device enters a fail-safe operation mode, but remains operational, controllable, and protected.

This device is powered by SMARTMOS technology.

## Features

- Normal operating range: 8.0-36 V, extended range: 6.0-58 V, 3.3 V and 5.0 V compatible 16-bit SPI port for device control, configuration, and diagnostics at rates up to 8.0 MHz
- Two fully-protected $6.0 \mathrm{~m} \Omega\left(@ 25^{\circ} \mathrm{C}\right.$ ) high side switches
- Up to 9.0 A steady-state current per channel
- Separate bulb and DC motor latched overcurrent handling
- Parallel output operating mode with improved switching synchronization

- Individually programmable internal/external PWM clock signals (switching frequency, duty cycle, slew rate, switch-on time-shift)
- Overcurrent, short-circuit, and overtemperature protection with programmable auto-retry functions
- Accurate temperature and current sensing (high/low sensing ratios/offset compensation)
- OpenLoad detection (channel in OFF and ON state), also for LED applications ( 7.0 mA typ.)


Figure 1. Simplified Application Diagram

INTERNAL BLOCK DIAGRAM


Figure 2. Internal Block Diagram

## TABLE OF CONTENTS

Internal Block Diagram ..... 2
Pin Connections ..... 4
Electrical Characteristics ..... 6
Maximum Ratings ..... 6
Static Electrical Characteristics ..... 8
Dynamic Electrical Characteristics ..... 15
Timing Diagrams ..... 20
Functional Description ..... 23
Introduction ..... 23
Pin Assignment and Functions ..... 23
Functional Internal Block Description ..... 25
Functional Device Operation ..... 26
Operation and Operating Modes ..... 26
Logic Commands and Spi Registers ..... 41
Typical Applications ..... 48
Packaging ..... 50
Soldering Information ..... 50
Marking Information ..... 50
Package Mechanical Dimensions ..... 50
Revision History ..... 58

## PIN CONNECTIONS

## Transparent Top View



Figure 3. Device Pin Assignments

Table 1. 06XSD200 Pin Assignments
The function of each pin is described in the section Functional Description

| $\begin{gathered} \text { Pin } \\ \text { Number } \end{gathered}$ | Pin Name | Function | Formal Name | Definition |
| :---: | :---: | :---: | :---: | :---: |
| 1 | CSNS | Output | Output Current/ Temperature Monitoring | This pin either outputs a current proportional to the channel's output current or a voltage proportional to the temperature of the GND pin (pin 14). Selection between current and temperature sensing, as well as setting the current sensing sensitivity are performed through the SPI interface. An external pulldown resistor must be connected between CSNS and GND. |
| $\begin{aligned} & 2 \\ & 3 \end{aligned}$ | $\begin{aligned} & \text { INO } \\ & \text { IN1 } \end{aligned}$ | Input | Direct Inputs | The IN[0:1] input pins are used to directly control the switching state of both switches and consequently the voltage on the HSO:HS1 output pins. The pins are connected to GND by internal pull-down resistors |
| 4 | FSOB | Output | Fail-safe Output (Active Low) | FSOB is asserted (active-low) upon entering Fail-safe mode (see Functional Description) This open-drain output requires an external pull-up resistor to $V_{\text {PWR }}$ |
|  | CONFO CONF1 | Input | Configuration Input | The CONF[0:1] input pins are used to select the appropriate overcurrent detection profile (bulb/DC motor) for each of both channels. CONF requires a pull-down resistor to GND. |
| 7 | FSB | Output | Fault Status (Active Low) | This open-drain output pin (external pull-up resistor to $\mathrm{V}_{\mathrm{DD}}$ required) is set when the device enters Fault mode (see Fault Mode) |
| 8 | CLOCK | Input | PWM Clock | The clock input gives the time-base when the device is operated in external clock/internal PWM mode. <br> This pin has an internal pull-down current source. |
| 9 | RSTB | Input | Reset | This input pin is used to initialize the device's configuration - and fault registers. Reset puts the device in Sleep mode (low current consumption) provided it is not stimulated by direct input signals. This pin is connected to GND by an internal pull-down resistor. |
| 10 | CSB | Input | Chip Select (Active Low) | This input pin is connected to the SPI chip-select output of an external $\mu$ controller. CSB is internally pulled up to $V_{D D}$ by a current source $I_{\mathrm{UP}}$. |

Table 1. 06XSD200 Pin Assignments (continued)
The function of each pin is described in the section Functional Description

| Pin Number | Pin Name | Function | Formal Name | Definition |
| :---: | :---: | :---: | :---: | :---: |
| 11 | SCLK | Input | Serial Clock | This input pin is to be connected to an external SPI Clock signal. The SCLK pin is internally connected to a pull-down current source $I_{\text {DWN }}$ |
| 12 | SI | Input | Serial Input | This input pin receives the SPI input data from an external device (microcontroller or another extreme switch device in case of daisy-chaining). The SI pin is internally connected to a pull-down current source $\mathrm{I}_{\text {DWN }}$ |
| 13 | VDD | Power | Digital Drain Voltage | This is the positive supply pin of the SPI interface. |
| 16 | So | Output | Serial Output | This output pin transmits SPI data to an external device (external microcontroller or the SI pin of the next SPI device in case of daisy-chaining). The pin doesn't require external pull-up or pull-down resistors, but a series resistor is recommended to limit current consumption in case of GND disconnection |
| 14, 17, 22 | GND | Ground | Ground | These pins, internally connected, are the ground pins for the logic - and analog circuitry. It is recommended to also connect these pins on the PCB. |
| 15,18,21 | VPWR | Power | Positive Power Supply | These pins, internally connected, supply both the device's power and control circuitry (except the SPI port). The drain of both internal MOSFET switches is connected to them. Pin 15 is the device's primary thermal pad. |
| $\begin{aligned} & 19 \\ & 20 \end{aligned}$ | $\begin{aligned} & \text { HS1 } \\ & \text { HSO } \end{aligned}$ | Output | Power Switch Outputs | Output pins of the switches, to be connected to the load. |
| 23 | SYNC | Output | Output Current Monitoring Synchronization | This output pin is asserted (active low) when the Current Sense (CS) output signal is within the specified accuracy range. Reading the SYNC pin allows the external microprocessor to synchronize to the device when operating in autonomous operating mode. SYNC is open-drain and requires a pull-up resistor to $\mathrm{V}_{\mathrm{DD}}$. |

## ELECTRICAL CHARACTERISTICS

## MAXIMUM RATINGS

Table 2. Maximum Ratings
All voltages are relative to ground unless mentioned otherwise. Exceeding these ratings may cause permanent damage.

| Parameter | Symbol | Maximum ratings | Unit |
| :--- | :---: | :---: | :---: |

## ELECTRICAL RATINGS

| VPWR Supply Voltage Range <br> Voltage Transient at $25^{\circ} \mathrm{C}$ ( 500 ms ) <br> Reverse Voltage at $25^{\circ} \mathrm{C}$ <br> Fast Negative Transient Pulses (ISO 7637-2 pulse \#1, $\mathrm{V}_{\mathrm{PWR}}=14 \mathrm{~V}$ \& Ri=10 ${ }^{\text {) }}$ | $\mathrm{V}_{\text {PWR }}$ | $\begin{gathered} 58 \\ -32 \\ -60 \end{gathered}$ | V |
| :---: | :---: | :---: | :---: |
| VDD Supply Voltage Range | $\mathrm{V}_{\mathrm{DD}}$ | -0.3 to 5.5 | V |
| Voltage on Input pins ${ }^{(1)}$ (except IN[0:1]) and Output pins ${ }^{(2)}$ (except HS[0:1]) | $\mathrm{V}_{\text {MAX,LOGIC }}{ }^{(1)}$ | -0.3 to 5.5 | V |
| Voltage on Fail-safe Output (FSOB) | $\mathrm{V}_{\text {FSO }}$ | -0.3 to 58 | V |
| Voltage on SO pin | $\mathrm{V}_{\text {So }}$ | -0.3 to $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| Voltage (continuous, max. allowable) on IN[0:1] Inputs | $\mathrm{V}_{\text {IN,max }}$ | 58 | V |
| Voltage (continuous, max. allowable) on output pins (HS [0:1]), | $\mathrm{V}_{\mathrm{HS}[0: 1]}$ | -32 to 58 | V |
| Rated Continuous Output Current per channel ${ }^{(3)}$ | $\mathrm{I}_{\mathrm{HS}[0: 1]}$ | 9.0 | A |
| Maximum allowable energy dissipation per channel and two parallel channels, single-pulse method ${ }^{(4)}$ | $\mathrm{E}_{\mathrm{CL}[0: 11] S I N G}$ | 250 | mJ |
| ESD Voltage ${ }^{(5)}$ <br> Human Body Model (HBM) for HS[0:1], VPWR and GND Human Body Model (HBM) for other pins Charge Device Model (CDM) <br> Package Corner pins (1, 13, 19, 20) All Other pins | $V_{\text {ESD1 }}$ <br> $V_{E S D 2}$ <br> $V_{\text {ESD3 }}$ <br> $V_{\text {ESD4 }}$ | $\begin{aligned} & \pm 8000 \\ & \pm 2000 \\ & \\ & \pm 750 \\ & \pm 500 \end{aligned}$ | V |

Notes:

1. Concerned Input pins are: CONF[0:1], RSTB, SI, SCLK, Clock, and CSB.
2. Concerned Output pins are: CSNS, SYNC, and FSB.
3. Output current rating valid as long as maximum junction temperature is not exceeded. For computation of the maximum allowable output current, the thermal resistance of the package \& the underlying heatsink must be taken into account
4. Single pulse Energy dissipation, Single-pulse short-circuit method ( $L_{L}=0.5 \mathrm{mH}, \mathrm{R}=48 \mathrm{~m} \Omega, \mathrm{~V}_{\mathrm{PWR}}=28 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=150^{\circ} \mathrm{C}$ initial).
5. ESD testing is performed in accordance with the Human Body Model (HBM) ( $C_{\text {ZAP }}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{ZAP}}=1500 \Omega$ ), and the Charge Device Model (CDM), Robotic ( $\mathrm{C}_{\text {ZAP }}=4.0 \mathrm{pF}$ ).

Table 2. Maximum Ratings (continued)
All voltages are relative to ground unless mentioned otherwise. Exceeding these ratings may cause permanent damage.

| Parameter | Symbol | Maximum ratings |
| :---: | :---: | :---: |

THERMAL RATINGS

| Operating Temperature <br> Ambient <br> Junction | $\begin{aligned} & \mathrm{T}_{\mathrm{A}} \\ & \mathrm{~T}_{\mathrm{J}} \end{aligned}$ | $\begin{aligned} & -40 \text { to } 125 \\ & -40 \text { to } 150 \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |
| :---: | :---: | :---: | :---: |
| Storage Temperature | TSTG | -55 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Thermal Resistance / Junction to Case | $\mathrm{R}_{\theta \mathrm{JC}}$ | <1.0 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Reflow Peak Temperature on device pins during soldering ${ }^{(7), ~(8)}$ | TSOLDER | 260 | ${ }^{\circ} \mathrm{C}$ |

Notes:
6. To achieve high reliability over 10 years of continuous operation, the device's continuous operating junction temperature should not exceed $125^{\circ} \mathrm{C}$.
7. 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device. MSL level is specified later.
8. Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter $33 x x x$ ), and review parametrics.

## STATIC ELECTRICAL CHARACTERISTICS

Table 3. Static Electrical Characteristics
Unless specified otherwise: $8.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PWR}} \leq 36 \mathrm{~V}, 3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}, \mathrm{GND}=0 \mathrm{~V}$. Typical values are average values evaluated under nominal conditions $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{PWR}}=28 \mathrm{~V}$ \& $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$, unless specified otherwise.

| parameter | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |

## SUPPLY ELECTRICAL CHARACTERISTICS

| Supply Voltage Range: <br> Full Specification compliant Extended Mode ${ }^{(9)}$ | $\mathrm{V}_{\text {PWR }}$ | $\begin{aligned} & 8.0 \\ & 6.0 \end{aligned}$ | - | $\begin{aligned} & 36 \\ & 58 \end{aligned}$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {PWR }}$ Supply Current, device in wake-up mode, channel On, OpenLoad Outputs in ON-state, $\mathrm{HS}[0: 1]$ open, $\operatorname{IN}[0: 1]>\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{I}_{\text {PWR(ON }}$ | - | 6.5 | 8.0 | mA |
| $\mathrm{V}_{\text {PWR }}$ Supply Current, device in wake-up mode (Standby), channel Off OpenLoad in OFF-state Detection Disabled, HS[0:1] shorted to ground with $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}$ and RSTB $>\mathrm{V}_{\text {WAKE }}$ | $\mathrm{I}_{\text {PWR(SBY) }}$ | - | 6.5 | 8.0 | mA |
| Sleep State Supply Current $\begin{aligned} \mathrm{V}_{\mathrm{PWR}} & =24 \mathrm{~V}, \mathrm{RSTB}=\operatorname{IN}[0: 1]<\mathrm{V}_{\text {WAKE }}, \mathrm{HS}[0: 1] \text { connected to ground } \\ \mathrm{T}_{\mathrm{A}} & =25^{\circ} \mathrm{C} \\ \mathrm{~T}_{\mathrm{A}} & =125^{\circ} \mathrm{C} \end{aligned}$ | ${ }^{\text {IPWR(SLEEP) }}$ |  |  | $\begin{aligned} & 10.0 \\ & 60.0 \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{DD}}$ Supply Voltage | $\mathrm{V}_{\mathrm{DD}(\mathrm{ON})}$ | 3.0 | - | 5.5 | V |
| $\mathrm{V}_{\mathrm{DD}}$ Supply Current at $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}$ <br> No SPI Communication <br> 8.0 MHz SPI Communication ${ }^{(10)}$ | $\mathrm{I}_{\mathrm{DD}(\mathrm{ON})}$ |  | $\begin{gathered} - \\ 5.0 \end{gathered}$ | $2.2$ | mA |
| $\mathrm{V}_{\mathrm{DD}}$ Sleep State Current at $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}$ with or without $\mathrm{V}_{\text {PWR }}$ | $\mathrm{I}_{\text {DD(SLEEP) }}$ | - | - | 5.0 | $\mu \mathrm{A}$ |
| Overvoltage Shutdown Threshold | $\mathrm{V}_{\mathrm{PWR}(\mathrm{OV})}$ | 39 | 42 | 45.5 | V |
| Overvoltage Shutdown Hysteresis | $\mathrm{V}_{\text {PWR(OVHYS }}$ | 0.2 | 0.8 | 1.5 | V |
| Undervoltage Shutdown Threshold ${ }^{(11)}$ | $\mathrm{V}_{\text {PWR(UV) }}$ | 5.0 | - | 6.0 | V |
| $\mathrm{V}_{\text {PWR }}$ Power-On-Reset (POR) Voltage Threshold ${ }^{(11)}$ | $\mathrm{V}_{\text {PWR(POR) }}$ | 2.2 | 2.6 | 4.0 | V |
| $\mathrm{V}_{\mathrm{DD}}$ Power-On-Reset (POR) Voltage Threshold ${ }^{(11)}$ | $\mathrm{V}_{\mathrm{DD} \text { (POR) }}$ | 1.5 | 2.0 | 2.5 | V |
| $\mathrm{V}_{\text {DD }}$ Supply Failure Voltage Threshold (assumed $\mathrm{V}_{\text {PWR }}>\mathrm{V}_{\mathrm{PWR}(\mathrm{UV})}$ ) | $\mathrm{V}_{\mathrm{DD} \text { (FAIL) }}$ | 2.2 | 2.5 | 2.8 | V |

Notes
9. In extended mode, availability of several device functions (channel control, value of $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$, overtemperature protection) is guaranteed, but compliance with the specified values in this document is not. Below 6.0 V , the device is only protected from overheating (thermal

10. Typical value guaranteed per design.
11. When the device recovers from undervoltage and returns to normal mode ( $6.0 \mathrm{~V}<\mathrm{V}_{\mathrm{PWR}}<58 \mathrm{~V}$ ) before the end of the auto-retry period (see Auto-retry), the device performs normally. When $\mathrm{V}_{\mathrm{PWR}}$ drops below $\mathrm{V}_{\mathrm{PWR}}(\mathrm{UV})$, undervoltage is detected (see Undervoltage Fault (Latchable Fault) and EMC Performances).

Table 3. Static Electrical Characteristics (continued)
Unless specified otherwise: $8.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PWR}} \leq 36 \mathrm{~V}, 3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}, \mathrm{GND}=0 \mathrm{~V}$. Typical values are average values evaluated under nominal conditions $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{PWR}}=28 \mathrm{~V} \& \mathrm{~V}_{\mathrm{DD}}=5.0 \mathrm{~V}$, unless specified otherwise.

| parameter | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |

## ELECTRICAL CHARACTERISTICS OF THE OUTPUT STAGE (HSO AND HS1)

| $\begin{aligned} & \text { ON-Resistance, Drain-to-Source }\left(l_{\mathrm{HS}}=3.0 \mathrm{~A}, \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C}\right) \\ & \text { CSNS_ratio }=0 \\ & \mathrm{~V}_{\text {PWR }}=8.0 \mathrm{~V} \\ & \mathrm{~V}_{\text {PWR }}=28 \mathrm{~V} \\ & \mathrm{~V}_{\text {PWR }}=36 \mathrm{~V} \end{aligned}$ | $\mathrm{R}_{\mathrm{DS}(\mathrm{ON}) 25}$ | $\begin{aligned} & \text { - } \\ & \text { - } \end{aligned}$ | - | $\begin{aligned} & 6.0 \\ & 6.0 \\ & 6.0 \end{aligned}$ | $\mathrm{m} \Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { ON-Resistance, Drain-to-Source }\left(\mathrm{I}_{\mathrm{HS}}=3.0 \mathrm{~A}, \mathrm{~T}_{\mathrm{J}}=150^{\circ} \mathrm{C}\right) \\ & \text { CSNS_ratio }=0 \\ & \mathrm{~V}_{\mathrm{PWR}}=8.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{PWR}}=28 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{PWR}}=36 \mathrm{~V} \end{aligned}$ | $\mathrm{R}_{\mathrm{DS}(\mathrm{ON}) 150}$ |  | - | $\begin{aligned} & 12 \\ & 12 \\ & 12 \end{aligned}$ | $\mathrm{m} \Omega$ |
| ON-Resistance, Drain-to-Source difference from one channel to the other in parallel mode ( $\mathrm{I}_{\mathrm{HS}}=1.0 \mathrm{~A}, \mathrm{~T}_{\mathrm{J}}=150^{\circ} \mathrm{C}$ ) CSNS_ratio $=\mathrm{X}$ | $\Delta \mathrm{R}_{\mathrm{DS}(\mathrm{ON}) 150}$ | -0.7 | - | +0.7 | $\mathrm{m} \Omega$ |
| ON-Resistance, Source-Drain ( $\left.\mathrm{l}_{\mathrm{HS}}=-3.0 \mathrm{~A}, \mathrm{~T}_{J}=150{ }^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{PWR}}=-24 \mathrm{~V}\right)$ | $\mathrm{R}_{\text {SD(ON) } 150}$ | - | - | 12 | $\mathrm{m} \Omega$ |
| Max. detectable wiring length ( $2.5 \mathrm{~mm}^{2}$ ) for severe short-circuit detection (see Severe Short-circuit Fault (latchable fault)): <br> High slew rate selected <br> Medium slew rate selected: <br> Low slew rate selected: | L ${ }_{\text {SHORT }}$ | $\begin{aligned} & 14 \\ & 30 \\ & 60 \end{aligned}$ | $\begin{gathered} 48 \\ 100 \\ 200 \\ \hline \end{gathered}$ | $\begin{gathered} 80 \\ 170 \\ 340 \\ \hline \end{gathered}$ | cm |
| Overcurrent Detection thresholds with CSNS_ratio bit = 0 (CSRO) | I_OCH1_0 <br> I_OCH2_0 <br> I_осм1_0 <br> I_осм2_0 <br> I_OCL1_0 <br> I_OCL2_0 <br> I_OcL3_0 | $\begin{gathered} 90.0 \\ 58.3 \\ 36.1 \\ 22.2 \\ 15.0 \\ 10.0 \\ 5.0 \end{gathered}$ | $\begin{gathered} 110.0 \\ 70.0 \\ 43.3 \\ 26.7 \\ 18.0 \\ 12.0 \\ 6.0 \end{gathered}$ | $\begin{gathered} 128.3 \\ 81.7 \\ 50.6 \\ 31.1 \\ 21.0 \\ 14.0 \\ 7.0 \end{gathered}$ | A |
| Overcurrent Detection thresholds with CSNS_ratio bit = 1(CSR1) | I_OCH1_1 <br> I_OCH2_1 <br> I_осм1_1 <br> I_осм2_1 <br> I_ocL1_1 <br> I_OCL2_1 <br> I_OcL3_1 | $\begin{gathered} 30.6 \\ 19.4 \\ 12.0 \\ 7.4 \\ 5.0 \\ 3.3 \\ 1.6 \end{gathered}$ | $\begin{gathered} 36.7 \\ 23.3 \\ 14.4 \\ 8.9 \\ 6.0 \\ 4.0 \\ 2.0 \end{gathered}$ | $\begin{gathered} 42.8 \\ 27.2 \\ 16.9 \\ 10.4 \\ 7.0 \\ 4.7 \\ 2.4 \end{gathered}$ | A |
| Output (HS[x]) leakage Current in sleep state (positive value $=$ outgoing) <br> $\mathrm{V}_{\mathrm{HS}, \mathrm{OFF}}=0 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{HS}, \mathrm{OFF}}=\right.$ output voltage in OFF state $)$ <br> $\mathrm{V}_{\mathrm{HS}, \mathrm{OFF}}=\mathrm{V}_{\mathrm{PWR}}$, device in sleep state $\left(\mathrm{V}_{\mathrm{PWR}}=24 \mathrm{~V}\right)$ <br> $\mathrm{V}_{\mathrm{HS}, \mathrm{OFF}}=\mathrm{V}_{\mathrm{PWR}}$, device in sleep state $\left(\mathrm{V}_{\mathrm{PWR}}=36 \mathrm{~V}\right)$ | Iout_LEAK | $\begin{gathered} - \\ -120 \\ -1400 \end{gathered}$ | - | $\begin{aligned} & +16 \\ & +5.0 \\ & +5.0 \end{aligned}$ | $\mu \mathrm{A}$ |
| Switch Turn-on threshold for supply overvoltage ( $\mathrm{V}_{\mathrm{PWR}}$-GND) | $\mathrm{V}_{\text {D_GND(CLAMP) }}$ | 58 | - | 66 | V |
| Switch turn-on threshold for drain-source overvoltage (@ $\mathrm{I}_{\mathrm{HS}}=100 \mathrm{~mA}$ ) | $\mathrm{V}_{\text {DS(CLAMP) }}$ | 58 | - | 66 | V |
| Switch turn-on threshold for Drain-Source overvoltage difference from one channel to the other in parallel mode (@ $l_{\mathrm{HS}}=100 \mathrm{~mA}$ ) | $\Delta \mathrm{V}_{\text {DS(CLAMP) }}$ | -2.0 | - | +2.0 | V |

Table 3. Static Electrical Characteristics (continued)
Unless specified otherwise: $8.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PWR}} \leq 36 \mathrm{~V}, 3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}, \mathrm{GND}=0 \mathrm{~V}$. Typical values are average values evaluated under nominal conditions $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{PWR}}=28 \mathrm{~V} \& \mathrm{~V}_{\mathrm{DD}}=5.0 \mathrm{~V}$, unless specified otherwise.

| parameter | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |

ELECTRICAL CHARACTERISTICS OF THE OUTPUT STAGE (HSO AND HS1) (CONTINUED)

| ```Current Sensing Ratio(12) CSNS_ratio bit = 0 (high-current mode) CSNS_ratio bit = 1 (low-current mode)``` | $\begin{aligned} & \mathrm{C}_{\mathrm{SR} 0} \\ & \mathrm{C}_{\mathrm{SR} 1} \end{aligned}$ |  | $\begin{gathered} 1 / 5000 \\ 1 / 1666.6 \end{gathered}$ | - | - |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Minimum measurable load current with compensated error ${ }^{(13)}<35 \%$ | I_LOAD_MIN | - | - | 175 | mA |
| CSNS leakage current in OFF state (CSNSx_en $=0$, CSNS_ratio bit_x = 0) | ICSR_LEAK | -4.0 | - | +4.0 | $\mu \mathrm{A}$ |
| Systematic offset error (see Current Sense Errors) | I_LOAD_ERR_SYS | - | -22 | - | mA |
| Random offset error | I_LOAD_ERR_RAND | -360 | - | 360 | mA |
| CSNS pin current sourcing capability, absolute upper limit | $\mathrm{I}_{\text {CSNS,max }}$ | 5.15 | - | - | mA |
| $\mathrm{E}_{\text {SRO }}$ Output Current Sensing Error (\%, uncompensated ${ }^{(14)}$ ) at output Current level (Sense ratio $\mathrm{C}_{\mathrm{SRO}}$ selected): $\begin{gathered} \mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C} \\ 9.0 \mathrm{~A} \\ 4.5 \mathrm{~A} \\ 2.25 \mathrm{~A} \\ 1.13 \mathrm{~A} \\ \mathrm{~T}_{\mathrm{J}}=125^{\circ} \mathrm{C} \\ 9.0 \mathrm{~A} \\ 4.5 \mathrm{~A} \\ 2.25 \mathrm{~A} \\ 1.13 \mathrm{~A} \\ \mathrm{~T}_{\mathrm{J}}=25 \mathrm{to} 125^{\circ} \mathrm{C} \\ 9.0 \mathrm{~A} \\ 4.5 \mathrm{~A} \\ 2.25 \mathrm{~A} \\ 1.13 \mathrm{~A} \end{gathered}$ | $\mathrm{ESRO}_{\text {SRR }}$ | $\begin{aligned} & -13 \\ & -12 \\ & -17 \\ & -31 \\ & -10 \\ & -9.0 \\ & -12 \\ & -19 \\ & \\ & -10 \\ & -9.0 \\ & -12 \\ & -22 \end{aligned}$ |  | $\begin{aligned} & 13 \\ & 12 \\ & 17 \\ & 31 \\ & 10 \\ & 9.0 \\ & 12 \\ & 19 \\ & \\ & 10 \\ & 9.0 \\ & 12 \\ & 22 \end{aligned}$ | \% |

Notes:
12. Current Sense Ratio $\mathrm{C}_{\mathrm{SRx}}=\mathrm{I}_{\mathrm{CSNS}} /\left(\mathrm{I}_{\mathrm{HS}[\mathrm{x}]}+\mathrm{I}_{\text {_LOAD_ERR_SYS }}\right)$
13. See note ${ }^{(14)}$, but with ICSNS_MEAS obtained after compensation of I_LOAD_ERR_RAND (see Activation and Use of Offset Compensation). Further accuracy improvements can be obtained by performing a 1 or 2 point calibration
14. $\mathrm{E}_{\text {SRx_ERR }}=\left(\mathrm{I}_{\text {CSNS_MEAS }} / I_{\text {CSNS_MODEL }}\right)-1$, with $\mathrm{I}_{\text {CSNS_MODEL }}=\left(1(\mathrm{HS}[\mathrm{x}])+\mathrm{I}_{\text {_LOAD_ERR_SYS }}\right)^{*} \mathrm{C}_{\text {SRx }}$, (I_LOAD_ERR_SYS defined above, see section Current Sense Error Model). With this model, load current becomes: $I(H S[x])=I_{C S N S}$ / $C_{S R x}$ - I_LOAD_ERR_SYS

Table 3. Static Electrical Characteristics (continued)
Unless specified otherwise: $8.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PWR}} \leq 36 \mathrm{~V}, 3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}, \mathrm{GND}=0 \mathrm{~V}$. Typical values are average values evaluated under nominal conditions $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{PWR}}=28 \mathrm{~V}$ \& $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$, unless specified otherwise.

| parameter | Symbol | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- |

## ELECTRICAL CHARACTERISTICS OF THE OUTPUT STAGE (HSO AND HS1) (CONTINUED)

| ```E output Current level (Sense ratio \(\mathrm{C}_{\text {SR0 }}\) selected):None``` | $\mathrm{E}_{\text {SRo_ERR }}$ (Comp) | $\begin{aligned} & -10 \\ & -10 \\ & -10 \\ & -10 \\ & -9.0 \\ & -8.0 \\ & -9.0 \\ & -9.0 \\ & -9.0 \\ & -8.0 \\ & -9.0 \\ & -9.0 \end{aligned}$ | - - - - - - - - - - - - - | $10$ $10$ $10$ $10$ $\begin{aligned} & 9.0 \\ & 8.0 \\ & 9.0 \\ & 9.0 \end{aligned}$ $9.0$ $8.0$ $9.0$ $9.0$ | \% |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{E}_{\mathrm{SR} 1}$ Output Current Sensing Error (\%, uncompensated ${ }^{(16)}$ ) at output Current level (Sense ratio $\mathrm{C}_{\mathrm{SR} 1}$ selected): $\begin{gathered} \mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C} \\ 2.25 \mathrm{~A} \\ \mathrm{~T}_{\mathrm{J}}=125^{\circ} \mathrm{C} \\ 2.25 \mathrm{~A} \\ \mathrm{~T}_{\mathrm{J}}=25 \text { to } 125^{\circ} \mathrm{C} \\ 2.25 \mathrm{~A} \end{gathered}$ | $\mathrm{E}_{\text {SR1_ERR }}$ | -16 -12 -12 | - | 16 12 12 | \% |

## Notes:

15. See note ${ }^{(14)}$, but with ICSNS_MEAS obtained after compensation of I_LOAD_ERR_RAND (see Activation and Use of Offset Compensation). Further accuracy improvements can be obtained by performing a 1 or 2 point calibration
16. $E_{S R X}$ ERR $=\left(\mathrm{I}_{\text {CSNS_MEAS }} / \mathrm{I}_{\text {CSNS_MODEL }}\right)-1$, with $\mathrm{I}_{\text {CSNS_MODEL }}=\left(\mathrm{I}(\mathrm{HS}[\mathrm{x}])+\mathrm{I}_{\text {_LOAD_ERR_SYS }}\right)^{*} \mathrm{C}_{\text {SRX }}$, (I_LOAD_ERR_SYS defined above, see section Current Sense Error Model). With this model, load current becomes: $I(H S[x])=I_{C S N S}$ / CSRx I_LOAD_ERR_SYS

Table 3. Static Electrical Characteristics (continued)
Unless specified otherwise: $8.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PWR}} \leq 36 \mathrm{~V}, 3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}, \mathrm{GND}=0 \mathrm{~V}$. Typical values are average values evaluated under nominal conditions $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{PWR}}=28 \mathrm{~V} \& \mathrm{~V}_{\mathrm{DD}}=5.0 \mathrm{~V}$, unless specified otherwise.

| parameter | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |

## ELECTRICAL CHARACTERISTICS OF THE OUTPUT STAGE (HSO AND HS1) (CONTINUED)

| $\mathrm{E}_{\mathrm{SR} 1}$ Output Current Sensing Error (\% after offset compensation ${ }^{(17)}$ ) at output Current level (Sense ratio $\mathrm{C}_{\mathrm{SR} 1}$ selected): $\begin{gathered} \mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C} \\ 2.25 \mathrm{~A} \\ 0.75 \mathrm{~A} \\ 0.375 \mathrm{~A} \\ 0.225 \mathrm{~A} \\ \mathrm{~T}_{\mathrm{J}}=125^{\circ} \mathrm{C} \\ 2.25 \mathrm{~A} \\ 0.75 \mathrm{~A} \\ 0.375 \mathrm{~A} \\ 0.225 \mathrm{~A} \\ \mathrm{~T}_{\mathrm{J}}=25 \text { to } 125^{\circ} \mathrm{C} \\ 2.25 \mathrm{~A} \\ 0.75 \mathrm{~A} \\ 0.375 \mathrm{~A} \\ 0.225 \mathrm{~A} \end{gathered}$ | $\mathrm{E}_{\text {SR1_ERR }}$ (Comp) | $\begin{aligned} & -10 \\ & -11 \\ & -18 \\ & -29 \\ & -8.0 \\ & -10 \\ & -12 \\ & -16 \\ & -8.0 \\ & -10 \\ & -13 \\ & -21 \end{aligned}$ | - - - - - - - - - - - - - | $\begin{aligned} & 10 \\ & 11 \\ & 18 \\ & 29 \\ & 8.0 \\ & 10 \\ & 12 \\ & 16 \\ & \\ & 8.0 \\ & 10 \\ & 13 \end{aligned}$ $21$ | \% |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{E}_{\text {SRO }}$ Output Current Sensing Error in parallel mode (\%, uncompensated ${ }^{(18)}$ ) at outputs Current level (Sense ratio $\mathrm{C}_{\text {SRO }}$ selected): ```\(\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}\) 9.0 A (per channel) 4.5 A (per channel) \(\mathrm{T}_{\mathrm{J}}=125^{\circ} \mathrm{C}\) 9.0 A (per channel) 4.5 A (per channel) \(\mathrm{T}_{\mathrm{J}}=25\) to \(125^{\circ} \mathrm{C}\) 9.0 A (per channel) 4.5 A (per channel)``` | EsR0_ERR_PAR | $\begin{aligned} & -10 \\ & -11 \\ & -8.0 \\ & -8.0 \\ & -8.0 \\ & -8.0 \end{aligned}$ | - <br> - <br> - <br> - <br> - <br> - | $\begin{aligned} & 10 \\ & 11 \\ & 8.0 \\ & 8.0 \\ & 8.0 \\ & 8.0 \end{aligned}$ | \% |

Notes:
17. See note ${ }^{(18)}$, but with ICSNS_MEAS obtained after compensation of I_LOAD_ERR_RAND (see Activation and Use of Offset Compensation). Further accuracy improvements can be obtained by performing a 1 or 2 point calibration.
18. $E_{\text {SRX_ERR }}=\left(I_{\text {CSNS_MEAS }} / I_{\text {CSNS_MODEL }}\right)-1$, with $I_{\text {CSNS_MODEL }}=\left(1(H S[x])+I_{\text {_LOAD_ERR_SYS }}\right) * C_{S R x}$, (I_LOAD_ERR_SYS defined above, see section Current Sense Error Model). With this model, load current becomes: $1(H S[x])=I_{C S N S}$ / $\mathrm{C}_{\text {SRx }}$ - I_LOAD_ERR_SYS

Table 3. Static Electrical Characteristics (continued)
Unless specified otherwise: $8.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PWR}} \leq 36 \mathrm{~V}, 3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}, \mathrm{GND}=0 \mathrm{~V}$. Typical values are average values evaluated under nominal conditions $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{PWR}}=28 \mathrm{~V} \& \mathrm{~V}_{\mathrm{DD}}=5.0 \mathrm{~V}$, unless specified otherwise.

| parameter | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |

## ELECTRICAL CHARACTERISTICS OF THE OUTPUT STAGE (HSO AND HS1) (CONTINUED)

| Current Sense Clamping Voltage (condition: R(CSNS) > 10 kOhm ) | $\mathrm{V}_{\text {CL(CSNS }}$ | 5.5 | - | 7.5 | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| OpenLoad detection Current threshold in OFF state ${ }^{(19)}$ | $\mathrm{I}_{\text {OLD (OFF) }}$ | 30 | - | 100 | $\mu \mathrm{A}$ |
| OpenLoad Fault Detection Voltage Threshold ${ }^{(19)}$ | $\mathrm{V}_{\text {OLD (THRES) }}$ | 4.0 | - | 5.5 | V |
| OpenLoad detection Current threshold in ON state (see OpenLoad Detection In On State (OL_ON)): <br> CSNS_ratio bit $=0$ <br> CSNS_ratio bit $=1$ (fast slew rate $\operatorname{SR}[1: 0]=10$ mandatory for this function) | IOLD(ON) | $\begin{aligned} & 135 \\ & 5.0 \end{aligned}$ | $\begin{gathered} 500.0 \\ 7.0 \end{gathered}$ | $\begin{gathered} 999.9 \\ 10 \end{gathered}$ | mA |
| Time period of the periodically activated OpenLoad in ON state detection for CSNS_ratio bit = 1 | tolled | 105 | 150 | 195 | ms |
| Output Shorted-to- $\mathrm{V}_{\text {PWR }}$ Detection Voltage Threshold (channel in OFF state) | $\mathrm{V}_{\text {OSD }}$ (THRES) | $\mathrm{V}_{\text {PWR }}-1.2$ | $\mathrm{V}_{\text {PWR }}-0.8$ | $\mathrm{V}_{\text {PWR }}-0.4$ | V |
| Switch turn-on threshold for Negative Output Voltages (protects against negative transients) - (measured at $\mathrm{I}_{\text {OUT }}=100 \mathrm{~mA}$, Channel in OFF state) | $\mathrm{V}_{\mathrm{CL}}$ | -38 | - | -32 | V |
| Switch turn-on threshold for Negative Output Voltages difference from one channel to the other in parallel mode - (measured at $\mathrm{I}_{\mathrm{OUT}}=100 \mathrm{~mA}$, Channel in OFF state) | $\Delta \mathrm{V}_{\mathrm{CL}}$ | -2.0 | - | +2.0 | V |
| Switching State (On/Off) discrimination thresholds | $\mathrm{V}_{\text {HS_TH }}$ | $0.45 * \mathrm{~V}_{\text {PWR }}$ | $0.5 * \mathrm{~V}_{\text {PWR }}$ | 0.55* $\mathrm{V}_{\text {PWR }}$ | V |
| Shutdown temperature (Power MOSFET junction; $6.0 \mathrm{~V}<\mathrm{V}_{\mathrm{PWR}}<58 \mathrm{~V}$ ) | $\mathrm{T}_{\text {SD }}$ | 160 | 175 | 190 | ${ }^{\circ} \mathrm{C}$ |

Notes:
19. Minimum required value of OpenLoad impedance for detection of OpenLoad in OFF-state: $200 \mathrm{k} \Omega .\left(\mathrm{V}_{\mathrm{OLD}(\mathrm{THRES})}=\mathrm{V}_{\mathrm{HS}} @ \mathrm{I}_{\mathrm{OLD}(\mathrm{OFF})}\right)$

Table 3. Static Electrical Characteristics (continued)
Unless specified otherwise: $8.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PWR}} \leq 36 \mathrm{~V}, 3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}, \mathrm{GND}=0 \mathrm{~V}$. Typical values are average values evaluated under nominal conditions $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{PWR}}=28 \mathrm{~V} \& \mathrm{~V}_{\mathrm{DD}}=5.0 \mathrm{~V}$, unless specified otherwise.

| parameter | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |

## ELECTRICAL CHARACTERISTICS OF THE CONTROL INTERFACE PINS

| Logic Input Voltage, $\operatorname{High}^{(20)}$ | $\mathrm{V}_{\mathrm{IH}}$ | 2.0 | - | 5.5 | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Logic Input Voltage, Low ${ }^{(20)}$ | $\mathrm{V}_{\text {IL }}$ | -0.3 | - | 0.8 | V |
| Wake-up Threshold Voltage (IN[0:1] and RSTB) ${ }^{(21)}$ | $\mathrm{V}_{\text {WAKE }}$ | 1.0 | - | 2.2 | V |
| Internal Pull-down Current Source (on Inputs: CLOCK, SCLK and SI) ${ }^{(22)}$ | IDWN | 5.0 | - | 20 | $\mu \mathrm{A}$ |
| Internal Pull-up Current Source (input CSB) ${ }^{(23)}$ | IUP_CSB | 5.0 | - | 20 | $\mu \mathrm{A}$ |
| Internal Pull-up Current Source (input CONF[0:1]) ${ }^{(24)}$ | IUP_CONF | 25 | - | 100 | $\mu \mathrm{A}$ |
| Capacitance of SO, FSB and FSOB pins in Tri-state | $\mathrm{C}_{\text {SO }}$ | - | - | 20 | pF |
| Internal Pull-down Resistance (RSTB and IN[0:1]) | $\mathrm{R}_{\text {DWN }}$ | 125 | 250 | 500 | $k \Omega$ |
| Input Capacitance ${ }^{(25)}$ | $\mathrm{C}_{\text {IN }}$ | - | 4.0 | 12 | pF |

ELECTRICAL CHARACTERISTICS OF THE CONTROL INTERFACE PINS (CONTINUED)

| SO High-state Output Voltage $\left(\mathrm{I}_{\mathrm{OH}}=1.0 \mathrm{~mA}\right)$ | $\mathrm{V}_{\text {SOH }}$ | $\mathrm{V}_{\mathrm{DD}}-0.4$ | - | - | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SYNC, SO, FSOB and FSB Low-state Output Voltage $\left(I_{\mathrm{OL}}=-1.0 \mathrm{~mA}\right)$ | $\mathrm{V}_{\text {SOL }}$ | - | - | 0.4 | V |
| $\begin{aligned} & \text { SYNC, SO, CSNS, FSOB and FSB Tri-state Leakage Current: } \\ & \left(0 \mathrm{~V}<\mathrm{V}(\mathrm{SO})<\mathrm{V}_{\mathrm{DD}} \text {, or } \mathrm{V}(\mathrm{FS}) \text { or } \mathrm{V}(\mathrm{SYNC})=5.5 \mathrm{~V} \text {, or } \mathrm{V}(\mathrm{FSO})=36 \mathrm{~V}\right. \\ & \text { or } \mathrm{V}(\mathrm{CSNS})=0 \mathrm{~V}) \end{aligned}$ | $\mathrm{I}_{\text {SO(LEAK) }}$ | -2.0 | 0 | 2.0 | $\mu \mathrm{A}$ |
| CONF[0:1]: Required values of the External Pull-down Resistor <br> Lighting applications <br> DC motor applications | $\mathrm{R}_{\text {CONF }}$ | $\begin{aligned} & 1.0 \\ & 50 \end{aligned}$ | - | $\begin{gathered} 10 \\ \text { Infinite } \end{gathered}$ | $\mathrm{k} \Omega$ |

Notes
20. High and low voltage ranges apply to $\mathrm{SI}, \mathrm{CSB}, \mathrm{SCLK}, \mathrm{RSTB}, \mathrm{IN}[0: 1]$ and CLOCK input signals. The $\operatorname{IN}[0: 1]$ signals may be derived from $V_{P W R}$ and can tolerate voltages up to 58 V .
21. Voltage above which the device wakes up
22. Valid for $\mathrm{V}_{\mathrm{SI}} \geq 0.8 \mathrm{~V}$ and $\mathrm{V}_{\text {SCLK }} \geq 0.8 \mathrm{~V}$ and $\mathrm{V}_{\text {CLOCK }} \geq 0.8 \mathrm{~V}$.
23. Valid for $\mathrm{V}_{\mathrm{CSB}} \leq 2.0 \mathrm{~V}$. CSB has an internal pull-up current source derived from $\mathrm{V}_{\mathrm{DD}}$
24. Pins CONF[0:1] are connected to an internal current source, derived from an internal voltage regulator ( $\mathrm{V}_{\text {REG }} \sim 3.0 \mathrm{~V}$ ).
25. Input capacitance of $\operatorname{SI}, \mathrm{CSB}, \mathrm{SCLK}, \mathrm{RSTB}, \operatorname{IN}[0: 1], \operatorname{CONF}[0: 1]$, and CLOCK pins. This parameter is guaranteed by the manufacturing process but is not tested in production.

## DYNAMIC ELECTRICAL CHARACTERISTICS

Table 4. Dynamic Electrical Characteristics
Unless specified otherwise: $8.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PWR}} \leq 36 \mathrm{~V}, 3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}, \mathrm{GND}=0 \mathrm{~V}$. Typical values are average values evaluated under nominal conditions $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{PWR}}=28 \mathrm{~V} \& \mathrm{~V}_{\mathrm{DD}}=5.0 \mathrm{~V}$, unless specified otherwise.

| Parameter | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |

## OUTPUT VOLTAGE SWITCHING CHARACTERISTICS

| Rising and falling edge medium slew rate $(\mathrm{SR}[1: 0]=00)^{(26)}$ $\begin{aligned} & V_{P W R}=16 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{PWR}}=28 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{PWR}}=36 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \hline \mathrm{SR}_{\mathrm{R}_{1} 00} \\ & \mathrm{SR}_{\mathrm{F}-00} \end{aligned}$ | $\begin{gathered} 0.164 \\ 0.28 \\ 0.34 \end{gathered}$ | - | $\begin{aligned} & 0.65 \\ & 0.79 \\ & 0.90 \end{aligned}$ | V/ $\mu \mathrm{s}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { Rising edge low slew rate }(\mathrm{SR}[1: 0]=01)^{(26)} \\ & \mathrm{V}_{\mathrm{PWR}}=16 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{PWR}}=28 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{PWR}}=36 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{SR}_{\mathrm{R}_{2} 01} \\ & \mathrm{SR}_{\mathrm{F}}{ }^{2} 01 \end{aligned}$ | $\begin{gathered} 0.081 \\ 0.14 \\ 0.17 \end{gathered}$ | - | $\begin{gathered} 0.32 \\ 0.395 \\ 0.45 \end{gathered}$ | V/us |
| $\begin{aligned} &\text { Rising edge high slew rate } / \mathrm{SR}[1: 0]=10)^{(26)} \\ & \mathrm{V}_{\mathrm{PWR}}=16 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{PWR}}=28 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{PWR}}=36 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & S R_{R_{R} 10} \\ & S R_{F_{-1}} \end{aligned}$ | $\begin{aligned} & 0.29 \\ & 0.55 \\ & 0.68 \end{aligned}$ | - | $\begin{aligned} & 1.30 \\ & 1.58 \\ & 1.80 \end{aligned}$ | V/us |
| Rising/Falling edge slew rate matching per channel $16 \mathrm{~V}<\mathrm{V}_{\mathrm{PWR}}<36 \mathrm{~V}$ | $\mathrm{SR}_{\mathrm{R}} / \mathrm{SR}_{\mathrm{F}}$ | 0.65 | - | 1.35 |  |
| Edge slew rate difference from one channel to the other in parallel mode ${ }^{(26)}$ $\begin{aligned} & 16 \mathrm{~V}<\mathrm{V}_{\mathrm{PWR}}<36 \mathrm{~V} \\ & \mathrm{SR}[1: 0]=00 \\ & \operatorname{SR}[1: 0]=01 \\ & \operatorname{SR}[1: 0]=10 \end{aligned}$ | $\Delta \mathrm{SR}$ | $\begin{gathered} -0.12 \\ -0.06 \\ -0.2 \\ \hline \end{gathered}$ | 0.0 0.0 0.0 | $\begin{gathered} +0.12 \\ +0.06 \\ +0.2 \\ \hline \end{gathered}$ | V/us |
| Output Turn-ON and Turn-OFF Delays (medium slew rate: $\mathrm{SR}[1: 0]=00)^{(27)}$ $16 \mathrm{~V}<\mathrm{V}_{\mathrm{PWR}}<36 \mathrm{~V}$ | ${ }^{\text {t }}$ LYY_00 | 30 | - | 160 | $\mu \mathrm{S}$ |
| Output Turn-ON and Turn-OFF Delays (low slew rate / SR[1:0] $=01)^{(27)}$ $16 \mathrm{~V}<\mathrm{V}_{\mathrm{PWR}}<36 \mathrm{~V}$ | ${ }^{\text {t }}$ LY_01 | 50 | - | 300 | $\mu \mathrm{S}$ |
| Output Turn-ON and Turn-OFF Delays (high slew rate / SR[1:0] = 10) ${ }^{(27)}$ $16 \mathrm{~V}<\mathrm{V}_{\mathrm{PWR}}<36 \mathrm{~V}$ | ${ }^{\text {DLLY_10 }}$ | 15 | - | 80 | $\mu \mathrm{S}$ |
| Turn-ON and Turn-OFF Delay time matching per channel ( $\left.\mathrm{t}_{\mathrm{DLY}(\mathrm{ON})}-\mathrm{t}_{\mathrm{DLY}(\mathrm{OFF})}\right)$ $\mathrm{f}_{\text {PWM }}=400 \mathrm{~Hz}, 16 \mathrm{~V}<\mathrm{V}_{\text {PWR }}<36 \mathrm{~V}$, duty cycle on $\operatorname{IN}[\mathrm{x}]=50 \%$, SR[1:0] $=00$ | $\Delta t_{\text {RF_0 }}$ | -25 | 0.0 | 25 | $\mu \mathrm{S}$ |
| Turn-ON and Turn-OFF Delay time matching per channel ( $\left.\mathrm{t}_{\mathrm{DLY}(\mathrm{ON})}-\mathrm{t}_{\mathrm{DLY}(\mathrm{OFF})}\right)$ $\mathrm{f}_{\mathrm{PWM}}=200 \mathrm{~Hz}, 16 \mathrm{~V}<\mathrm{V}_{\mathrm{PWR}}<36 \mathrm{~V}$, duty cycle on $\operatorname{IN}[\mathrm{x}]=50 \%$, SR[1:0] = 01 | $\Delta t_{\text {RF_01 }}$ | -90 | 0.0 | 90 | $\mu \mathrm{S}$ |
| $\begin{aligned} & \text { Turn-ON and Turn-OFF Delay time matching per channel }\left(t_{\mathrm{DLY}(\mathrm{ON})}-\mathrm{t}_{\mathrm{DLY}(\mathrm{OFF})}\right) \\ & \mathrm{f}_{\mathrm{PWM}}=1.0 \mathrm{kHz}, 16 \mathrm{~V}<\mathrm{V}_{\mathrm{PWR}}<36 \mathrm{~V} \text {, duty cycle on } \mathrm{IN}[\mathrm{x}]=50 \% \text {, } \\ & \mathrm{SR}[1: 0]=10 \end{aligned}$ | $\Delta t_{\text {RF_1 }}$ | -13 | 0.0 | 13 | $\mu \mathrm{S}$ |
| Notes <br> 26. Rising and Falling edge slew rates specified for a $20 \%$ to $80 \%$ voltage variation on a $10.0 \Omega$ resistive load (see Figure 4). <br> 27. Turn-on delay time measured as delay between a rising edge of the channel control signal ( $\operatorname{IN}[0: 1]=1$ ) and the associated rising edge of the output voltage up to: $\mathrm{V}_{\mathrm{HS}[0: 1]}=\mathrm{V}_{\mathrm{PWR}} / 2$ (where $\mathrm{R}_{\mathrm{L}}=5.0 \Omega$ ). Turn-OFF delay time is measured as time between a falling edge of the channel control signal $(\operatorname{IN}[0: 1]=0)$ and the associated falling edge of the output voltage up to the instant at which: $\mathrm{V}_{\mathrm{HS}[0: 1]}=\mathrm{V}_{\mathrm{PWR}} /$ $2\left(R_{L}=10.0 \Omega\right)$ |  |  |  |  |  |

## Table 4. Dynamic Electrical Characteristics (continued)

Unless specified otherwise: $8.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PWR}} \leq 36 \mathrm{~V}, 3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}, \mathrm{GND}=0 \mathrm{~V}$. Typical values are average values evaluated under nominal conditions $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{PWR}}=28 \mathrm{~V} \& \mathrm{~V}_{\mathrm{DD}}=5.0 \mathrm{~V}$, unless specified otherwise.

| Parameter | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SWITCHING CHARACTERISTICS (CONTINUED) |  |  |  |  |  |
| Delay time difference from one channel to the other in parallel mode ${ }^{(28)}$ $\begin{aligned} & 16 \mathrm{~V}<\mathrm{V}_{\mathrm{PWR}}<36 \mathrm{~V} \\ & \mathrm{SR}[1: 0]=00 \\ & \mathrm{SR}[1: 0]=01 \\ & \mathrm{SR}[1: 0]=10 \end{aligned}$ | $\Delta \mathrm{t}_{(\mathrm{DLY}}$ | $\begin{aligned} & -25 \\ & -50 \\ & -12 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.0 \\ & 0.0 \\ & 0.0 \end{aligned}$ | $\begin{aligned} & 25 \\ & 50 \\ & 12 \\ & \hline \end{aligned}$ | $\mu \mathrm{S}$ |
| Fault Detection Delay Time ${ }^{(29)}$ | $\mathrm{t}_{\text {FAULT }}$ | - | 5.0 | 8.0 | $\mu \mathrm{S}$ |
| Output Shutdown Delay Time ${ }^{(30)}$ | $t_{\text {DETECT }}$ | - | 12.0 | 17 | $\mu \mathrm{S}$ |
| Current sense output settling Time for SR[1:0] = 00 (medium slew rate) $\begin{aligned} & V_{P W R}=28 V^{(31)} \\ & 16 \mathrm{~V}<\mathrm{V}_{\mathrm{PWR}}<36 \mathrm{~V} \end{aligned}$ | ${ }^{\text {t CSNSVAL_00 }}$ | $\begin{gathered} - \\ 0.0 \end{gathered}$ |  | $250$ | $\mu \mathrm{S}$ |
| $\begin{aligned} & \text { Current sense output settling Time for SR[1:0] = } 01 \text { (low slew rate) } \\ & \mathrm{V}_{\mathrm{PWR}}=28 \mathrm{~V} \text { (31) } \\ & 16 \mathrm{~V}<\mathrm{V}_{\mathrm{PWR}}<36 \mathrm{~V}^{(31)} \end{aligned}$ | ${ }^{\text {t CSNSVAL_01 }}$ | $\begin{gathered} - \\ 0.0 \end{gathered}$ |  | ${ }_{355}^{-}$ | $\mu \mathrm{S}$ |
| $\begin{aligned} & \text { Current sense output settling Time for } \mathrm{SR}[1: 0]=10 \text { (high slew rate) } \\ & \mathrm{V}_{\mathrm{PWR}}=28 \mathrm{~V} \text { (31) } \\ & 16 \mathrm{~V}<\mathrm{V}_{\mathrm{PWR}}<36 \mathrm{~V} \end{aligned}$ | $\mathrm{t}_{\text {CSNSVAL_1 }} 10$ |  |  |  | $\mu \mathrm{s}$ |
| SYNC output signal delay for SR[1:0] $=00$ (medium SR) ${ }^{(31)}$ | $\mathrm{t}_{\text {SYNCVAL_0 }} 0$ | 50 | - | 160 | $\mu \mathrm{s}$ |
| SYNC output signal delay for SR[1:0] $=01$ (low SR) ${ }^{(31)}$ | $\mathrm{t}_{\text {SYNCVAL_01 }}$ | 80 | - | 320 | $\mu \mathrm{s}$ |
| SYNC output signal delay for SR[1:0] = 10 (high SR) ${ }^{(31)}$ | $\mathrm{t}_{\text {SYNCVAL_10 }}$ | 22 | - | 80 | $\mu \mathrm{s}$ |
| Recommended sync_to_read delay SR[1:0] = 00 (medium slew rate) ${ }^{(31)}$ | $\mathrm{t}_{\text {SYNREAD_0 }} 0$ | 0.0 | - | 200 | $\mu \mathrm{s}$ |
| Recommended sync_to_read delay SR[1:0] = 01 (low slew rate) ${ }^{(31)}$ | $\mathrm{t}_{\text {SYNREAD_01 }}$ | 0.0 | - | 300 | $\mu \mathrm{s}$ |
| Recommended sync_to_read delay SR[1:0] = 10 (high slew rate) ${ }^{(31)}$ | $\mathrm{t}_{\text {SYNREAD_10 }}$ | 0.0 | - | 200 | $\mu \mathrm{s}$ |
| Upper overcurrent threshold duration | $\mathrm{t}_{\mathrm{OCH}} 1$ $\mathrm{t}_{\mathrm{OCH}} 2$ | $\begin{gathered} \hline 6.0 \\ 12.0 \end{gathered}$ | $\begin{gathered} \hline 8.6 \\ 17.2 \end{gathered}$ | $\begin{aligned} & \hline 11.2 \\ & 22.4 \end{aligned}$ | ms |
| Medium overcurrent threshold duration (CONF = 0; Lighting Profile) | tocm1_L <br> tocm2_L | $\begin{aligned} & 48 \\ & 96 \end{aligned}$ | $\begin{gathered} 67 \\ 137 \end{gathered}$ | $\begin{gathered} 87 \\ 178 \end{gathered}$ | ms |
| Medium overcurrent threshold duration (CONF = 1; DC motor Profile) | tocm1_m tocm2 M | $\begin{aligned} & 150 \\ & 301 \end{aligned}$ | $\begin{aligned} & 214 \\ & 429 \end{aligned}$ | $\begin{aligned} & 278 \\ & 557 \end{aligned}$ | ms |

FREQUENCY \& PWM DUTY CYCLE RANGES ${ }^{(32)}$ (protections fully operational, see Protective Functions)

| Switching Frequency range - Direct Inputs | $\mathrm{f}_{\text {CONTROL }}$ | 0.0 | - | 1000 | Hz |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Switching Frequency range - External clock with internal PWM (recommended) | $\mathrm{f}_{\text {PWM_EXT }}$ | 20 | - | 1000 | Hz |

## Notes:

28. Rising and Falling edge slew rates specified for a $20 \%$ to $80 \%$ voltage variation on a $10.0 \Omega$ resistive load (see Figure 4).
29. Time required to detect and report the fault to the FSB pin.
30. Time required to switch off the channel after detection of overtemperature (OT), overcurrent (OC), SC or UV error (time measured between start of the negative edge on the FSB pin and the falling edge on the output voltage until $\mathrm{V}(\mathrm{HS}[0: 1))=50 \%$ of $\mathrm{V}_{\text {PWR }}$
 stepped load current using a $10 \Omega$ resistive load for CSNS_RATIO_s = 0 . (see Figure 9 and Output Current Monitoring (CSNS)).
31. In Direct Input mode, the lower frequency limit is 0 Hz with $\mathrm{RSTB}=5.0 \mathrm{~V}$ and 4.0 Hz with $\mathrm{RSTB}=0 \mathrm{~V}$. Duty-cycle applies to instants at which $\mathrm{V}_{\mathrm{HS}}=50 \% \mathrm{~V}_{\mathrm{PWR}}$. For low duty-cycle values, the effective value also depends on the value of the selected slew rate.

## Table 4. Dynamic Electrical Characteristics (continued)

Unless specified otherwise: $8.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PWR}} \leq 36 \mathrm{~V}, 3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}, \mathrm{GND}=0 \mathrm{~V}$. Typical values are average values evaluated under nominal conditions $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{PWR}}=28 \mathrm{~V} \& \mathrm{~V}_{\mathrm{DD}}=5.0 \mathrm{~V}$, unless specified otherwise.

| Parameter | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| FREQUENCY \& PWM DUTY CYCLE RANGES (CONTINUED) ${ }^{(33)}$ (protections fully operational, see Protective Functions) |  |  |  |  |  |
| Switching Frequency range - Internal clock with internal PWM (recommended) | $\mathrm{f}_{\text {PWM_INT }}$ | 60 | - | 1000 | Hz |
| Duty Cycle range | $\mathrm{R}_{\text {CONTROL }}$ | 0.0 | - | 100 | \% |

AVAILABILITY DIAGNOSTIC FUNCTIONS OVER DUTY-CYCLE AND SWITCHING FREQUENCY (PROTECTIONS \& DIAGNOSTICS BOTH FULLY OPERATIONAL, SEE DIAGNOSTIC FEATURES FOR THE EXACT BOUNDARY VALUES)

| ```Available Duty Cycle Range, f}\mp@subsup{\textrm{fWMM}}{=1.0 kHz high slew rate, PWM mode }{ ol_OFF OL_ON os``` | RPWM_1K_H | $\begin{gathered} 0.0 \\ 35 \\ 0.0 \end{gathered}$ | - | $\begin{gathered} 62 \\ 100 \\ 90 \end{gathered}$ | \% |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ```Available Duty Cycle Range, fPWM = 400 Hz, medium slew rate, PWM mode (34) OL_OFF OL_ON os``` | $\mathrm{R}_{\text {PWM_400_M }}$ | $\begin{gathered} 0.0 \\ 21 \\ 0.0 \end{gathered}$ | - | $\begin{gathered} 81 \\ 100 \\ 88 \end{gathered}$ | \% |
| ```Available Duty Cycle Range, f OL_OFF OL_ON os``` | $\mathrm{R}_{\text {PWM_400_H }}$ | $\begin{gathered} 0.0 \\ 14 \\ 0.0 \end{gathered}$ | - | $\begin{gathered} 84 \\ 100 \\ 95 \end{gathered}$ | \% |
| ```Available Duty Cycle Range, f}\mp@subsup{\textrm{f}}{\textrm{PWM}}{}=200\textrm{Hz}\mathrm{ , low slew rate mode, PWM mode }\mp@subsup{}{}{(34) OL_OFF OL_ON os``` | RPWM_200_L | $\begin{gathered} 0.0 \\ 15 \\ 0.0 \end{gathered}$ | - | $\begin{gathered} 86 \\ 100 \\ 93 \\ \hline \end{gathered}$ | \% |
| ```Available Duty Cycle Range, fPWM =200 Hz, medium slew rate, PWM mode (34) OL_OFF OL_ON os``` | RPWM_200_M | $\begin{gathered} 0.0 \\ 11 \\ 0.0 \end{gathered}$ | - | $\begin{gathered} 90 \\ 100 \\ 94 \end{gathered}$ | \% |
| ```Available Duty Cycle Range, fPWM = 100 Hz in low slew rate, PWM mode (34) OL_OFF OL_ON os``` | RPWM_100_L | $\begin{aligned} & 0.0 \\ & 8.0 \\ & 0.0 \end{aligned}$ | - | $\begin{gathered} 93 \\ 100 \\ 96 \end{gathered}$ | \% |
| Deviation of the internal clock PWM frequency after Calibration ${ }^{(35)}$ | $A_{\text {FPWMM(CAL) }}$ | -10 | - | +10 | \% |
| Default output frequency when using an uncalibrated oscillator | $\mathrm{f}_{\text {PWM(0) }}$ | 280 | 400 | 520 | Hz |
| Minimal required Low Time during Calibration of the Internal Clock through CSB | ${ }^{\text {c }}$ CSB(MIN) | 1.0 | 1.5 | 2.0 | $\mu \mathrm{s}$ |
| Maximal allowed Low Time during Calibration of the Internal Clock through CSB | ${ }^{\text {t }}$ CSB(MAX) | 70 | 100 | 130 | $\mu \mathrm{s}$ |
| Recommended external Clock Frequency Range (external clock/PWM Module) | $\mathrm{f}_{\text {CLOCK }}$ | 15 | - | 512 | kHz |
| Upper detection threshold for external clock frequency monitoring | $\mathrm{f}_{\text {CLOCK(MAX) }}$ | 512 | 730 | 930 | kHz |
| Lower detection threshold for external clock frequency monitoring | $\mathrm{f}_{\text {CLOCK(MIN) }}$ | 5.0 | 7.0 | 10 | kHz |

Notes
33. In Direct Input mode, the lower frequency limit is 0 Hz with $\mathrm{RSTB}=5.0 \mathrm{~V}$ and 4.0 Hz with $\mathrm{RSTB}=0 \mathrm{~V}$. Duty-cycle applies to instants at which $\mathrm{V}_{\mathrm{HS}}=50 \% \mathrm{~V}_{\text {PWR }}$. For low duty-cycle values, the effective value also depends on the value of the selected slew rate.
34. Actually, the device can be operated outside the specified duty cycle and frequency ranges (basic protective functions OC, SC, UV, OV, OT remain active) but the availability of the diagnostic functions OL_ON, OL_OFF, OS is affected.
35. Values guaranteed from 60 Hz to 1.0 kHz (recommended switching frequency range for internal clock operation).

Table 4. Dynamic Electrical Characteristics (continued)
Unless specified otherwise: $8.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PWR}} \leq 36 \mathrm{~V}, 3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}, \mathrm{GND}=0 \mathrm{~V}$. Typical values are average values evaluated under nominal conditions $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{PWR}}=28 \mathrm{~V} \& \mathrm{~V}_{\mathrm{DD}}=5.0 \mathrm{~V}$, unless specified otherwise.

| Parameter | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |

TIMING: SPI PORT, IN[0]/ IN[1] SIGNALS \& AUTORETRY

| Required Low time allowing delatching or triggering sleep mode (direct input mode) | $\mathrm{t}_{\mathrm{IN}}$ | 175 | 250 | 325 | ms |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Watchdog Timeout for entering Fail-safe Mode due to loss of SPI contact ${ }^{(36)}$ | $\mathrm{t}_{\text {WDTO }}$ | 217 | 310 | 400 | ms |
| Auto-Retry Repetition Period (when activated): |  |  |  |  | ms |
| $\quad$ Auto_period bits $=00$ | $\mathrm{t}_{\text {AUTO_00 }}$ | 105 | 150 | 195 |  |
| Auto_period bits $=01$ | $\mathrm{t}_{\text {AUTO_01 }}$ | 52.5 | 75 | 97.5 |  |
| Auto_period bits $=10$ | $\mathrm{t}_{\text {AUTO_1 }}$ | 26.2 | 37.5 | 47.8 |  |
| Auto_period bits $=11$ | $\mathrm{t}_{\text {AUTO_11 }}$ | 13.1 | 17.7 | 24.4 |  |

## GND PIN TEMPERATURE SENSING FUNCTION

| Thermal Prewarning Detection Threshold ${ }^{(37)}$ | $\mathrm{T}_{\text {OTWAR }}$ | 110 | 125 | 140 | ${ }^{\circ} \mathrm{C}$ |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Temperature Sensing output voltage $@ \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\left(470 \Omega<\mathrm{R}_{\mathrm{CSNS}}<10 \mathrm{k} \Omega\right)$ | $\mathrm{T}_{\text {FEED }}$ | 918 | 1078 | 1238 | mV |
| Gain Temperature Sensing output @ $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\left(470 \Omega<\mathrm{R}_{\mathrm{CSNS}}<10 \mathrm{k} \Omega\right)^{(37)}$ | $\mathrm{DT}_{\text {FEED }}$ | 10.7 | 11.1 | 11.5 | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| Temperature Sensing Error, range $\left[-40^{\circ} \mathrm{C}, 150^{\circ} \mathrm{C}\right]$, default ${ }^{(37)}$ | $\mathrm{T}_{\text {FEED_ERROR }}$ | -15 | - | +15 | ${ }^{\circ} \mathrm{C}$ |
| Temperature Sensing Error, $\left[-40^{\circ} \mathrm{C}, 150^{\circ} \mathrm{C}\right]$ after 1 point calibration @ $25^{\circ} \mathrm{C}^{(37)}$ | $\mathrm{T}_{\text {FEED_ERROR }}$ <br> CAL | -5.0 | - | +5.0 | ${ }^{\circ} \mathrm{C}$ |

Notes
36. Only when the WD_dis bit set to logic [0] (default). Watchdog timeout defined from the rising edge on RST to rising edge $\mathrm{HS}[0,1]$
37. Values were obtained by lab characterization.

## Table 4. Dynamic Electrical Characteristics (continued)

Unless specified otherwise: $8.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PWR}} \leq 36 \mathrm{~V}, 3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.5 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}, \mathrm{GND}=0 \mathrm{~V}$. Typical values are average values evaluated under nominal conditions $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{PWR}}=28 \mathrm{~V}$ \& $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$, unless specified otherwise.

| Parameter | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |

SPI INTERFACE ELECTRICAL CHARACTERISTICS ${ }^{(38)}$

| Maximum Operating Frequency of the Serial Peripheral Interface (SPI) ${ }^{(39)}$ | $\mathrm{f}_{\text {SPI }}$ | - | - | 8.0 | MHz |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Required Low-state Duration for reset RSTB ${ }^{(40)}$ | $\mathrm{t}_{\text {WRSTB }}$ | 10 | - | - | $\mu \mathrm{s}$ |
| Required duration from the Rising to the Falling Edge of CSB (Required Setup Time) ${ }^{(41)}$ | $\mathrm{t}_{\text {CSB }}$ | 1.0 | - | - | $\mu \mathrm{s}$ |
| Rising Edge of RSTB to Falling Edge of CSB (Required Setup Time) ${ }^{(41)}$ | $\mathrm{t}_{\text {ENBL }}$ | 5.0 | - | - | $\mu \mathrm{s}$ |
| Falling Edge of CSB to Rising Edge of SCLK (Required Setup Time) ${ }^{(41)}$ | $\mathrm{t}_{\text {LEAD }}$ | 500 | - | - | ns |
| Falling Edge of SCLK to Rising Edge of CSB (Required Setup lag Time) ${ }^{(41)}$ | $\mathrm{t}_{\text {LAG }}$ | 60 | - | - | ns |
| Required High State Duration of SCLK (Required Setup Time) ${ }^{(41)}$ | $\mathrm{t}_{\text {WSCLKh }}$ | 50 | - | - | ns |
| Required Low State Duration of SCLK (Required Setup Time) ${ }^{(41)}$ | $\mathrm{t}_{\text {WSCLKI }}$ | 50 | - | - | ns |
| SI to Falling Edge of SCLK (Required Setup Time) ${ }^{(42)}$ | $\mathrm{t}_{\text {SI (SU) }}$ | 15 | - | - | ns |
| Falling Edge of SCLK to SI (Required hold Time of the SI signal) ${ }^{(42)}$ | $\mathrm{t}_{\text {SI(H) }}$ | 30 | - | - | ns |
| SO Rise Time $\mathrm{C}_{\mathrm{L}}=80 \mathrm{pF}$ | $\mathrm{t}_{\text {RSO }}$ | - | - | 20 | ns |
| SO Fall Time $C_{L}=80 \mathrm{pF}$ | $\mathrm{t}_{\text {FSO }}$ | - | - | 20 | ns |
| SI, CSB, SCLK, Max. Rise Time allowing operation at $\mathrm{f}_{\text {SPI }}=8.0 \mathrm{MHz}^{(42)}$ | $\mathrm{t}_{\text {RSI }}$ | - | - | 11 | ns |
| SI, CSB, SCLK, Max. Fall Time allowing operation at $\mathrm{f}_{\text {SPI }}=8.0 \mathrm{MHz}^{(42)}$ | $\mathrm{t}_{\mathrm{FSI}}$ | - | - | 11 | ns |
| Time from Rising Edge of SCLK to reach a valid level at the SO pin ${ }^{(43)}$ | $\mathrm{t}_{\text {VALID }}$ | - | - | 44 | ns |
| Time from Falling Edge of CSB to reach low-impedance on SO (access time) ${ }^{(44)}$ | $\mathrm{t}_{\text {Soen }}$ | - | - | 30 | ns |
| Time from Rising Edge of CSB to reach high-impedance on SO pin (turn off time) | $\mathrm{t}_{\text {SODIS }}$ |  |  | 30 | ns |

Notes:
38. Parameters guaranteed by design. It is recommended to tie unused SPI-pins to GND by resistors $1.0 \mathrm{k}<\mathrm{R}<10 \mathrm{k}$
39. For clock frequencies $>4.0 \mathrm{MHz}$, series resistors on the SPI pins should preferably be removed. Otherwise, $470 \mathrm{pF}\left(\mathrm{V}_{\mathrm{MAX}}>40 \mathrm{~V}\right)$ ceramic speed-up capacitors in parallel with the $>8.0 \mathrm{k} \Omega$ input resistors are required on pins SCLK, SI, SO, CS
40. RSTB low duration is defined as the minimum time required to switch off the channel when previously put ON in SPI mode (direct inputs inactive).
41. Minimum setup time required for the device is the minimum required time that the microcontroller must wait or remain in a given state.
42. Rise and Fall time of incoming SI, CSB, and SCLK signals.
43. Time required for output data to be available for use at SO , measured with a 80 pF capacitive load.
44. Time required for output data to be terminated at SO measured without a series resistor connected CSB.


Figure 4. Output Voltage Slew Rate and Delay


Figure 5. Overcurrent Protection Profile for Bulb Applications


Figure 6. Overcurrent Protection Profile for Applications with Inductive Loads (DC motors, solenoids)


Figure 7. Timing Requirements During SPI Communication


Figure 8. Timing Diagram for Serial Output (SO) Data Communication


Figure 9. Synchronous \& Track-and-Hold Current Sensing Modes: Associated Delay \& Settling Times

## FUNCTIONAL DESCRIPTION

## INTRODUCTION

The 06XSD200 is a two-channel, high side switch that can sustain up to 36 V , with integrated control and diagnostics designed for industrial applications. The device provides a high number of protective functions. Both low $R_{D S(O N)}$ channels ( $<6.0 \mathrm{~m} \Omega$ ) can independently drive various load types like light bulbs, solenoid actuators, or DC motors. Device control and diagnostics are configured through a 16-bit SPI port with daisy chain capability.

Independently programmable output voltage slew rates allow satisfying electromagnetic compatibility (EMC) requirements.

Both channels can independently be operated in several different switching modes: internal clock, internal PWM mode (fully autonomous operation), external clock, and direct control switching mode.

Current sensing with an adjustable ratio is available on both channels, allowing both high current (bulbs) and low
current (LED) monitoring. By activating the Track \& Hold mode, current monitoring can be performed during the switch-Off phase. This allows random access to the current sense functionality. A patented offset compensation technique further enhances current sense accuracy.

To avoid turning off during inrush current, while being able to monitor it, the device features a dynamic overcurrent threshold profile. For bulbs, this profile is a stair function with stages of which the height and width are programmable through the SPI port. DC motors can be protected from overheating by activating a specific window-shaped overcurrent profile that allows stall currents of limited duration.

Whenever communication with the external microcontroller is lost, the device enters Fail-safe Operation mode, but remains operational, controllable and protected.

## PIN ASSIGNMENT AND FUNCTIONS

Functions and register bits that are implemented independently for both channels have extension "_s". Max. ratings of the pins are given in Table 2.

## OUTPUT CURRENT MONITORING (CSNS)

The CSNS pin allows independent current monitoring of channel 0 or channel 1 up to the steady-state overcurrent threshold. It can also be used to sense the device temperature. The different functions are selected by setting bits CSNS1_en and CSNSO_en to the appropriate value (Table 11). When the CSNS pin is sensed during switch-off in the (optional) track \& hold mode, it outputs the scaled value of the load current as it was just before turn-Off. When several devices share the same pull-down resistor, the CSNS pins of unused devices must be tri-stated. This is accomplished by setting CSNS0_en $=0$ and CSNS1_en $=0$ in the GCR register. Settling time ( $\mathrm{t}_{\mathrm{CSNSVAL}} \mathrm{xx}$ ) is defined as the time between the instant at the middle of the output voltage's rising edge (HS[0:1] = $50 \%$ of $\mathrm{V}_{\mathrm{PWR}}$ ), and the instant at which the voltage on the CSNS-pin has settled to $\pm 5.0 \%$ of its final value. Anytime an overcurrent window is active, the CSNS pin is disabled (see Overcurrent Detection on Resistive and Inductive Loads). The current and temperature sensing functions are unavailable in Fail-safe mode and in Normal mode when operating without the $V_{D D}$ supply voltage. In order to generate a voltage output, a pulldown resistor is required ( $\mathrm{R}(\mathrm{CSNS}$ ) $=1.0 \mathrm{k} \Omega$ typ. and $470<$ $R(C S N S)<10 k)$. When the current sense resistor connected to the CSNS pin is disconnected, the CSNS voltage is clamped to $\mathrm{V}_{\mathrm{CL}(\mathrm{CSNS})}$. The CSNS pin can source currents up to about 5.6 mA .

## CURRENT SENSE SYNCHRONIZATION (SYNC)

To synchronize current sensing with an external process, the SYNC signal can be connected to a digital input of an external MCU. SYNC is asserted logic low when the current sense signal is accurate and ready to be read. The current sense signal on the CSNS pin has the specified accuracy $t_{\text {SYNREAD_x }}$ seconds after the falling edge on the SYNC pin (Figure 9) and remains valid until a rising edge is generated. The rising edge that is generated by the SYNC pin at the turnOFF instant (internal or external) may also be used to implement synchronization with the external MCU.
Parameter $\mathrm{t}_{\text {SYNCVAL_ }} \mathrm{xx}$ is defined as the time between the instant at the middle of the output-voltage rising edge ( $\mathrm{HS}[0: 1]=50 \%$ of $\mathrm{V}_{\text {PWR }}$ ), and the instant at which the voltage on the SYNC-pin drops below $0.4 \mathrm{~V}\left(\mathrm{~V}_{\text {SOL }}\right)$. The SYNC pins of different devices can be connected together to save microcontroller input channels. However, in this configuration, the CSNS function of only one device should be active at a time. Otherwise, the MCU does not determine the origin of the SYNC signal. The SYNC pin is open drain and requires an external pull-up resistor to $\mathrm{V}_{\mathrm{DD}}$.

## DIRECT CONTROL INPUTS (INO AND IN1)

The IN[0:1] pins allow direct control of both channels. A logic [0] level turns off the channel and a logic[1] level turns it on (Channel Control in Normal Mode). When the device is in Sleep mode, a transition from logic 0 to logic 1 on any of these pins wakes up the device (Sleep Mode). If it is desired to automatically turn on the channels after a transition to Failsafe mode, inputs $\operatorname{IN}[0]$ and $\operatorname{IN}[1]$ must be externally connected to the VPWR pin by a pull-up resistor (e.g. $10 \mathrm{k} \Omega$ typ.). However, this prevents the device from going into Sleep
mode. Both IN pins are internally connected to a pull-down resistor.

## CONFIGURATION INPUTS (CONFO AND CONF1)

The CONF[0:1] input pins allow configuring both channels for the appropriate load type. CONF $=0$ activates the bulb overcurrent protection profile, and CONF $=1$ the DC motor profile. These inputs are connected to an internal voltage regulator of 3.3 V by an internal pull-up current source $\mathrm{I}_{\mathrm{UP}}$. Therefore, CONF = 1 is the default value when these pins are disconnected. Details on how to configure the channels are given in the table Overcurrent Profile Selection.

## FAULT STATUS (FSB)

This open-drain output is asserted low when any of the following faults occurs (see Fault Mode): overcurrent (OC), overtemperature (OT), Output connected to $\mathrm{V}_{\mathrm{PWR}}$, Severe short-circuit (SC), OpenLoad in ON state (OL_ON), OpenLoad in OFF state (OL_OFF), External C-lock-fail (CLOCK_fail), overvoltage ( $\overline{\mathrm{O} V}$ ), and undervoltage (UV). Each fault type has its own assigned bit inside the STATR, FAULTR_s, or DIAGR_s register. Fault type identification and fault bit reset are accomplished by reading out these registers. They are part of the SO register (Table 12) and are accessed through the SPI port.

## PWM CLOCK (CLOCK)

This pin is the input for an external clock signal that controls the internal PWM module. The clock signal is monitored by the device. The PWM module controls ON-time and turn-ON delay of the selected channels. The CLOCK pin should not be confused with the SCLK pin, which is the clock pin of the SPI interface. CLOCK has an internal pull-down current source ( $\mathrm{I}_{\mathrm{DWN}}$ ) to GND.

## RESET (RSTB)

All SPI register contents are reset when RSTB $=0$. When RSTB $=0$, the device returns to Sleep mode $\mathrm{t}_{\mathrm{IN}}$ sec. after the last falling edge of the last active $\operatorname{IN}[0: 1]$ signal. As long as the Reset input (RSTB pin) is at logic 0 and both direct input states are low, the device remains in Sleep mode (Channel configuration through the SPI). A 0-to-1 transition on RSTB wakes up the device and starts a watchdog timer to check the continuous presence of the SPI signals. To do this, the device monitors the contents of the first bit (WDIN bit) of all SPI words following that transition (regardless the register it is contained in). When this contents is not alternated within a duration $t_{\text {WDTO }}, \mathrm{SPI}$ communication is considered lost, and Fail-safe mode is entered (Entering Fail-safe Mode). RSTB is internally pulled-down to GND by resistor $R_{D W N}$.

## CHIP SELECT (CSB)

Data communication over the SPI port is enabled when the CSB pin is in the logic [0] state. Data from the Input Shift registers are locked in the addressed SI registers on the rising edge of CSB. The device transfers the contents of one of the 8 internal registers to the SO register on the falling
edge of CSB. The SO output driver is enabled when CSB is logic [0]. CSB should transition from a logic [1] to a logic [0] state only when SCLK is at logic [0] (Figure 7 and Figure 8). CSB is internally pulled up to $\mathrm{V}_{\mathrm{DD}}$ through $\mathrm{I}_{\mathrm{UP}}$.

## SPI SERIAL CLOCK (SCLK)

The SCLK pin clocks the SPI data communication of the device. The serial input pin (SI) transfers data to the SI shift registers on the falling edge of the SCLK signal while data in the SO registers are transferred to the SO pin on the rising edge of the SCLK signal. The SCLK pin must be in the low state when CSB makes any transition. For this reason, it is recommended to have the SCLK pin in the logic [0] state when the device is not accessed (CSB is at logic [1]). When CSB is set to logic [1], signals at the SCLK and SI pins are ignored and the SO output is tri-stated (high-impedance). The SCLK pin is connected to an internal pull-down current source $I_{\text {DWN }}$.

## SERIAL INPUT (SI)

Serial input (SI) data bits are shifted in at this pin. SI data is read on the falling edge of SCLK. 16-bit data packages are required on the SI pin (see Figure 7), starting with bit D15 (MSB) and ending with D0 (LSB). All the internal device registers are addressed and controlled by a 4-bit address (D9-D12) described in Table 10. Register addresses and function attribution are described in Table 11. The SI pin is internally connected to a pull-down current source, I IWN .

## SUPPLY OF THE DIGITAL CIRCUITRY (VDD)

This pin supplies the SPI circuit ( 3.3 V or 5.0 V ). When lost, all circuitry becomes supplied by a $\mathrm{V}_{\mathrm{PWR}}$ derived voltage, except the SPI's SO shift-register that can no longer be read.

## GROUND (GND)

This is the GND pin common for both the SPI and the other circuitry.

## POSITIVE SUPPLY PIN (VPWR)

This pin is the positive supply and the common input pin of both switches. A 100 nF ceramic capacitor must be connected between VPWR and GND, close to the device. In addition, it is recommended to put a ceramic capacitor of at least $1.0 \mu \mathrm{~F}$ in parallel with this 100 nF capacitor.

## SERIAL OUTPUT (SO)

The SO pin is a tri-stateable output pin that conveys data from one of the 13 internal SO registers or from the previous SI register to the outside world. The SO pin remains in a highimpedance state (tri-state) until the CSB pin becomes logic [0]. It then transfers the SPI data (device state, configuration, fault information). The SO pin changes state at the rising edge of the SCLK signal. For daisy-chaining, it can be read out on the falling edge of $S C L K . V_{D D}$ must be present
before the SO registers can be read. The SO register assignment is described in Table 12.

## POWER SWITCH OUTPUT PINS (HS0 AND HS1)

HS0 and HS1 are the output pins of the power switches, to be connected to the loads. A ceramic capacitor (<= 22 nF (+/

- 20\%) is recommended between these pins and GND for optimal EMC performances.


## FAIL-SAFE OUTPUT (FSOB)

This pin (active low) is used to indicate loss of SPI communication or loss of SPI supply voltage, $\mathrm{V}_{\mathrm{DD}}$. This opendrain output requires an external pull-up resistor to VPWR.

## FUNCTIONAL INTERNAL BLOCK DESCRIPTION



## POWER SUPPLY

The device operates with supply voltages from 6.0 to 58 V $\left(V_{\text {PWR }}\right)$, but is full spec. compliant between 8.0 and 36 V . The VPWR pin supplies power to the internal regulator, analog, and logic circuit blocks. The VDD pin (5.0 V typ.) supplies the output register of the Serial Peripheral Interface (SPI). Consequently, the SPI registers cannot be read without presence of $\mathrm{V}_{\mathrm{DD}}$. The employed IC architecture guarantees a low quiescent current in Sleep mode.

## SWITCH OUTPUT PINS HS0 \& HS1

HS0 and HS1 are the output pins of the power switches. Both channels are protected against various kinds of shortcircuits and have active clamp circuitry that may be activated when switching off inductive loads. Many protective and diagnostic functions are available. For large inductive loads, it is recommended to use a freewheeling diode. The device can be configured to control the output switches in parallel, which guarantees good switching synchronization.

## COMMUNICATION INTERFACE AND DEVICE CONTROL

In Normal mode the output channels can either be controlled by the direct inputs or by the internal PWM module, which is configured by the SPI register settings. For bidirectional SPI communication, $\mathrm{V}_{\mathrm{DD}}$ has to be in the authorized range. Failure diagnostics and configuration are also performed through the SPI port. The reported failure types are: OpenLoad, short-circuit to supply, severe shortcircuit to ground, overcurrent, overtemperature, clock-fail, undervoltage, and overvoltage. The SPI port can be supplied either by a 5.0 V or by a 3.3 V voltage supply. For direct input control, $\mathrm{V}_{\mathrm{DD}}$ is not required.

A Pulse Width Modulation (PWM) circuit allows driving loads at frequencies up to 1.0 kHz from an external or an internal clock. SPI communication is required to set these options.

# FUNCTIONAL DEVICE OPERATION 

## OPERATION AND OPERATING MODES

The device possesses two high side switches (channels) each of which can be controlled independently. The device has four fundamental operating modes: Sleep, Normal, Failsafe, and Fault mode, as shown in Table 5.

Each channel can be controlled in three different ways in Normal mode: by a signal on the Direct Input pin, by an internal clock signal (autonomous operation) or by an external clock signal. For bidirectional SPI communication, a second supply voltage is required ( $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ or 3.3 V ). When only the direct inputs $\operatorname{IN}[x]$ are used, $\mathrm{V}_{\mathrm{DD}}$ isn't required.

## DEVICE START-UP SEQUENCE

To put the device in a known configuration and guarantee predictable behavior, the device must undergo a wake-up sequence. However, it should not be woken up earlier than the moment at which $V_{P W R}$ has exceeded its undervoltage threshold, $\mathrm{V}_{\mathrm{PWR}}(\mathrm{UV})$, and $\mathrm{V}_{\mathrm{DD}}$ has exceeded its supply failure threshold, $\mathrm{V}_{\mathrm{DD}}$ (FAIL). In applications using the SPI port, the device is typically put in wake mode by setting RSTB=1. Wake-up of applications with direct input control can be achieved by having signals $\operatorname{IN} \_O N[0]=1$ or IN_ON[1 ]= 1 (see Figure 10). After wake-up, all SPI register contents are reset (as defined in Table 11 and Table 12) and Normal mode is entered. All the device functions are available $50 \mu$ s later (typically).

If the start-up sequence is not performed at device startup, its configuration may be undetermined and correct operation is not guaranteed. In situations where the above described start-up sequence can not be performed, it is recommended to generate a wake-up event after the moment $V_{\text {PWR }}$ has reached the undervoltage threshold.

## CHANNEL CONFIGURATION THROUGH THE SPI

## Setting the Channel Configuration

The channel configuration is determined by the contents of the pulse-width (PWMR_s), the configuration (CONFR_s) and the overcurrent (OCR_s) registers. They allow setting, among others, the following parameters: duty-cycle, delay, Slew Rate, PWM enable (PWM_en), clock selection (CLOCK_sel), prescaler (PR), and direct_input disable (DIR_dis). Extension "_s" means that these registers exist for each of both channels. Function assignment is described in detail in the section SI Register Addressing.

## Reading Back the Channel's Status and Settings

The channel's global switching and operating states ( $\mathrm{On} /$ Off, normal/fault) are all contained in the SO-STATR register (see Table 12). The precise fault type can be found by reading out the FAULTR_s and STATR registers. The current channel settings (channel configuration) can be known by reading the PWMR, CONF, OCR, RETRYR, GCR, and DIAG
registers (see section Serial Output Register Assignment and further).

## NORMAL MODE

Normal mode (bit NM = 1) can be entered in two ways: either by driving the device through the direct inputs ( $\mathrm{IN}[\mathrm{x}]$ ) or by establishing SPI communication (requires RSTB =high). Bidirectional SPI communication additionally requires the presence of $\mathrm{V}_{\mathrm{DD}}$. To maintain the device in Normal mode, communication must take place regularly (see Entering and Maintaining Normal Mode). The device is in Normal mode (NM) when:

- $V_{P W R}$ (and $\mathrm{V}_{\mathrm{DD}}$ ) are within the normal range and
- wake-up = 1, and
- fail-safe $=0$, and
- fault $=0$.


## Channel Control in Normal Mode

In direct input mode, the channel's switching state (On/Off) is controlled by the logic state of the direct input signal with the default values (00) of turn-on delay and slew rate, specified in Table 4.

In internal clock mode, the switching state is controlled by an internal clock signal (Internal Clock \& Internal PWM (Clock_int_s bit = 1)). Frequency, slew rate, duty-cycle, and turn-on delay are programmable independently for both channels.

In external clock mode, the frequency of the external clock controls the output's PWM frequency, but slew rate, duty cycle, and turn-on delay are still programmable.

## Factors Determining the Channel's Switching State

The switching state of a channel is defined by the instantaneous value of the output voltage. It is defined as "On" when the output voltage $\mathrm{V}(\mathrm{HS}[\mathrm{x}])>\mathrm{V}_{\mathrm{PWR}} / 2$ and "Off" when $\mathrm{V}(\mathrm{HS}[\mathrm{x}])<\mathrm{V}_{\mathrm{PWR}} / 2$. The channel's switching state should not be confused with the device's internal channel control state hson $[x]$ (= High Side On). Signal hson[x] defines the targeted switching state of the channel (On/Off). It is either controlled by the value of the direct input signal or by that of the internal/external clock signals combined with the SPI register settings. The value of hson[ x$]$ is given by the following boolean expression:
hson $[x]=[(\operatorname{IN}[x]$ and $\overline{\text { DIR_dis }[x]}$ ) or (On bit $[x]$ and Duty_cycle $[x]$ and PWM_en $[x]=1$ ) or (On bit $[x]$ and PWM_en[x] = 0)].

In this expression Duty_cycle[x] represents the value of the duty cycle, set by bits D7...D0 of the PWMR register (Table 6). The channel's actual switching state may differ from the control signal's state in the following cases:

- short circuits to GND, before automatic turn-Off ( t < $\mathrm{t}_{\text {FAULT }}$ )
- short circuits to $V_{\text {PWR }}$ when the channel is set to Off
- $\mathrm{V}_{\mathrm{PWR}}<13 \mathrm{~V}$ when OpenLoad-in-Off-state detection is selected and the load is actually lost
- during the turn-on transition as long as $\mathrm{V}(\mathrm{HS}[\mathrm{x}])<\mathrm{Vpwr} / 2$
- during the turn-off transition as long as $\mathrm{V}(\mathrm{HS}[\mathrm{x}])>\mathrm{Vpwr} / 2$


## Entering and Maintaining Normal Mode

A 0-to-1 transition on RSTB, (when both $V_{\text {PWR }}$ and $V_{D D}$ are present) or on any of both direct inputs $\mathrm{IN}[\mathrm{x}]$ (when only supplied by $\mathrm{V}_{\mathrm{PWR}}$ ) puts the device in Normal mode. If desired, the device can be operated in Normal mode without $V_{D D}$, but this requires that at least one of both direct inputs be regularly turned on (Operation and Operating Modes). To maintain the device in Normal mode (NM), communication must take place on a regular basis.

For SPI communication, the state of the WDIN bit must be alternated at least every 310 ms (typ.) (twDTo), unless the WD_disable bit is set to 1 .

For direct input control, the timing requirements are shown in Figure 10. A signal called $\operatorname{IN} \_\mathrm{ON}[\mathrm{x}]$ is not directly accessible to the user but is used by the internal logic circuitry to determine the device state. When no activity is detected on a direct input pin (IN[x]) for a time longer than $\mathrm{t}_{\mathrm{IN}}=250 \mathrm{~ms}$ (typ.), timeout is detected and $\operatorname{IN} \_O N[x]$ goes low. When this occurs on both channels, Sleep mode is entered (Sleep Mode), provided reset $=$ RSTB $=0$

It enters Fail-safe mode in case of a timeout on SPI communication or when $V_{D D}$ is lost after having been initially present (if this function was previously enabled by setting: $V_{\text {DD_FAIL_EN }}$ bit $=[1]$ ). Setting watchdog disabled (WD_dis = 1, D4 of the GCR register) avoids entering Fail-
safe mode after watchdog timeout. Device behavior upon fault occurrence is explained in the paragraph on Faults (Fault Mode).


Figure 10. Relation Between Signals IN(x) and IN_ON[x]

## Direct Control Mode

When RSTB = 0 (and also in Fail-safe mode), the channels are merely controlled by the direct input pins $\operatorname{IN}[x]$. All protective functions (OC, OT, SC, OV, UV) are operational including auto-retry. To avoid entering Sleep mode at frequencies $<4.0 \mathrm{~Hz}$, reset should be set to RSTB = 1 .

## Going from Normal to Fail-safe, Fault or Sleep Mode

The device changes from Normal to Fail-safe (Fail-safe Mode), Sleep mode (Sleep Mode), or Fault mode (Fault Mode), according to the value of the following signals (see Table 5).

- wake-up = RSTB or IN_ON[0] or IN_ON[1]
- fail-safe $=\left(V_{D D}\right.$ Failure and $V_{D D}$ FAIL_en) or (SPI watchdog timeout ( $\mathrm{t}_{\text {WDTO }}$ ) and WD_dis $=0$ )
- fault $=\mathrm{OC}[0: 1]$ or $\mathrm{OT}[0: 1]$ or $\mathrm{SC}[0: 1]$ or UV or (OV and OV_dis)

Table 5. Device Operating Modes

| Mode | Wake-up | Fail- <br> safe | Fault | Comments |
| :---: | :---: | :---: | :---: | :--- |
| Sleep | 0 | x | x | All channels are OFF. |
| Normal | 1 | 0 | 0 | The SPI Watchdog is active when: VDD = 5.0 V, WD_dis = 0, $\overline{\mathrm{RST}}=1$ |
| Fail-safe | 1 | 1 | 0 | The channels are controlled by the IN inputs. (see page 28) |
| Fault | 1 | X | 1 | The channels are OFF, see page 29. |

$x=$ Don't care.


Figure 11. Device Operating Modes

## SLEEP MODE

In Sleep mode, the channels and the SPI interface are turned off to minimize current consumption.

The device enters Sleep mode (wake-up $=0$ ) when both Direct Input pins $\operatorname{IN}(x)$ remain Off longer than $\mathrm{t}_{\mathrm{IN}} \mathrm{sec}$. (when reset is active; RSTB = 0). This is expressed as follows:

- $V_{P W R}$ (and $V_{D D}$ ) are within the normal range, and
- wake-up $=0$ (wake-up $=$ RSTB or IN_ON[0] or IN_ON[1])
- and
- fail-safe $=X$ and
- fault = X

When employed, $\mathrm{V}_{\mathrm{DD}}$ must be kept in the normal range. Sleep mode is the default mode after the first application of the supply voltage ( $\mathrm{V}_{\mathrm{PWR}}$ ), prior to any I/O communication (RSTB and the internal states $\operatorname{IN}$ _ON[0:1] are still at logic [0]). All SPI register contents remain in their default state during sleep mode.

## FAIL-SAFE MODE

## Entering Fail-safe Mode

Fail-safe mode is entered either upon loss of SPI communication or after loss of optional SPI supply voltage $V_{D D}$ (VDD Out of Range). The FSOB pin goes low and the channels are only controlled by the direct inputs (IN[0:1]). All
protective functions remain fully operational. Previously latched faults are delatched and SPI register contents is reset (except bits POR \& PARALLEL). The SPI registers can not be accessed. These conditions are also described by the following expressions:

- $\mathrm{V}_{\text {PWR }}$ is within the normal voltage range, and
- wake-up =1, fault =0, and
- fail-safe $=1\left(\left(V_{D D}\right.\right.$ Failure and $V_{D D}$ FAIL_en=1 before $)$ or ( $\mathrm{t}(\mathrm{SPI})>\mathrm{t}_{\text {WDTO }}$ and WD_dis $\left.=0\right)$.
The last condition describes the loss of SPI
communication which is detailed in the next section.


## Watchdog on SPI Communication and Fail-safe Mode

When $V_{D D}$ is present, the SPI watchdog timer is started upon a rising edge on the RSTB pin. Thereafter the device monitors the state of the first bit (WDIN) of all received SPI words. When the state of this bit is not alternated at least once within a data stream of duration $\mathrm{t}_{\text {WDTO }}=310 \mathrm{~ms}$ typ. the device considers that SPI communication has been lost and enters Fail-safe mode. This behavior can be disabled by setting the bit WD_DIS $=1$. The value of watchdog timeout is derived from an internal oscillator.

## Returning from Fail-safe to Normal mode

To exit Fail-safe mode and return to normal mode again, first a SPI data word with its WDIN bit = 1 (D15) must be received by the device (regardless the register it is contained
in and regardless the values of the other bits in this register). Next, a second data word must be received within the timeout period ( $\mathrm{t}_{\text {WDTO }}=310 \mathrm{~ms}$ typ.) to be able to change any SPI register contents. Upon entering Normal mode, the FSOB pin returns to logic high and previously set faults and SPI registers are reset, except bits POR, PARALLEL and fault bits of latchable faults that had actually been latched.

## FAULT MODE

The device enters Fault mode when any of the following faults occurs in Normal or Fail-safe mode:

- Overtemperature fault, (latchable fault)
- Overcurrent fault, (latchable fault)
- Severe short-circuit fault, (latchable fault)
- Output shorted to $V_{\text {PWR }}$ in OFF state (default: disabled)
- OpenLoad fault in OFF state (default: disabled)
- OpenLoad fault in ON state (default: disabled)
- External Clock Failure (default: enabled)
- Overvoltage fault (enabled by default)
- Undervoltage fault, (latchable fault)

The Fault Status pin (FSB) asserts a fault occurrence on any channel in real time (active low). Additionally, the assigned fault bit in the STATR_s or FAULTR_s register is set to one. Conversely to the FSB pin, a fault bit remains set until the corresponding register is read, even if the fault has disappeared. These bits can be read via the SO pin. Fault occurrence also results in a turn-off of the incurred channel, except for the following faults: OpenLoad (On and Off state), External Clock Failure and Output(s) shorted to $\mathrm{V}_{\text {PWR }}$. Under and Overvoltage occurrence causes simultaneous turn-off of both channels. Details on the device's behavior after the occurrence of one of the above faults can be found in Protection and Diagnostic Features.

Fault mode (Operation and Operating Modes) is entered when:

- $\mathrm{V}_{\mathrm{PWR}}\left(+\mathrm{V}_{\mathrm{DD}}\right)$ were within the normal voltage range, and
- wake-up =1, and
- fail-safe $=X$, and
- fault = 1 (see Going from Normal to Fail-safe, Fault or Sleep Mode)


## Resetting FAULT bits

Registers STATR_s and FAULTR_s contain global and channel-specific fault information. Reading the register where the fault bit is contained clears it, provided failure cause disappearance was detected and the fault wasn't latched.

## Entering Fault Mode from Fail-safe Mode

When a Fault occurs in Fail-safe mode, the device is in Fault/Fail-safe mode and behaves according to the description of fault mode. However, SPI registers remain reset and can not be accessed. Only the Direct Inputs control the channels.

## Returning from Fault Mode to Fail-safe Mode

When disappearance of the fault previously produced in Fail-safe mode has been detected, the device returns to Failsafe mode and behaves accordingly. FSB goes high, but the auto-retry counter is not reset. Latched faults are not delatched. SPI registers remain reset.

## LATCHABLE FAULTS

An auto-retry function (see Auto-retry) controls how the device responds to the so-called latchable faults. Latchable faults are: overcurrent (OC), severe short-circuit (SC), overtemperature (OT), and undervoltage (UV). If a latchable fault occurs, the channel is turned off, the FSB terminal goes low, and the assigned fault bit is set. These bits can not be reset before the next turn-on event is generated by auto-retry. Next, the channel automatically turns on at a programmable interval (provided auto-retry was enabled and the channel wasn't latched).

If the failure disappears prior to the expiration of the available amount of auto-retries, the FSB pin automatically returns to logic [1], but the fault bit remains set. It can then still be reset by reading the SPI register it is contained in.

However, the fault actually gets latched if the failure cause hasn't disappeared at the first turn-on event following expiration of the available amount of auto-retries (see Autoretry). In that case, the channel gets latched and the FSB terminal remains low. The fault bit can not be reset by reading out the associated SPI register prior to performing a delatch sequence (Fault Delatching).

## Fault Delatching

To delatch a latched channel and be able to turn it on again, a delatch sequence must be executed after disappearance of the failure cause. Delatching also resets the fault bit of latched faults (see Resetting FAULT bits). To reset the FSB pin, both channels must be delatched.

Delatching is achieved either by alternating the state of the channels' fault control signal fc[x] (generating a 1_0_1 sequence), or by resetting the auto-retry counter (provided retry is enabled). See Reset of the Auto-retry Counter. Delatching then actually occurs at the rising edge of the turnon event.

Signal $\mathrm{fc}[\mathrm{x}]$ is an internal signal used by the device's internal logic circuitry to control the diagnostic functions. The value of $\mathrm{fc}[\mathrm{x}]$ depends on the state of the variables IN _ON $[\mathrm{x}]$, DIR_dis $[x]$ and ON[x] and is expressed as follows:

$$
\mathrm{fc}[\mathrm{x}]=\left(\left(\operatorname{IN} \_\mathrm{ON}[\mathrm{x}] \text { and DIR_dis }[\mathrm{x}]=0\right) \text { or } \mathrm{ON}[\mathrm{x}]=1\right)
$$

Alternating the $\mathrm{fc}[\mathrm{x}]$ signal is achieved differently according to the way the user controls the device.

- In direct-input controlled mode (DIR_dis_s = 0), the IN[x] pin must be set low, remain low for at least $\mathrm{t}_{\mathrm{IN}}$ seconds, and set high again (be switched On). This might happen automatically when operating at frequencies $\mathrm{f}<4.0 \mathrm{~Hz}$.
- In SPI-controlled mode, the ON_bit state (D8 of the PWMR_s reg.) must be alternated ('toggled'). No minimum OFF state duration is required in this case.

Performing a delatch sequence anytime during an ongoing auto-retry sequence (before latching) allows turning the channel on unconditionally

When a Power-ON event occurs (see Loss of VPWR, Loss of VDD and Power-on-Reset (POR)), latched channels are also delatched and faults are reset.

When Fail-safe mode is entered (fault=1, fail-safe becomes 1) during operating in Fault mode (fault=1, failsafe=0), previously latched faults are delatched and SPI register content is reset (except bits POR \& PARALLEL). The device is then in a combined Fail-safe/Fault mode.

When the device was already in Fail-safe mode (fault=1, failsafe=1) and (new) faults occurs, the internal auto-retry counter does not reset and latched channels do not delatch until a delatching sequence is performed (see Protection and Diagnostic Features).

## PROGRAMMABLE PWM MODULE

Each channel has a fully independent PWM module activated by setting PWM_en_s. It modulates an internal or external clock signal. Setting Clock_int_s $=1$ (bit D6 of the OCR_s register) activates the internal clock, and setting Clock_int_s = 0 activates the external clock. The duty cycle can be set in a range from $0 \%$ to $100 \%$ with 8 bit-resolution (Table 6) by setting bits D8...D0 of the PWMR_s register (Table 11). The channel's switching frequency equals the clock frequency divided by 256 in internal clock mode, and by 256 or 512 in external clock mode.


Figure 12. Internal and External Clock Operation

Table 6. PWM Duty Cycle Value Assignment

| ON-bit | Duty Cycle | Channel Configuration |
| :---: | :---: | :---: |
| 0 | X | OFF |
| 1 | 00000000 | PWM (duty cycle $=1 / 256$ ) |
| 1 | 00000001 | PWM (duty cycle $=2 / 256$ ) |
| 1 | 00000010 | PWM (duty cycle $=3 / 256$ ) |
| 1 | n | PWM(duty cycle $=(\mathrm{n}+1) / 256$ ) |
| 1 | 11111111 | fully ON |

By delaying the activation of one channel relative to the other (Table 7), switch-on surges can be delayed, which may improve EMC performance. Switch-On delay can be selected among seven different values (default=0) by setting bits

D2...D0 of the CONFR_s register (expressed as a number of ext./int. PWM clock periods). To start the PWM function at a known point in time, the PWM_en_s bit (D8 /D7 of the GCR reg.) must be set to 1 after having set the PWMR_s (duty cycle) and CONFR_s (delay) registers. The best way to improve EMC is to use an external clock with a staggered switch on delay.

Table 7. Switch-on Delay in PWM Mode

| Delay Bits | Switch-On Delay |
| :---: | :---: |
| 000 | no delay |
| 001 | 32 PWM clock periods |
| 010 | 64 PWM clock periods |
| 011 | 96 PWM clock periods |
| 100 | 128 PWM clock periods |
| 101 | 160 PWM clock periods |
| 110 | 192 PWM clock periods |
| 111 | 224 PWM clock periods |

## External Clock \& Internal PWM (CLOCK_int_s = 0)

The channels can be controlled by an external clock signal by setting bit D6 $=0$ of the OCR_s register (Clock_int_s). Duty cycle values specified in Table 6 apply. When an external clock is used, the value of frequency division ( 256 when $P R[x]=0$ ) may be doubled by setting the prescaler bit $P R[x])=1$ (bit D7 of the OCR_s reg.). This allows driving the channels at different switching frequencies from a single clock signal. Simultaneously setting PWM_en_1=1 and PWM_en_0=1 synchronizes the channels.

The clock frequency on the CLOCK pin is monitored when external clock (CLOCK_int_s $=0$ ) and pulse width modulation (PWM_en_s = 1) are both selected. If a clock failure occurs under these conditions ( $\mathrm{f}<\mathrm{f}$ CLOCK(LOW) or $\mathrm{f}>$ ${ }^{\mathrm{CLOCK}(\mathrm{HIGH})}$ ), the external clock signal is ignored and a fault is detected ( $F S B=0$ ), the CLOCK_fail bit is set (OD2 in the DIAGR register). The state of the ON_s bit in the SPI register then determines the channel's switching state. To return to external clock mode (and reset FSB), the clock-fail bit must be read and the external clock has to be within the authorized range again.

## Internal Clock \& Internal PWM (Clock_int_s bit = 1)

By using a reference time slot (usually available from an external microcontroller), the period of each of the internal PWM clocks can be changed or calibrated (see Programmable PWM module). Calibration of the default period $=1 / \mathrm{f}_{\mathrm{PWM}(0)}$ reduces its maximum variation from about $+/-30 \%$ to $+/-10 \%$. The programming procedure is initialized by sending a dedicated word to the SI-CALR register (see Table 11). Next, the device sets the new value of the switching period in 2 steps. First it measures the time elapsed between the first falling edge on the CSB pin and the next rising edge on the CSB pin ( $\mathrm{t}_{\mathrm{CSB}}$ ). Then it changes the value
of the internal clock period accordingly. The actual value of the channel's switching period is obtained by multiplying the internal clock period by 256.


When the duration of the negative CSB pulse is outside a predefined time slot (from $\mathrm{t}_{\mathrm{CSB}(\mathrm{MIN})}$ to $\mathrm{t}_{\mathrm{CSB}(\mathrm{MAX})}$ ), the calibration event is ignored and the internal clock frequency remains unchanged. If the value ( $\mathrm{f}_{\mathrm{PWM}(0)}$ ) has not been previously calibrated, it remains at its default level.

## Synchronization of both Channels

When internal clock signals are used to drive the PWM modules, perfect synchronization over a long time can not be achieved since both clock signals are independent. However, when the channels are driven by an external clock, perfect synchronization can be achieved by simultaneously setting PWM_en_1=1 and PWM_en_0=1. The best way to optimize EMC is to use an external clock with a staggered switch on delay (see Table 7).

## PARALLEL OPERATION

The channels can be paralleled to drive higher currents. Setting the PARALLEL bit in the GCR register to logic [1] is mandatory in this case. The improved synchronization of both transistors allows an equal current distribution between both channels. In parallel mode, both output pins (HS[x]) must be connected (as well as both $\operatorname{IN}[x]$ pins in case of external control). CONF0 and CONF1 must be set to equal values.

## 1- Device Configuration in Parallel mode:

There are two ways to configure the On/Off control: SPIconfigured PWM control and Direct Input Control.

- SPI configured Parallel mode:

The switching configuration is solely defined by the (SI) PWMR_0, CONFR_0, OCR_0, and RETRY_0 registers. As soon as PARALLEL=1, the contents of the corresponding registers in bank 1 are replaced by that of bank 0, except bits D6-D8 of the CONFR_1 register (configuration of the Open
load/Output short-circuited diagnostics). After setting PARALLEL=1, contents of SO registers in bank 0 are copied to registers of bank 1 only when new information is written in them. Bits OD3, OD4, and OD5 of both FAULTR_s registers (OLON, OLOFF, OS) are always reported independently.

- Direct Input controlled Parallel mode:

The IN0 and IN1 pins must be connected externally.

## 2- Diagnostics in Parallel Mode:

The Diagnostics in Parallel mode operate as follows:

- OpenLoad in OFF state and - OpenLoad in ON state:

The OL_ON and OL_OFF bits of both FAULTR registers independently reports failures of the channels according to the settings of bits D7 and D6 of the CONFR_s register.

- Current sensing:

Refer to the Table 22 for a description of the various current sensing modes.

Only the Current sense ratio of bank 0 (D5 of the OCR_0 register) is considered. The corresponding bit in the OCR_1 register is copied from that of the OCR_0 register.

- output shorted to supply:

The OS-bit (OD3) of each of both FAULT registers independently report this fault, according to the settings of bit D8 of the CONFR_s reg.

## 3- Protections in Parallel Mode:

- Overcurrent:
-Only the Configuration of overcurrent thresholds \& blanking windows of channel 0 are considered.
-In case overcurrent (OC) occurs on any channel, both channels are turned-off. Regardless the order of occurrence of overcurrent (OC), both OC-bits (ODO) in the FAULT registers are simultaneously set to logic 1.
- severe short-circuit:

In case of SC detection on any channel, both channels are turned-off and the SC bits (OD1) in both FAULT registers are simultaneously set to logic 1 .

- overtemperature:

In case of OT detection on any channel, both channels are turned-off and both OT bits in the FAULT registers (OD2) are simultaneously set to logic 1 .

- auto-retry:

Only one 4-bit auto-retry counter specifies the number of successive turn-on events on paralleled channels (RETRYR_0). The counter value in register RETRYR_1 (OD4...OD7) is copied from that in RETRYR_0.

To delatch the channels, only channel 0 needs to be delatched.

## PROTECTION AND DIAGNOSTIC FEATURES

## PROTECTIVE FUNCTIONS

## Overtemperature Fault (latchable fault)

The channels have individual overtemperature detection. As soon as a channel's junction temperature rises above $T_{\text {SD }}$ ( $175{ }^{\circ} \mathrm{C}$ typ.), it is turned OFF, the overtemperature bit ( $O T=O D 2$ ) is set, and $\mathrm{FSB}=0 . \mathrm{FSB}$ can only be reset by turning ON the channel when the junction temperature of both channels has dropped below the threshold: $T_{j}<T_{S D}$. Overtemperature is detected in ON and in OFF state:

- If the channel is ON, the associated output is switched OFF, the OT bit is set, and FSB $=0$.
- If the channel is OFF: FSB goes to logic [0] and remain low until the temperature of both channels is below $T_{S D}$ and any of the channels is turned on again.
The auto-retry function (if activated) automatically turns on the channel when the junction temperature has dropped below $\mathrm{T}_{\text {SD }}$. The OT fault bit can only be reset by reading out the FAULTR register, provided that $\mathrm{T}_{J}<\mathrm{T}_{\mathrm{SD}}$ and $\mathrm{FSB}=1$ again.


## Overcurrent Fault (latchable fault)

When an overcurrent (OC) is detected, the channel is immediately turned Off (after $\mathrm{t}_{\text {FAULT }}$ seconds). The OC-bit is set to 1 and FSB becomes low [0]. Overcurrent is detected anytime the load current crosses an overcurrent threshold or exceeds the window width of the selected overcurrent protection profile. This profile is a stair function with windows the height and width of which are preselected through the SPI port. The maximum allowable value of the load current at a particular moment in time is defined by levels I_осн and $I_{\text {OCM }}$ and windows $\mathrm{t}_{\mathrm{OCM}} \mathrm{x}$ and $\mathrm{t}_{\mathrm{OCH}}$ (program ${ }_{\mathrm{O}}$ able by SPI bits). The steady-state overcurrent protection level I_ocL is defined by the settings of the OCL and HOCR bits. Ānytime an overcurrent window is active, current sensing is blanked and SYNC becomes 1.

## Overcurrent Duration Counter

The load current can spend only a defined amount of time in a particular window of the overcurrent profile. If the time in the window exceeds the selected window width ( $t_{0 c x}$ ) or the overcurrent threshold is crossed, the channel is turned off (OC fault), followed by auto-retry (if enabled). An internal overcurrent duration counter is employed for this function.

## Overcurrent Detection on Resistive and Inductive Loads

According to the load type (resistive or inductive), one of two different overcurrent profiles should be selected. This is done by connecting a resistor with the appropriate value between the CONF[0:1] pins and GND (Table 8).

The overcurrent profile can also be configured through the SPI in the RETRY_s register. If CONF_SPI_s bit is set to 0 , the overcurrent profile is selected on the CONF input pin, otherwise it is the opposite. After device reset, the
overcurrent profile is defined by the CONF input pin. The SPISO CONF bit reporting combines external hardware configuration and SPI settings.

Table 8. Overcurrent Profile Selection

| CONF[0:1] Resistor/Voltage | Type of Load |
| :---: | :---: |
| $1.0 \mathrm{kOhm}<\mathrm{R}(\mathrm{CONF}[\mathrm{x}])<$ | resistive: CONF $=0$, |
| 10 kOhm | Lighting-Mode |
| or $0<\mathrm{V}(\mathrm{CONF}[\mathrm{X})<\mathrm{VIL}(0.8 \mathrm{~V})$ |  |
| $\mathrm{R}(\mathrm{CONF}[\mathrm{x}])>50 \mathrm{kOhms}$ |  |
| or $\mathrm{VIH}(2.0 \mathrm{~V})<\mathrm{V}(\mathrm{CONF})<5.0 \mathrm{~V}$ | inductive: CONF $=1$, |
| DC motor mode |  |

When overcurrent windows are active, current sensing is disabled and the SYNCB pin remains high. This is illustrated by Figure 13. After turn on, the output voltage (second waveform ( $20 \mathrm{~V} / \mathrm{div}$.) and the output current (first waveform, 12 A/div.) rise immediately, but the current sense voltage (third waveform, 2.0 V/div, 1.0 V = 3.0 A) and its synchronization signal SYNC (fourth waveform, 5.0 V/div.) only become active at the end of the selected overcurrent window (duration tocm2_L).


Figure 13. Current Sense Blanking during Overcurrent Window Activity
Activation of the lighting profile is time driven and activation of the DC motor profile is event driven, as explained below.

In lighting mode, the height of the overcurrent profile is defined by three different thresholds (I_осн, I_осм and I_OCL, which stand for the higher, the middle, and the lower overcurrent threshold), as illustrated by Figure 5. This profile has two adjacent windows the width of which is compatible with typical bulb inrush current profiles. The width of the first of these windows is either $\mathrm{t}_{\mathrm{OCH} 1}$ or $\mathrm{t}_{\mathrm{OCH} 2}$. The width of the second window is either $\mathrm{t}_{\text {OCM1_L }}$ or $\mathrm{t}_{\mathrm{OCM}}$ _L (see Table 17). The lighting profile is activated ${ }^{-}$at each turn-on event
including auto-retry, except in switch mode. In switch mode, the profile is activated only at the first turn-on event, but is not renewed. During the on-period, the load current is continuously compared to the programmed overcurrent profile. The channel is switched Off when a threshold is crossed or a window width is exceeded.

In DC motor mode, only one overcurrent window exists, defined by only two different thresholds (I_осн and I_OCL) as illustrated by Figure 6. This window is opened anytime the output current exceeds the selected lower overcurrent threshold (loclx ). In this case, the allowed overcurrent duration is defined by parameters $\mathrm{t}_{\mathrm{OCM}} 1$ _M, $\mathrm{t}_{\mathrm{OCM} 2 \_} \mathrm{M}, \mathrm{t}_{\mathrm{OCH} 1}$, and $\mathrm{t}_{\mathrm{OCH}}$.

The selection of the different profiles and values is explained in the section Address A0100- Overcurrent protection configuration Register (OCR_s).

## Auto-retry after Overcurrent Shut Off

When auto-retry is activated, OC-latching (Overcurrent Fault (latchable fault)) only occurs after expiration of the available amount of auto-retries (described in section Autoretry).

## Switch Mode Operation and Overcurrent Duration

Switch mode is defined as any device operation with a duty cycle lower than $100 \%$ at a frequency above $f_{\text {PWM_EXT }}$ (min.) or $\mathrm{f}_{\text {PWM_INT }}$ (min.). The device may operate in Switch mode in internal/external PWM or in direct input mode. In switch mode, the accumulated time spent by the load current in a particular window segment during On-times of successive switching periods is identified by the aforementioned duration counter, and compared to the active segment width. The associated off-times are excluded by the duration counter. The channel is turned-off when the value of the counter exceeds the window width. In Figure 14, overcurrent detection shutdown is shown in case of switch mode operation with a duty cycle of $50 \%$ (solid line) and $100 \%$ (fully-on, dashed line). The device is turned off much later in switch mode than in fully-on mode, since the duration counter only counts overcurrent during on-times.


Figure 14. Overcurrent shutdown in PWM mode (solid line) and fully-on mode (dashed line)

## Reset of the Duration Counter

Reset of the duration counter is achieved by performing a delatch sequence (Fault Delatching). In lighting mode (CONFs = 0), this counter is also reset automatically at each auto-retry (but not in DC motor mode).

In DC motor mode, the duration counter is reset either by performing a delatch sequence or (automatically) after occurrence of a new on-period without any overcurrent ([hson[x]=1). Reset then actually occurs at the first turn-off instant following that on-period.

In switch mode, the duration counter is not reset by normal PWM activity unless delatching is performed.

## Severe Short-circuit Fault (latchable fault)

When a severe short-circuit (SC) is detected at turn-ON (wiring length $L_{\text {LOAD }}<L_{\text {SHORT }}$, see Table 3), the channel is shut Off immediately. For wiring lengths above $\mathrm{L}_{\text {SHORT }}$, the device is protected from short-circuits by the normal overcurrent protection functions (Overcurrent Fault (latchable fault)). When an SC occurs, FSB goes low (logic [0]), and the SC bit is set, eventually followed by an auto-retry. SC is of the latchable fault type (see Protection and Diagnostic Features and Fault Delatching).

## Overvoltage Detection (enabled by default)

By default, the supply overvoltage protection ( $V_{P W R}$ ) is enabled when overvoltage occurs ( $\mathrm{V}_{\mathrm{PWR}} \geq \mathrm{V}_{\mathrm{PWR}(\mathrm{OV})}$ ), the device turns OFF both channels simultaneously, the FSB pin is asserted low, and the OV fault bit is set to logic [1]. The channels remain OFF until the supply voltage drops below a threshold voltage $V_{P W R} \leq V_{P W R(O V)}-V_{P W R(O V H Y S)}$. The OV bit can then be reset by reading out the STATR register.

The overvoltage protection can be disabled by setting the OV_dis = 1 in the General Configuration (GCR) register. In this case, the FSB pin neither asserts a fault occurrence, nor turn the channels off. However, the fault register (OV bit) still reports an overvoltage occurrence (when $\mathrm{V}_{\mathrm{PWR}} \geq \mathrm{V}_{\mathrm{PWR}}(\mathrm{OV})$ ) as a warning. When $\mathrm{V}_{\mathrm{PWR}} \geq \mathrm{V}_{\mathrm{PWR}(\mathrm{OV})}$, the value of the on-
resistance on both channels $\left(R_{D S(O N)}\right)$ still lays within the ranges specified in Table 3.

## Undervoltage Fault (Latchable Fault)

The channels are always turned off when the supply voltage ( $\mathrm{V}_{\mathrm{PWR}}$ ) drops below $\mathrm{V}_{\mathrm{PWR}(\mathrm{UV}) \text {. }}$ FSB drops to logic [0], and the fault register's (common) UV bit is set to [1].

When the undervoltage condition then disappears, two different cases exist:

- If the channel's internal control signal hson[ $x$ ] is off, FSB returns to logic [1], but the UV bit remains set until at least one output is turned on (warning).
- If the channel's control signal is on, the channel only turns on if a delatch or POR sequence is performed prior to the turn on request. The UV bit can then only be reset by reading out the STATR register.
Auto-retry (if enabled) starts as soon as the UV condition disappears.


## Extended Mode Protection

In extended mode ( $6.0 \mathrm{~V}<\mathrm{V}_{\mathrm{PWR}}<8.0 \mathrm{~V}$ or $36 \mathrm{~V}<\mathrm{V}_{\mathrm{PWR}}$ $<58 \mathrm{~V}$ ), the channels are still fault protected, but compliance with the specified protection levels is not guaranteed. The register settings however (including previously detected faults) remain unaltered, provided $V_{D D}$ is within the authorized range. Below 6.0 V , the channels are only protected from overtemperature, and this fault only reports in the SPI register the moment $\mathrm{V}_{\mathrm{PWR}}$ has again risen above $\mathrm{VPWR}_{(\mathrm{UV})}$. To allow the outputs to remain ON between 36 and 58 V , overvoltage detection should be disabled (by setting OV_dis = 1 in the GCR register).

Faults (overtemperature, overcurrent, severe short-circuit, over and undervoltage) are reset if:

- $V_{D D} \leq V_{D D(F A I L)}$ with $V_{P W R}$ in the normal voltage range
- $V_{D D}$ and $V_{P W R}$ are below the $V_{S U P P L Y(P O R)}$ voltage threshold
- The corresponding SPI register is read after the disappearance of the failure cause (and delatching)


## Drain/source Overvoltage protection

The device tries to limit the Drain-to-Source voltage by turning on the channel whenever $\mathrm{V}_{\mathrm{DS}}$ exceeds $\mathrm{V}_{\mathrm{DS} \text { (CLAMP). }}$ When a fault occurs (SC, OC, OT, UV), the device is rapidly switched Off (in $t<t_{\text {FAULT }}$ seconds), regardless the value of the selected slew rate. This may induce voltage surges on $V_{\text {PWR }}$ and/or the output pin (HS[x]) when connected to an inductive line/load. Turning on the device also dissipates the energy stored in the inductive supply line. This function monitors overvoltage for $\mathrm{V}_{\mathrm{PWR}}>30 \mathrm{~V}$. For supply voltages $\mathrm{V}_{\mathrm{PWR}}<30 \mathrm{~V}$, the device is protected from negative output voltages by automatically turning on the channel. The feature remains functional after device ground loss.

## Supply Overvoltage Protection

In order to protect the device from excessive voltages on the supply lines, the voltage between the device's supply pins
(VPWR and the GND) is monitored. When the $V_{P W R}$-to-GND voltage exceeds the threshold $\mathrm{V}_{\mathrm{D}}$ GND(CLAMP), the channel is automatically turned on. The feature is not operational in cases of ground loss.

## Negative Output Voltage Protection

The device tries to limit the undervoltage on the output pins HS[x] when turning off inductive loads. When the output voltage drops below $\mathrm{V}_{\mathrm{CL}}$, the channel is switched on automatically. This feature is not guaranteed after a device ground loss.

The energy dissipation capabilities of the circuit are defined by the $\mathrm{E}_{\mathrm{CL}[0: 1]}$ parameters. For inductive loads larger than $20 \mu \mathrm{H}$, it is recommended to employ a freewheeling diode. The three different overvoltage protection circuits are symbolically represented in Figure 15. The values of the clamping diodes are those specified in Table 3. Coupling factor $k$ represents the current ratio between the current in the supply voltage measurement diode (zener) and the current injected into the MOSFET's gate to turn it on.


Figure 15. Supply and Output Voltage Protections

## Reverse Voltage Protection on VPWR

The device can withstand reverse supply voltages on $\mathrm{V}_{\mathrm{PWR}}$ down to - 28 V . Under these conditions, the outputs are automatically turned On and the channel's On-resistance ( $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ ) is similar to that during positive supply voltages. No additional components are required to protect the $\mathrm{V}_{\text {PWR }}$ circuit except series resistors ( $>8.0 \mathrm{k}$ ) between the direct inputs $\operatorname{IN}[0: 1]$ and $V_{\text {PWR }}$ in case they are connected to VPWR. The VDD pin needs reverse voltage protection from an externally connected diode (Figure 21).

## Load and system Ground Loss

In case of load ground loss, the channel's state does not change, but the device detects an OpenLoad fault. In case of a system GND loss, the channels are turned off.

## Device Ground Loss

In the (improbable) case the device loses all of its three ground connections (pins 14, 17, and 22), the channels' state
(On/ Off), depends on several factors: the values of the series resistors connected to the device pins, the voltage of the direct input signals, the device's momentary current consumption (influenced by the SPI settings) and the state of other high side switches on the board when there are pins in common like FSB, FSOB and SYNC. In the below description, all voltages are referenced to the system (module) GND.

When series resistors are used, the channel state can be controlled by entering Fail-safe mode. The channels are turned off automatically when the voltage applied to the IN[x] input(s) through the series resistor(s) is not higher than $V_{D D}$ and be turned on when the $\operatorname{IN}[\mathrm{x}]$ input(s) are tied to $\mathrm{V}_{\mathrm{PWR}}$. Fail-Safe is entered under the following conditions:

- all unused pins are tied to the overall system's GND connection by resistors $>8.0 \mathrm{k}$.
- any device pin connected to external system components has a series resistors > 8.0 k (except pins $V_{P W R}, V_{D D}, H S[0], H S[1]$ and $\left.R(C S N S)>2.0 \mathrm{k}\right)$
- pins FSB, FSOB and SYNC are in the logic high state when they are shared with other devices. This means that none of the other devices is in Fault or Fail-safe mode, nor should current sensing be performed on any one of them when GND is lost
When no series resistors are employed, the channel state after GND loss is determined by the voltage on pins IN[0:1] and the voltage shift of the device GND. Device GND shift is determined by the lowest value of the external voltage applied to either pin of the following list: CLOCK, FSB, IN[0:1], FSOB, SCLK, CS,SI, SO, RSTB, CONF[0:1], SYNC, CSNS. When the device GND voltage becomes logic low $\left(\mathrm{V}(\mathrm{GND})<\mathrm{V}_{\mathrm{IL}}\right)$, the SPI port continues to operate and the device operates normally. When the GND voltage becomes logic high ( $\left.\mathrm{V}(\mathrm{GND})>\mathrm{V}_{\mathrm{IH}}\right)$, SPI communication is lost and Failsafe mode is entered. When the voltage applied to the IN[0:1] input is $V_{P W R}$, the channel is turned on when it is $V_{D D}$, the channel is turned off if $\left(V_{D D}-V(G N D)\right)<V_{I H}$.


## SUPPLY VOLTAGES OUT OF RANGE

## $V_{D D}$ Out of Range

If the external $V_{D D}$ supply voltage is lost (or falls outside the authorized range: $\left.\mathrm{V}_{\mathrm{DD}}<\mathrm{V}_{\mathrm{DD}(\text { FAIL })}\right)$, the device enters Failsafe mode, provided the VDD_FAIL_en bit had been set. Consequently, the contents of all SPI registers are reset. The channels are then controlled by the direct inputs IN[0:1] (if
$V_{P W R}$ is within the normal range). Since the VPWR pin supplies the circuitry of the SPI, current sense and most of the protective functions (overtemperature, overcurrent, severe short-circuit, short to $\mathrm{V}_{\text {PWR }}$, and OpenLoad detection circuitry), these faults are still detected and reported at the FSB pin. However, without $V_{D D}$, the $S O$ pin is no longer functional. The SPI registers can no longer be read and detailed fault information is unavailable. Current sensing also becomes unavailable. If $\mathrm{V}_{\mathrm{DD}}$ FAIL EN wasn't set before $\mathrm{V}_{\mathrm{DD}}$ was lost, the device remains $\overline{\text { SPI-controlled, even though the }}$ SPI registers can't be read. No current flows from the VPWR to the VDD pin.

## $\mathbf{V}_{\text {PWR }}$ Supply Voltage Out of Range

In case $V_{P W R}$ is below the undervoltage threshold $\mathrm{V}_{\mathrm{PWR}(\mathrm{UV})}$, it is still possible to address the device by the SPI port, provided $\mathrm{V}_{\mathrm{DD}}$ is within the normal range. It does not prevent other devices from operating when a device is part of a daisy-chain. To accomplish this, RSTB must be kept at logic [1]. When the device operates at supply voltages above the maximum supply voltage ( $\mathrm{V}_{\mathrm{PWR}}=36 \mathrm{~V}$ ), SPI communication is not affected (see Overvoltage Detection (enabled by default)). The internal pull-up and pull-down current sources on the SPI pins are not operational. Executing a Power-on-Reset (POR) sequence is recommended when $V_{\text {PWR }}$ re-enters its authorized range. No current flows from the VDD to the VPWR pin.

## Loss of $\mathrm{V}_{\mathrm{PWR}}$, Loss of $\mathrm{V}_{\mathrm{DD}}$ and Power-on-Reset (POR)

In typical applications (Figure 21 and Figure 22), an external voltage regulator may be used to derive $\mathrm{V}_{\mathrm{DD}}$ from $V_{\text {PWR. }}$ In wake mode, a Power-on-Reset (POR) sequence executes and the POR bit (OD6 of the STATR register) is set if:

1. $V_{P W R}>V_{P W R ~(P O R)}$, after a period $V_{P W R}<V_{P W R ~(P O R) ~}$ (and $V_{D D}<V_{D D}(P O R)$ before and after)
2. $V_{D D}>V_{D D(P O R)}$ after a period with $V_{D D}<V_{D D}(P O R)$ ( $\mathrm{V}_{\mathrm{PWR}}<\mathrm{V}_{\mathrm{PWR}}$ (POR) before and after)
POR is also set at the transition to wake-up (by setting RSTB $=1$ or $\operatorname{IN}[\mathrm{x}]=1$ ) when $\mathrm{V}_{\mathrm{PWR}}>\mathrm{V}_{\mathrm{PWR}(\mathrm{POR})}$ (before and after)
or $V_{D D}>V_{D D(P O R)}$ (before and after). POR is not performed when $V_{P W R}>V_{P W R(P O R)}$ after a period $V_{P W R}<V_{P W R ~(P O R) ~}$ (and $V_{D D}>V_{D D(P O R)}$ permanently).


Figure 16. State Machine: Fault Occurrence and Auto-retry

## AUTO-RETRY

The auto-retry circuitry automatically tries to turn on the channel on a cyclic basis. Only faults of the latchable type (overcurrent, severe short-circuit, overtemperature (OT), and undervoltage (UV)) may activate auto-retry. For UV and OT faults, auto-retry only starts after disappearance of the failure cause (when auto-retry is enabled). The retry condition is expressed by:

Retry $[x]=\mathrm{OC}[\mathrm{x}]$ or $\mathrm{SC}[\mathrm{x}]$ or $\mathrm{OT}[\mathrm{x}]$ or UV.
If Auto-retry has been enabled, its mode of operation depends on the settings of the auto-retry related bits (bits D0...D3 of the SI-RETRY_s register, see Table 11) and the available amount of auto-retries (bits OD7...OD4 of the SORETRY_s reg.). More details can be found in Amount Of Auto-retries.

If Auto-retry is disabled, latchable faults immediately latches upon their occurrence (see Protection and Diagnostic Features).

## Auto-retry Configuration

To enable the auto-retry function, bit retry_s (D0 of the SI RETRY_s register) has to be set to the appropriate value. Auto-retry is enabled for retry_s = 0 when the channel is configured for lighting applications (CONF=0). It is enabled for retry_s=1 for DC motor applications (CONF[x]=1).

Table 9. Auto-Retry Activation for Lamps (CONF=0) and DC Motors (CONF=1)

| CONF[x] | Retry_s bit | auto-retry |
| :---: | :---: | :---: |
| 0 | 0 | enabled |
| 0 | 1 | disabled |
| 1 | 0 | disabled |
| 1 | 1 | enabled |

If auto-retry is enabled, an auto-retry sequence starts when the channel's fault control signal is set to 1 ( $\mathrm{fc}[\mathrm{x}]=1$, see Fault Delatching) and the retry condition applies (Retry $[x]=1$, see Auto-retry).

When a failure occurs (fault =1), the channel automatically switches on again after the auto-retry period. The value of this period ( $\mathrm{t}_{\text {AUTO }}$ ) is set through the SPI port (bits D2 and D3 of the RETRY_s register, see Table 21). When the failure cause disappears before expiration of the available amount of auto-retries, the device behaves normally ( $F S B=1$ ), but the retry counter keeps its current value and the fault bit remains set until it is cleared. This guarantees a maximum device availability without preventing fault detection.

## Amount Of Auto-retries

In case the device is configured for an unlimited amount of auto-retries (Retry_unlimited_s = 1), auto-retry continues as long as the device remains powered. The channel never be latches off.

In case a limited amount of retries is selected (Retryunlimited_s $=0$ ), auto-retry continues as long as the value of the 4-bit auto-retry counter does not exceed 15 (bits OD4...OD7 of the RETRY_s register). After 15 retries, the Rfull bit of the STATR (OD4 for channel 0, OD5 for channel 1) register is set to logic high. The amount of available autoretries is then reduced to one. If the fault still hasn't disappeared at the next retry, the corresponding channel switches off definitively and the fault is latched (FSB $=0$, see Protection and Diagnostic Features and Fault Delatching).

Any channel can be turned on at any moment during the auto-retry cycle by performing a delatch sequence. However, this does not reset the retry counter.

The value of the auto-retry counter can be read back in Normal mode only (SO-RETRYR register bits OD7-OD4).

## Reset of the Auto-retry Counter

Any one of the below events reset the retry counter:

- Fail-safe is entered (Fail-safe Mode)
- Sleep mode is left (Sleep Mode)
- POR occurs (Supply Voltages Out of Range)
- the retry function is set to unlimited (bit Retryunlimited_s = 1 (D1 = 1))
- the retry function is disabled (retry_s bit= D0 of the RETRY_s register under goes a 1-0 transition for CONF $=1$ and a 0-1 transition for CONF $=0$ ).
If the channel is latched at the moment the auto-retry counter was reset (case 4), the channel is delatched, and be turned on after one retry period (if retry was enabled).


## Auto-retry and Overcurrent Duration

During the on-period following an auto-retry, the load current profile is compared to the length and height of the selected overcurrent threshold profile, as described in the section on overcurrent protection (See Overcurrent Fault (latchable fault)).

When the lighting profile is activated, the overcurrent duration counter is reset at each auto-retry (to allow sustaining new inrush currents).

For DC motor mode however, it is only reset at the turn-off event of the first PWM period without any overcurrent (see Reset of the Duration Counter). Figure 16 gives a description of the retry state machine with the various transitions between operating modes.

## DIAGNOSTIC FEATURES

Diagnostic functions OpenLoad-in-On state (OLON), OpenLoad-in-Off-state (OLOFF) and output short-circuited to $\mathrm{V}_{\mathrm{PWR}}$ (OS) are operational over the frequency and duty cycle ranges specified in Table 4.

Occurrence of an OLON, OLOFF, or OS fault sets the associated bit in the FAULTR_s register but does not trigger automatic turn-off. Any of these diagnostic functions can be disabled by setting OLON_dis_s=1, OLOFF_dis_s=1, or OS_dis_s=1 (bits D8...D6 of the CONFR reg.).

The functions are guaranteed over the specified ranges for output capacitor values up to $22 \mathrm{nF}(+/-20 \%)$.

## Output shorted-to-V ${ }_{\text {PWR }}$ Fault

The device detects short-circuits between the output and $V_{\text {PWR. }}$. The detection is performed during the Off-state. The output-shorted-to- $\mathrm{V}_{\mathrm{PWR}}$ fault-bit (OS_s) is set whenever the output voltage rises above $\mathrm{V}_{\mathrm{OSD} \text { (THRES) }}$. The fault is reported in real time on the FSB pin and saved by the OS_s bit. Occurrence of this fault does not trigger automatic turn-off.

Even if the short-circuit disappears, the OS_s bit does not clear until the FAULTR register is read. The function may be disabled by setting OS_dis_s=1. The function operates over the duty cycle ranges specified in Diagnostic Features.

This type of event shall be limited to 1000 min during its lifetime. In case of permanent output shorted to the power supply condition, it is needed to turn-on the corresponding channel.

## OpenLoad Detection In Off State

OpenLoad-in-OFF-state detection (OL_OFF) is performed continuously during each OFF-state (both for CSRO and CSR1). This function is implemented by injecting a small current into the load (lold(OFF)). When the load is disconnected, the output voltage rises above $\mathrm{V}_{\text {OLD (THRES) }}$. OL_OFF is then detected and the OL_OFF bit in the FAULTR register is set. If disappearance of the open load fault is detected, the FSB output pin returns to a high immediately, but the OL_OFF bit in the fault register remains set until it is cleared by a read out of the FAULTR register. The function may be disabled by setting OLOFF_dis_s=1. The function operates over the duty cycle ranges specified in section Diagnostic Features.

## OpenLoad Detection In On State (OL_ON)

OpenLoad-in-ON state detection (OLON) is performed continuously during the On-state for CSRO over the ranges specified in section Diagnostic Features. An OpenLoad in On state fault is detected when the load current is lower than the OpenLoad current threshold IOLD(ON). This happens at $\mathrm{I}_{\mathrm{OLD}(\mathrm{ON})=} 500 \mathrm{~mA}$ (typ.) for high current sense mode (CSR0), and at 7.0 mA (typ.) for low current mode. FSB is asserted low and the OLON bit in the fault register is set to 1 but the channel remains On. FSB goes high as soon as disappearance of the failure cause is detected, but the OL_ON bit remains set.

In high current mode (CSRO), OpenLoad in On state detection is done continuously during the On-state and the OLON-bit remains set even if the fault disappears.

In high current mode, the OLON-bit is cleared when the FAULTR register is read during the Off state, even if the fault
hasn't disappeared. The OLON bit is also cleared when the FAULTR register is read during the ON state, provided the failure cause (load disconnected) has disappeared.

In low current mode (CSR1), OL_ON is done periodically instead of continuously and only operates when fast slew rate is selected. When the internal PWM module is used with an internal or external clock (case 1), the period is 150 ms (typ.). When the direct inputs are used (case 2), the period is that of the input signal. The detection instants in both cases are given by the following:

1. In internal PWM (int./ext. clock), low current mode (CSR1), OpenLoad-in-ON state detection is not performed each switching period, but at a fixed frequency of about 7.0 Hz (each $\mathrm{t}_{\text {OLLED }}=150 \mathrm{~ms}$ typ.). The function is available for a duty cycle of $100 \%$. OLON detection is also performed at 7.0 Hz , at the first turn-off event occurring 150 ms after the previous OL_ON detection event (before OS and OL_OFF).
2. In direct input, low current mode (CSR1), OL_ON is performed each switching period (at the turn-off instant) but the duty cycle is restricted to the values. Consequently, when the signal on the $\mathrm{IN}[\mathrm{x}]$ pin has a duty cycle of $100 \%$, OL_ON is not performed. To solve this problem, either the internal PWM function must be activated with a duty cycle of $100 \%$, or the channel's direct input must be disabled by setting Dir_dis_s=1 (bit D5 of the CONFR-s register). The OLON-bit is only reset when the FAULTR register is read after occurrence of an OL_ON-detection event without fault presence.

## OpenLoad Detection in Discontinuous Conduction Mode

If small inductive loads (solenoids / DC motors) are driven at low frequencies, discontinuous conduction mode may occur. Undesired OpenLoad in On state errors may then be detected, as the inductor current needs some time to rise above the OpenLoad detection threshold after turn-on. This problem can be solved by increasing the switching frequency or by disabling the function and activating OpenLoad in Off state detection instead.

When small DC motors are driven in discontinuous conduction mode, undesired OpenLoad in Off state detection may also occur when the load current reaches 0 A during the Off state. This problem can be solved by increasing the switching frequency or by enabling OpenLoad in Off state detection only during a limited time, preferably directly after turn-off (see Diagnostic Features). The signal on the SYNC pin can be used to identify the turn-off instant.

## CURRENT \& TEMPERATURE SENSING

The scaled values of either of the output currents or the temperature of the device's GND pin (\#14) can be made available at the CSNS pin. To monitor the current of a particular channel or the general device temperature, the CSNS0_en and CSNS1_en bits in the General Configuration Register (GCR) must be set to the appropriate values. When
overcurrent windows are active, current sensing is disabled and the SYNCB pin remains high.

## Instantaneous and Sampled Current Sensing

The device offers two possibilities for load current sensing: instantaneous (synchronous) sensing mode and track \& hold mode (see Figure 9). In synchronous mode, the load current is mirrored through the current sense pin (Output Current Monitoring (CSNS)) and is therefore synchronous with it. After turn-off, the current sense pin does not output the channel current. In track \& hold mode however, the current sense pin continues to mirror the load current as it was just before turn-off. Synchronous mode is activated by setting the T_H_en bit to 0, and Track \& Hold mode by setting the T_H_en bit to 1 .

## Current Sense Ratio Selection

The load current is mirrored through the CSNS pin with a sense ratio (Figure 17) selected by the CSNS_ratio bit in the OCR register. To achieve optimal accuracy at low current levels, the lower current sensing ratio, called CSR1, must be selected. In that case, the overcurrent threshold levels are decreased. The best accuracy that can be obtained for either ratio is shown in Figure 18. The amount of current the CSNS pin can sink is limited to I CSNS,MAX. The CSNS pin must be connected to a pull-down resistor ( $470 \Omega<R(C S N S)<10 \mathrm{k} \Omega$, $1.0 \mathrm{k} \Omega$ typical), in order to generate a voltage output. A small low-pass filter can be used for filtering out switching transients (Figure 21). Current sensing operates for load currents up to the lower overcurrent threshold (OCLx A).

## Synchronous Current Sensing Mode

For activation of synchronous mode, T_H_en must be set to 0 (default). After turn-on, the CSNS output current accurately reflects the value of the channel's load current after the required settling time. From this moment on (CSNS valid), the SYNC pin goes low and remain low until a switch off signal (internal/external) is received. This allows synchronization of the device's current sensing feature with an external process running on a separate device (see Current Sense Synchronization (SYNC)). After turn-off, the load current does not flow through the switch, and the load current cannot be monitored.

## Track \& Hold Current Sensing Mode

In Track \& Hold mode (T\&H) (T_H_en = 1), conversely from synchronous mode, the CSNS output current is available even after having switched off the load. This feature is useful when the device operates autonomously (internal clock/PWM), since it allows current monitoring without any synchronization of the device. An external sample and hold $(\mathrm{S} / \mathrm{H})$ capacitor is not required. After turn on, the CSNS output current reflects the channel's load current with the specified accuracy after occurrence of the negative edge on the SYNC pin, as in synchronous mode (see Current Sense Synchronization (SYNC)). However, at the switch-off instant, the last observed CSNS current is sampled and its value
saved, thanks to an internal S/H capacitor. The SYNC pin goes high (SYNC = 1). If the channel on which Track \& Hold current sensing is performed is changed to another, the internal S/H hold capacitor is first emptied and then charged again to allow current monitoring of the other channel. Consequently, T\&H current monitoring of a channel is lost when this channel is in the Off state at the moment the current is monitored on the other channel. Track \& Hold mode should not be used for frequencies below 60 Hz .


Figure 17. Current Sensing Ratio Versus Output Current

## Current Sense Errors

Current sense accuracy is adversely affected by errors of the internal circuitry's current sense ratio and offset. The value of the current sensing output current can be expressed with sufficient accuracy by the following equation:
$I_{C S N S}=\left(I(H S[x])+I_{\text {_LOAD_ERR_SYS }}{ }^{+}\right.$
I_LOAD_Err_RAND)* $\mathrm{C}_{\text {SRx }}^{-}$

$$
\begin{aligned}
& \text { with } \mathrm{C}_{\mathrm{SR} 0}=\left(1 / 5000+\varepsilon_{\mathrm{GAINO}}\right) \text { and } \mathrm{C}_{\mathrm{SR} 1}=(1 / \\
& \left.1666.6+\varepsilon_{\mathrm{GAIN} 1}\right) \text {. }
\end{aligned}
$$

The device's offset error has a "systematic" and a "random" component (I_LOAD_ERR_SYs, I_LOAD_ERR_RAND). At low current levels, the random offset error may become dominant. The systematic offset error is caused by predictable variations with supply voltage and temperature, and has a small but positive value with small spread. The random offset error is a randomly distributed parameter with an average value of zero, but with high spread. The random offset error is subject to part-to-part variations and also depends on the values of supply voltage and device temperature. The device has a special feature called offset compensation, allowing an almost complete compensation of the random offset error (see ESRO_ERR). This offset compensation technique greatly minimizes this error. Computing the compensated current sensing value is illustrated in the next sections.

## Activation and Use of Offset Compensation

According to the settings of the OFP_s bit (in the RETRYR_s register), opposite values of the random offset error are generated. To compensate the random offset error,
two separate measurements with opposite values of the random offset error are required. The measured values must be saved by an external $\mu$-processor. Compensation of the random offset error is achieved by computing the average of both. When a dedicated bit called Offset Positive (OFP = bit D8 of the RETRYR_s register) is set to 1 , the current sunk through the CSNS pin (ICSNS $)$ can be described by:

$$
\begin{align*}
& \mathrm{I}_{\mathrm{CSNS} 1}=\mathrm{CSR}_{\mathrm{x}}{ }^{*}\left(\mathrm{I}_{\text {LOAD }}{ }^{+}\right. \text {I_LOAD_ERR_SYS } \\
& \text { + }  \tag{2}\\
& \text { I_OAD_ERR_RAND })
\end{align*}
$$

When bit OFP is set to $0, \mathrm{I}_{\text {CSNS }}$ can be described by:
$I_{\text {CSNS2 }}=$ CSR $_{\mathrm{x}}{ }^{*}\left(\mathrm{I}_{\text {LOAD }}{ }^{+}\right.$I_LOAD_ERR_SYS $^{-}$
I_LOAD_ERR_RAND)

The random offset term I_LOAD_ERR_RAND can be computed from equations (2) and (3) as follows:

$$
\begin{equation*}
I_{\text {_LOAD_ERR_RAND }}=\left(\mathrm{I}_{\mathrm{CSNS} 1}-\mathrm{I}_{\mathrm{CSNS}}\right) /\left(2^{*} \mathrm{CSR}_{\mathrm{x}}\right) \tag{4}
\end{equation*}
$$

The compensated current sense value $\mathrm{I}_{\mathrm{CSNS}, \mathrm{COMP}}$ can be obtained by computing the average value of measurements $\mathrm{I}_{\mathrm{CSNS} 1}$ and $\mathrm{I}_{\text {CSNS2 }}$ as follows:

$$
\begin{equation*}
\mathrm{I}_{\mathrm{CSNS}, \mathrm{COMP}}=\left(\mathrm{I}_{\mathrm{CSNS} 1}+\mathrm{I}_{\mathrm{CSNS} 2}\right) / 2 \tag{5}
\end{equation*}
$$

When equations 2 and 3 are substituted in equation 5 , the random offset error cancels out, as shows eq. 6:

$$
\begin{equation*}
\mathrm{I}_{\text {CSNS }, \mathrm{COMP}}=\left(\mathrm{I}_{\text {_LOAD_ERR_SYS }}+\mathrm{I}_{\text {LOAD }}\right) * \mathrm{CSR}_{\mathrm{x}} \tag{6}
\end{equation*}
$$

The systematic offset error I_LOAD_ERR_SYS is referenced at the operating point 28 V and ${ }^{-} 25^{\circ} \mathrm{C}$. It can eventually be fine tuned by performing a calibration. Gain errors at $25^{\circ} \mathrm{C}$ (=current sense ratio errors, represented by $\varepsilon_{\text {GAINO }}$ and $\varepsilon_{\text {GAIN1 }}$ ) can also be reduced by performing a calibration at a point in the range of interest. If calibration can not be done, it is recommended to use the typical value of I_LOAD_ERR_SYS (see E SRO_ERR ).

## Current Sense Error Model

The figures of uncompensated and compensated current sense accuracy mentioned in Table 3 have been obtained applying the error model of eq. 7 to the data:
$I_{\text {CSNS_MODEL }}=\left(\mathrm{I}(\mathrm{HS}[\mathrm{x}])+\mathrm{I}_{\text {_LOAD_ERR_SYS }}\right){ }^{*} \mathrm{C}_{\text {SRx }}$
$\mathrm{E}_{\text {SRx_ERR }}=\left(\mathrm{I}_{\text {CSNS1 }}-\mathrm{I}_{\text {CSNS_MODEL }}\right) / I_{\text {CSNS_MODEL }}$
$E_{\text {SRx_ERR(COMP }}=\left(I_{\text {CSNS,COMP }}-I_{\text {CSNS_MODEL }}\right) /$
ICSNS_MODEL
The computation has been applied to each of the specified measurement points. Model parameters I_LOAD_ERR_SYS and $\mathrm{C}_{\mathrm{SRx}}$ have the nominal values, specified in $\mathrm{E}_{\text {SRO_ERR }}$.

The load current can be computed from this model as:

$$
\begin{align*}
& I(H S[x])=I_{\text {CSNS }} / \text { CSR }_{x}-I_{\text {_LOAD_ERR_SYS }}  \tag{10}\\
& I(H S[x])=I_{C S N S, C O M P} / \text { CSR }_{x}-I_{\text {ILOAD_ERR_SYS }} \tag{11}
\end{align*}
$$

Using expression (11) generally gives more accurate values than expression (10), since in expression (11), random offset errors have been compensated.

## Offset Compensation in Track \& Hold Mode

In Track \& Hold mode, the last observed sense current (ICSNS) is sampled at the switch off instant. This takes into account the currently active settings of the OFP_s offset compensation bit. Changing the value of the OFP bit during the switch's off time produces an identical value of the current sense output. Consequently, to implement the before mentioned offset compensation technique, the channel must have been turned on at least once prior to sensing the output current with an opposite value of the OFP bit.

## System Requirements for Current Monitoring

Current monitoring is usually implemented by reading the (RC-filtered) voltage across the pull-down resistor connected between the CSNS pin and GND (Figure 21). Therefore, measurements (1) and (2) must be spaced sufficiently wide apart (e.g. 5 time constants) to get stabilized values, but close enough to be sure that the offset value wasn't changed. The A/D converter of the external micro controller that is used to read the current sense voltage V (csns) must have sufficient resolution to avoid introducing additional errors.

## Accuracy with and without Offset Compensation

The sensing accuracy for CSR0 and CSR1, obtained before and after offset compensation, is shown in Figure 18.


Figure 18. Current Sense Accuracy versus Output Current

In Track \& Hold mode, the accuracy of the current sense function is lowered according to the values shown in
Figure 19 (error percentage as a function of the switch-off
time is displayed, for CSR0 and CSR1). Track \& Hold mode shouldn't be used below $\mathrm{f}=60 \mathrm{~Hz}$.


Figure 19. Track and Hold Current Sense Accuracy

## Temperature Prewarning Detection

In Normal mode, the temperature prewarning (OTW) bit is set (bit OD8 of the FAULTR register) when the observed temperature of the GND pin is higher than $\mathrm{T}_{\text {OTwAR }}$ ( $\mathrm{pin} \# 14$, see Figure 3). The feature is useful when the temperature of the direct surroundings of the device must be monitored. To be able to reset the OTW-bit, the FAULTR register must be read after the moment that temperature $\mathrm{T}^{\circ} \mathrm{C}<\mathrm{T}_{\text {OTWAR }}$.

## Switching State Monitoring

The switching state (On/Off) of the channels is reported in real time by bits OUT[ x$]$ in the STATR register (bit OD0/OD1). The Out $[\mathrm{x}]$ bit is asserted logic high when the channel is on (output voltage $\mathrm{V}\left(\mathrm{HS}[\mathrm{x}]\right.$ ) higher than $\mathrm{V}_{\mathrm{PWR}} / 2$ ). When supply voltage $\mathrm{V}_{\mathrm{PWR}}$ drops below 13 V , the reported switching state may not correspond to the state of the channel's control signal hson $[x]$ in case of an open load fault (see Factors Determining the Channel's Switching State).

## EMC PERFORMANCES

Specified EMC performance is board and module dependent and applies to a typical application (Figure 21). The device withstands transients per ISO 7637-2 /24 V. An external freewheeling diode connected to at least one output is required for sustaining ISO 7637-2 Pulse 1 (-600 V). To withstand Pulse 2, at least one of the two channels must be connected to a typical load (bulb). It withstands electric fields up to $200 \mathrm{~V} / \mathrm{m}$ and Bulk Current Injection (BCI) up to 200 mA per ISO11452.

## LOGIC COMMANDS AND SPI REGISTERS

## SPI PROTOCOL DESCRIPTION

The SPI interface offers full duplex, synchronous data transfer over four I/O lines: Serial Input (SI), Serial Output (SO), Serial Clock (SCLK), and Chip Select (CSB).The SI/ SO pins of the device follow a first-in first-out (D15 to D0) protocol. Transfer of input and output words starts with the most significant bit (MSB). All inputs are compatible with
5.0 V or 3.3 V CMOS logic levels. Parity check is performed after transfer of each 16-bit SPI data word. The SPI interface can be driven without series resistors provided that voltage ratings on VDD and SPI pins (Table 2) aren't exceeded. Unused SPI-pins must be tied to GND, eventually by resistors (see Device Ground Loss).


Notes 1. RSTB must be in a logic [1] state during data transfer.
2. Data enter the SI pin starting with D15 (MSB) and ending with bit D0.
3. Data are available on the SO pin starting with bit 0D15 (MSB) and ending with bit 0(ODO).

Figure 20. 16-Bit SPI Interface Timing Diagram

## SERIAL INPUT COMMUNICATION PROTOCOL

SPI communication requires that RSTB = high. SPI communication is accomplished with 16-bit messages. A valid message must start with the MSB (D15) and end with the LSB (D0) (Table 10). Incoming messages are interpreted according to Table 11. The MSB, D15, is the watchdog bit (WDIN). Bit D14, Parity check (P), must be set such that the total number of 1-bits in the SPI word is even ( $\mathrm{P}=0$ for an even number of 1-bits and $\mathrm{P}=1$ for an odd number). Bank selection is done by setting bit D13. Bits D12:D10 are used for register addressing. The remaining ten bits, D9:D0, are used to configure the device and activate diagnostic and protective functions. Multiple messages can be transmitted for applications with daisy chaining (or to validate already transmitted data) by keeping the CSB pin at logic 0 . Messages with a length different from a multiple of 16 or with a parity error is ignored. The device has thirteen input registers for device configuration and thirteen output registers containing the fault/device status and settings. Table 11 gives the SI register function assignment. Bit names with extension "_s" refer to functions that have been implemented independently for each of both channels.

## SERIAL PORT OPERATION

When Chip Select occurs (1-to-0 transition on the CSB pin), the output register data is clocked out of the SO pin
(MSB-first) at the serial clock frequency (SLCK). Bits at the SI pin are clocked in at the same time. The first sixteen SO register bits are those addressed by the previous SI word (bit D13, D2...D0 of the STATR_s input register). At the end of the chip select event ( 0 -to-1 transition), the SI register contents are latched. The second SPI word clocked out of the Serial Output (SO) after the first CSB event represents the initial SO register contents. This allows daisy chaining and data integrity verification.

The message length is validated at the end of the CSB event ( 0 -to- 1 transition). If it is valid (multiples of 16 , no parity error), the data is latched into the selected register. After latch-in, the SO pin is tri-stated and the status register is updated with the latest fault status information.

## Daisy Chain Operation

Daisy-chaining propagates commands through devices connected in series. The commands enter the device at the SI pin and leave it by the SO pin, delayed by one command cycle of 16 bits. To address a particular device in a daisy chain, the CSB pin of all the devices in that chain has to be kept low until the SPI message has arrived at its destination. Once the command has been clocked in by the addressed device, it can be executed by setting $C S B=1$.

Table 10. SI Message Bit Assignment

| Bit $\mathbf{n}^{\circ}$ | SI Reg. Bit | Bit Functional Description |
| :---: | :---: | :--- |
| MSB | D15 | Watchdog in (WDIN): Its state must be alternated at least once within the timeout period |
|  | D14 | Parity (P) check. P-bit must be set to 0 for an even number of 1 -bits and to 1 for an odd number. |
|  | D13 | Selection between SI registers from bank 0 ( $0=$ channel 0 ) and bank 1 (Table 13). |
| $\cdot$ | D12:D10 | Register address bits. |
| LSB | D9:D0 | Used to configure the device and the protective functions and to address the SO registers. |

Table 11. Serial Input register Addresses and Function Assignment

| $\begin{gathered} \text { SI } \\ \text { Register } \end{gathered}$ | SI Data |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | D 15 | $\begin{array}{\|c} \hline D \\ 14 \end{array}$ | $\begin{gathered} \mathrm{D} \\ 13 \end{gathered}$ | $\begin{array}{\|c} \mathrm{D} \\ 12 \end{array}$ | $\begin{gathered} \text { D } \\ 11 \end{gathered}$ | $\begin{gathered} D \\ 10 \end{gathered}$ | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| STATR_s | WDIN | P | $\mathrm{A}_{0}$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SOA2 | SOA1 | SOAO |
| PWMR_s | WDIN | P | $\mathrm{A}_{0}$ | 0 | 0 | 1 | 0 | ON_s | PWM7_s | PWM6_s | PWM5_s | $\begin{gathered} \text { PWM4 } \\ \mathrm{s} \end{gathered}$ | PWM3_s | PWM2_s | PWM1_s | PWMO_s |
| CONFR_s | WDIN | P | $\mathrm{A}_{0}$ | 0 | 1 | 0 | 0 | OS_dis_s | $\underset{\text { OLS }}{\text { OLS }}$ | $\underset{\text { _s }}{\text { OLO }}$ | DIR_dis_s | SR1_s | SRO_s | DELAY2_s | DELAY1_s | $\underset{\mathrm{s}}{\text { DELAYO_ }}$ |
| OCR_s | WDIN | P | $\mathrm{A}_{0}$ | 1 | 0 | 0 | 0 | HOCR_s | PR_s | Clock_int_s | $\underset{\text { o_s }}{\text { CSNS_rati }}$ | $\mathrm{toCH}_{\text {_s }}$ | tOCM_s | OCH_s | OCM_s | OCL_s |
| RETRY_s | WDIN | P | $\mathrm{A}_{0}$ | 1 | 0 | 1 | 0 | OFP_s | 0 | 0 | 0 | $\begin{aligned} & \text { CONF_- } \\ & \text { SPI_s } \end{aligned}$ | $\begin{gathered} \text { Auto_period } \\ 1_{-} \text {s } \end{gathered}$ | $\begin{gathered} \text { Auto_period } \\ 0 \_ \text {_s } \end{gathered}$ | Retry_unli mited_s | retry_s |
| GCR | WDIN | P | 0 | 1 | 1 | 0 | 0 | PWM_en _1 | $\begin{gathered} \text { PWM_en_ } \\ 0 \end{gathered}$ | PARALLEL | T_H_en | WD_dis | $V_{\text {DD_FAl__en }}$ | CSNS1_en | CSNSO_en | OV_dis |
| CALR_s | WDIN | P | $\mathrm{A}_{0}$ | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 |
| contents after reset* | 0 | x | 0 | x | x | x | 0 | 0 | 0 | $0^{* *}$ | 0 | 0 | 0 | 0 | 0 | 0 |

* $=$ RSTB $=0$ or $\mathrm{V}_{\mathrm{DD}}$ (FAIL) after $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ or POR
${ }^{* *}=$ except bit $D 6$ (PARALLEL) of the GCR register that is saved when $V_{D D}(F A I L)$ occurs, provided $V_{D D}=5.0 \mathrm{~V}$ and $V_{D D_{-} F A I L \_E N}=1$ before
$\mathrm{X}=$ register address, $\mathrm{P}=$ parity bit

Table 12. Serial Output Register Bit Assignment

|  | bits D13, D2, D1, D0 of the Previous STATR |  |  |  | SO Returned Data |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | S O A 3 | $\begin{array}{\|l} \hline \text { S } \\ \text { O } \\ \text { A } \\ 2 \end{array}$ | $\begin{gathered} S \\ 0 \\ A \\ 1 \end{gathered}$ | $\begin{array}{\|c} \hline \mathrm{S} \\ 0 \\ \mathrm{~A} \\ \mathbf{O} \end{array}$ | $\begin{gathered} \text { OD } \\ 15 \end{gathered}$ | $\begin{aligned} & O D \\ & 14 \end{aligned}$ | $\begin{gathered} \text { OD } \\ 13 \end{gathered}$ | $\begin{gathered} \text { OD } \\ 12 \end{gathered}$ | $\begin{aligned} & \mathrm{OD} \\ & 11 \end{aligned}$ | $\begin{array}{\|c} \hline O D \\ 10 \end{array}$ | $\begin{gathered} \mathrm{O} \\ \mathrm{D} 9 \end{gathered}$ | OD8 | OD7 | OD6 | OD5 | OD4 | OD3 | OD2 | OD1 | OD0 |
| STATR | 0 | 0 | 0 | 0 | $\begin{array}{\|c\|} \hline W D I \\ N \end{array}$ | PF | $\begin{array}{\|c\|} \hline \mathrm{SOA} \\ 3 \end{array}$ | $\begin{array}{c\|} \hline \mathrm{SOA} \\ 2 \end{array}$ | $\begin{aligned} & \text { SO } \\ & \text { A1 } \end{aligned}$ | $\begin{aligned} & \text { SO } \\ & \text { A0 } \end{aligned}$ | $\begin{aligned} & \mathrm{N} \\ & \mathrm{M} \end{aligned}$ | OV | UV | POR | $\underset{\text { R1 }}{\text { R_FUL }}$ | $\begin{array}{\|c\|} \hline \text { R_FUL } \\ \text { LO } \end{array}$ | FAULT1 | FAULT0 | OUT1 | OUTO |
| $\begin{aligned} & \text { FAULT } \\ & \text { R_s } \end{aligned}$ | $\mathrm{A}_{0}$ | 0 | 0 | 1 | $\begin{gathered} \text { WDI } \\ \mathrm{N} \end{gathered}$ | PF | $\begin{gathered} \mathrm{SOA} \\ 3 \end{gathered}$ | $\begin{gathered} \mathrm{SOA} \\ 2 \end{gathered}$ | $\begin{aligned} & \text { SO } \\ & \text { A1 } \end{aligned}$ | $\begin{aligned} & \text { SO } \\ & \text { A0 } \end{aligned}$ | $\begin{aligned} & \mathrm{N} \\ & \mathrm{M} \end{aligned}$ | OTW | 0 | 0 | $\underset{\text { OLON }}{\substack{\text { OL }}}$ | $\underset{\text { _s }}{\text { OLOFF }}$ | OS_s | OT_s | SC_s | OC_s |
| PWMR_ <br> S | $\mathrm{A}_{0}$ | 0 | 1 | 0 | $\begin{array}{\|c\|} \hline \text { WDI } \\ \mathrm{N} \end{array}$ | PF | $\begin{array}{\|c\|c\|} \hline \text { SOA } \\ \hline \end{array}$ | $\begin{array}{c\|} \hline \text { SOA } \\ 2 \end{array}$ | $\begin{aligned} & \text { SO } \\ & \text { A1 } \end{aligned}$ | $\begin{aligned} & \text { SO } \\ & \text { A0 } \end{aligned}$ | $\begin{aligned} & \mathrm{N} \\ & \mathrm{M} \end{aligned}$ | $\begin{gathered} \mathrm{ON} \\ \mathrm{~s} \end{gathered}$ | $\left\|\begin{array}{c} \text { PWM } \\ 7 \_s \end{array}\right\|$ | $\begin{gathered} \text { PWM6 } \\ \text { _s } \end{gathered}$ | $\begin{gathered} \text { PWM5 } \\ \text { _s } \end{gathered}$ | $\begin{gathered} \text { PWM4 } \\ \text { _s } \end{gathered}$ | PWM3_s | PWM2_s | PWM1_s | PWM0_s |
| $\begin{gathered} \text { CONFR } \\ \text { _s } \end{gathered}$ | $\mathrm{A}_{0}$ | 0 | 1 | 1 | $\begin{array}{\|c\|} \hline \text { WDI } \\ \mathrm{N} \end{array}$ | PF | $\begin{aligned} & \mathrm{SOA} \\ & 3 \end{aligned}$ | $\begin{gathered} \mathrm{SOA} \\ 2 \end{gathered}$ | $\begin{aligned} & \text { SO } \\ & \text { A1 } \end{aligned}$ | $\begin{aligned} & \text { SO } \\ & \text { A0 } \end{aligned}$ | $\begin{aligned} & \mathrm{N} \\ & \mathrm{M} \end{aligned}$ | $\begin{aligned} & \text { OS_ } \\ & \text { dis_s } \end{aligned}$ | $\begin{gathered} \text { OLO } \\ \text { N_di } \\ \text { s_s } \end{gathered}$ | OLOFF _dis_s | $\begin{gathered} \text { DIR_di } \\ \text { s_s } \end{gathered}$ | SR1_s | SR0_s | DELAY2_s | $\begin{gathered} \text { DELAY1_ } \\ \mathrm{s} \end{gathered}$ | $\begin{array}{\|c} \hline \text { DELAYO_ } \\ \mathrm{s} \end{array}$ |
| OCR_s | $\mathrm{A}_{0}$ | 1 | 0 | 0 | $\begin{gathered} \mathrm{WDI} \\ \mathrm{~N} \end{gathered}$ | PF | $\begin{gathered} \mathrm{SOA} \\ 3 \end{gathered}$ | $\begin{gathered} \mathrm{SOA} \\ 2 \end{gathered}$ | $\begin{aligned} & \text { SO } \\ & \text { A1 } \end{aligned}$ | $\begin{aligned} & \text { SO } \\ & \text { A0 } \end{aligned}$ | $\begin{aligned} & \mathrm{N} \\ & \mathrm{M} \end{aligned}$ | $\begin{gathered} \mathrm{HOC} \\ \mathrm{R} \_\mathrm{s} \end{gathered}$ | PR_s | $\left\lvert\, \begin{gathered} \text { Clock_i } \\ \text { nt_s } \end{gathered}\right.$ | $\begin{aligned} & \text { CSNS_ } \\ & \text { ratio_s } \end{aligned}$ | $\underset{\mathrm{s}}{\mathrm{tOCH}_{-}}$ | tOCM_s | OCH _s | OCM_s | OCL_s |
| $\begin{gathered} \text { RETRY } \\ \text { R_s } \end{gathered}$ | $\mathrm{A}_{0}$ | 1 | 0 | 1 | $\begin{gathered} \text { WDI } \\ \mathrm{N} \end{gathered}$ | PF | $\begin{gathered} \mathrm{SOA} \\ 3 \end{gathered}$ | $\begin{gathered} \mathrm{SOA} \\ 2 \end{gathered}$ | $\begin{aligned} & \text { SO } \\ & \text { A1 } \end{aligned}$ | $\begin{aligned} & \text { SO } \\ & \text { A0 } \end{aligned}$ | $\begin{aligned} & \mathrm{N} \\ & \mathrm{M} \end{aligned}$ | OFP | R3 | R2 | R1 | R0 | $\underset{\text { 1_s }}{\text { Auto_period }}$ | $\begin{gathered} \text { Auto_period0 } \\ \text { _s } \end{gathered}$ | Retry_unli mited_s | retry_s |
| GCR | 0 | 1 | 1 | 0 | $\begin{gathered} \text { WDI } \\ \mathrm{N} \end{gathered}$ | PF | $\begin{gathered} \mathrm{SOA} \\ 3 \end{gathered}$ | $\begin{gathered} \mathrm{SOA} \\ 2 \end{gathered}$ | $\begin{aligned} & \text { SO } \\ & \text { A1 } \end{aligned}$ | $\begin{aligned} & \text { SO } \\ & \text { A0 } \end{aligned}$ | $\begin{aligned} & \mathrm{N} \\ & \mathrm{M} \end{aligned}$ | $\left\lvert\, \begin{gathered} \text { PWM } \\ -\mathrm{en} \\ 1 \end{gathered}\right.$ | $\begin{aligned} & \text { PWM } \\ & -\mathrm{en} \\ & 0 \end{aligned}$ | PARAL LLEL | $\underset{\mathrm{n}}{\mathrm{~T} \_\mathrm{H}_{2} \mathrm{e}}$ | $\begin{array}{\|c} \text { WD_di } \\ \text { s } \end{array}$ | $\underset{\mathrm{n}}{\text { VDD_Fail_e }}$ | CSNS1_en | $\underset{n}{C S N S O}$ | OV_dis |
| DIAGR | 0 | 1 | 1 | 1 | $\begin{array}{\|c\|} \hline \mathrm{WDI} \\ \mathrm{~N} \end{array}$ | PF | $\begin{array}{\|c\|c\|} \hline \text { SOA } \\ \hline \end{array}$ | $\begin{array}{c\|} \hline \mathrm{SOA} \\ 2 \end{array}$ | $\begin{aligned} & \text { SO } \\ & \text { A1 } \end{aligned}$ | $\begin{aligned} & \text { SO } \\ & \text { A0 } \end{aligned}$ | $\begin{aligned} & \mathrm{N} \\ & \mathrm{M} \end{aligned}$ | $\begin{array}{\|c\|c\|} \mathrm{CON} \\ \mathrm{~F} 1 \end{array}$ | $\begin{array}{\|c} \mathrm{CON} \\ \mathrm{FO} \end{array}$ | ID1 | IDO | IN1 | INO | CLOCK_fail | CAL_fail1 | CAL_fail0 |
| content $s$ after reset or failure* | $\begin{gathered} \mathrm{N} / \\ \mathrm{A} \end{gathered}$ | $\begin{gathered} \mathrm{N} / \\ \mathrm{A} \end{gathered}$ | $\begin{gathered} \mathrm{N} / \\ \mathrm{A} \end{gathered}$ | $\left\|\begin{array}{c} \mathrm{N} / \\ \mathrm{A} \end{array}\right\|$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0** | 0*** | 0 | 0 | 0 | 0 | 0 |

* $=$ RSTB $=0$ or $\mathrm{V}_{\mathrm{DD}}$ (FAIL) after $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$, or POR
** $=$ except bit D 6 (PARALLEL) of the GCR register that is saved when $\mathrm{V}_{\mathrm{DD}}(\mathrm{FAIL})$ occurs provided $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ and VDD _Fail_en $=1$ before
${ }^{* * *}=$ except bit $D 7(P O R)$ of the STATR register that is saved when $V_{D D}(F A I L)$ occurs after $V_{D D}=5.0 \mathrm{~V}$ and VDD_Fail_en $=1$ (fail-safe mode)
x = register address, PF = parity Fault


## SI REGISTER ADDRESSING

The address in the title of the following sections $\left(\mathrm{A}_{0} \mathrm{xxx}\right)$ refer to bits D[13:10] of the SPI word required to address the associated SI register. Bit $\mathrm{A}_{0}=\mathrm{D} 13$ selects between registers of bank 0 and bank 1 (Table 13). The function assignment of register bits $\mathrm{D}[8: 0]$ is described in the associated section. The "_s" behind a register name indicates that the variable applies to the register contents of both banks.

Table 13. Value of bit $A_{0}$ Required for Addressing Register Banks 0 or 1

| Value $\mathbf{A}_{\mathbf{0}}$ (D13) | Bank |
| :---: | :---: |
| 0 | $0=$ channel 0 (default) |
| 1 | $1=$ channel 1 |

## ADDRESS $\mathrm{A}_{\mathbf{0}} \mathbf{0 0 0}$ —STATUS REGISTER (STATR_S)

To read back the contents of any of the 13 SO registers, bits $D[13: 10]$ of the channel's SI STATR register must be set to $\mathrm{A}_{0} 000$ and bits $\mathrm{D}[2: 0]$ in the same SPI word to the address of the desired SO register. The SO registers thus addressed are: STATR, FAULTR_s, PWMR_s, CONFR_s, OCR_s, RETRY_s, GCR, and DIAGR (Table 12).

## ADDRESS A $\mathrm{A}_{0} 001$ - PWM CONTROL REGISTER (PWMR_S)

The PWMR_s register contents determines the value of the PWM duty cycle at the output (Table 11), both for internal and external clock signals.

Bit D8 must be set to 1 to activate this function. The desired value of duty cycle is obtained by setting Bits D7:D0 to one of the 256 levels as shown in Table 6.To start the

PWM function at a known point in time, the PWM_en_s bit (both in the GCR register) must be set to 1.

## ADDRESS A 0 010—CHANNEL CONFIGURATION REGISTER (CONFR_S)

The CONFR_s is used to select the appropriate value of slew rate and turn-ON delay. The settings of Bits D[8:6] determine the activation of OpenLoad and short-circuit (to $\mathrm{V}_{\mathrm{PWR}}$ ) detection. Bit D13 ( $=\mathrm{A}_{0}$ ) of the incoming SPI word determines which of both CONFR registers is addressed (Table 13).

Setting bit D8 (OS_dis_s) to logic [1] disables detection of short-circuits between the channel's output pin and the VPWR pin. The default value [0] enables the feature.

Setting bit D7 (OLON_dis_s) to logic [1] disables detection of OpenLoad in the On state for the selected channel. The default value [0] enables this feature (Table 14).

Setting bit D6 (OLOFF_dis_s) to logic [1] disables detection of OpenLoad in the OFF state. The default value [0] enables the feature, see Table 14.

Table 14. Selection of OpenLoad Detection Features

| OLON_dis_s <br> (D7: On state) | OLOFF_dis_s <br> (D6: Off state) | Selected OpenLoad <br> Detection function |
| :---: | :---: | :---: |
| 0 | 0 | both enabled (default) |
| 0 | 1 | Off state detection disabled |
| 1 | 0 | On state detection disabled |
| 1 | 1 | Both disabled |

Setting bit D5 (DIR_DIS_s) to logic [0] enables direct control of the selected channel. Setting bit D5 to logic [1] disables direct control. In that case, the channel state is determined by the settings of the internal PWM functions.

D4:D3 bits (SR1_s and SR0_s) control the slew rate at turn on and turn off (Table 15). The default value ([00]) corresponds to the medium slew rate. Rising and falling edge slew rates are identical.

Table 15. Slew Rate Selection

| SR1_s (D4) | SR0_s (D3) | Slew Rate |
| :---: | :---: | :---: |
| 0 | 0 | medium (default) |
| 0 | 1 | low |
| 1 | 0 | high |
| 1 | 1 | medium $\mathrm{SR}<\mathrm{SR}<$ high SR |

Delaying a channel's turn-On instant with respect to the other is accomplished by setting bits D2:D0 of the PWMR_s register to the appropriate values. Switch On is delayed by the number of (internal/external) clock periods shown in Table 7. Refer to the section Programmable PWM module.

## ADDRESS $\mathrm{A}_{0} 100$ - OVERCURRENT PROTECTION CONFIGURATION REGISTER (OCR_S)

The contents of the OCR_s registers determines operation of overcurrent, current sensing, and PWM related functions. For each load type (bulb or DC motor), a different kind of overcurrent profile exists (see Overcurrent Protection Profile for Bulb Applications). For lighting mode, the overcurrent profile is defined by three different thresholds each of which is active over a dedicated time slot. These thresholds are called the higher ( $=\mathrm{I}$ (=I OCL) threshold. T̄he DC motor profile only has two thrèsholds (I_Och and I_OcL).

Each threshold can be set to two different values, except I ocl that can be set to three different values (I ocL1, I OCL2, I_OCL3). Setting the low current sense ratio (CSR1) reduces the values of all the overcurrent thresholds by a factor of three. The terminology is defined as follows: I_OCxy_z stands for overcurrent threshold $x$ ( $x=1$ OCH, $I_{\_}$ocm or $\bar{I}_{\text {OCL }}$ ) that can be set to two or three different values, selected by y ( $\mathrm{y}=1,2$, (or 3)). The previously selected current sense ratio ( $z=0$ for CSR0 and $z=1$ for CSR1) further determines the shape of the applicable overcurrent protection profile, see: I_OCH1_0.

Setting bit D8 (HOCR_s) to 0 activates overcurrent level I OCL1, the highest of the 3 levels, regardless the value of the $\overline{\mathrm{D} 0}$ bit. Setting HOCR to 1 activates the medium level I_ocL2 when $\mathrm{DO}=0$, and the lowest level I_ocl3 when D0 $=1$ (Table 20). When overcurrent windows are active, current sensing is not available.

Bit D7 (PR_s) controls which of two divider values are used to create the PWM frequency from the external clock. Setting bit D7 to 1 causes the external clock to be divided by 512. When PR_s $=0$, the divider is 256.

Setting bit D6 (Clock_int_s) activates the internal clock of the selected channel. The default value [0] configures the PWM module to use an external clock signal.

Setting bit D5 (CSNS_ratio_s) to 1 activates the "lowcurrent" current sense ratio CSR1, optimal for measuring currents in the lowest range. The default value [0] activates the "high-current" sensing ratio CSR0 (Table 16).

Table 16. Current Sense Ratio Selection

| CSNS_ratio_s (D5) | Current Sense Ratio |
| :---: | :---: |
| 0 | CRS0 (default) |
| 1 | CRS1 |

The width of the overcurrent protection window(s) is controlled by bits D4 and D3 ( $\mathrm{t}_{\mathrm{OCH}}$ s and $\mathrm{t}_{\mathrm{OCM}} \mathrm{s}$ ), and also depends on the load type configuration as shown in Table 17. (CONF[x]=0: bulb, CONF[x]=1: DC motor).

The lighting profile has two adjacent windows the width of which is compatible with typical bulb inrush current profiles. The width of the first of these windows is either $\mathrm{t}_{\mathrm{OCH} 1}$ or $t_{\mathrm{OCH} 2}$. The width of the second window is either $\mathrm{t}_{\mathrm{OCM} 1 \_\mathrm{L}}$ or $t_{\text {OCM2_L }}$ (see Table 17).

The DC motor profile has one overcurrent window defined by two different thresholds (I_оch and I_OCL) as illustrated by Figure 6. In this case, the maximum overcurrent duration is selected among four values: $\mathrm{t}_{\mathrm{OCM} 1 \_\mathrm{M}}, \mathrm{t}_{\mathrm{OCM} 2 \_\mathrm{M}}, \mathrm{t}_{\mathrm{OCH} 1}$, and $\mathrm{t}_{\mathrm{OCH} 2}$.

Table 17. Dynamic Overcurrent Threshold Activation Times for Bulb -and DC motor profiles

| CONF[x] | $\mathrm{t}_{\text {OCH_s }}(\mathrm{D} 4)$ | $\mathrm{t}_{\text {OCM_s }}(\mathrm{D} 3)$ | Selected threshold activation times |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | $\mathrm{t}_{\mathrm{OCH} 1}$ and $\mathrm{t}_{\text {OCM1_L }}$ |
| 0 | 0 | 1 | $\mathrm{t}_{\mathrm{OCH} 1}$ and $\mathrm{t}_{\mathrm{OCM} 2 \ldots}$ |
| 0 | 1 | 0 | $\mathrm{t}_{\mathrm{OCH2} 2}$ and $\mathrm{t}_{\mathrm{OCM} 1 \_2}$ |
| 0 | 1 | 1 | $\mathrm{t}_{\mathrm{OCH2}}$ and $\mathrm{t}_{\mathrm{OCM} 2 \_}$ |
| 1 | 0 | 0 | tocm1_M |
| 1 | 0 | 1 | tocm2_M |
| 1 | 1 | 0 | $\mathrm{t}_{\mathrm{OCH} 1}$ |
| 1 | 1 | 1 | $\mathrm{t}_{\mathrm{OCH} 2}$ |

Bit D2 (OCH_s) selects the value of the higher (upper) overcurrent threshold among two values. The default value [0] corresponds to the highest value, and [1] to the lowest value (Table 18).

Table 18. OCH Upper Current Threshold Selection

| OCH_s (D2) | I_OCH current threshold |
| :---: | :---: |
| 0 | I_OCH1_s (default) |
| 1 | I_OCH2_s |

Bit D1 (OCM_s) sets the value of the middle overcurrent threshold. The default value [0] corresponds to the highest value, and [1] to the lowest value (Table 19). In DC motor mode, there is no middle overcurrent threshold and the value of this bit has no influence.

Table 19. OCM Current Threshold Selection

| OCM_s (D1) | OCM current threshold |
| :---: | :---: |
| 0 | I_OCM1_s (default) |
| 1 | I_OCM2_s |

Bit D0 (OCL_s) and D8 (HOCR) set the value of the lowest overcurrent threshold, as shown in Table 20.

Table 20. OCL Current Threshold Selection

| HOCR (D8) | OCL_s (bit D0) | Selected OCL current <br> level |
| :---: | :---: | :---: |
| 0 | 0 | I_OCL1_x(default) |
| 0 | 1 | I_OCL1_x |
| 1 | 0 | I_OCL2_x |
| 1 | 1 | I_OCL3_x |

## ADDRESS A $\mathbf{A}^{101-A U T O-R E T R Y ~ R E G I S T E R ~}$ (RETRYR_S)

The RETRYR_s register contents are used to set the different auto-retry options (Auto-retry) and the offset compensation feature of the current sense function.

Setting bit D8 to $1(\mathrm{OFP}=1)$ causes the random offset current to be added to the sensed current (pin CSNS). Setting bit D8 to 0 results in the offset current being subtracted from the sensed current.

Setting D3 and D2 (Table 21) to the appropriate values allows selection of the value of the auto-retry period among four predefined values.

Table 21. Auto-Retry Period

| Auto_period1_s <br> (D3) | Auto_period0_s <br> (D2) | Retry Period |
| :---: | :---: | :---: |
| 0 | 0 | $\mathrm{t}_{\text {AUTO_00 }}$ (default) |
| 0 | 1 | $\mathrm{t}_{\text {AUTO_01 }}$ |
| 1 | 0 | $\mathrm{t}_{\text {AUTO_10 }}$ |
| 1 | 1 | $\mathrm{t}_{\text {AUTO_11 }}$ |

Setting bit D1 to 1 (RETRY_unlimited_s = 1) results in an unlimited number of auto retries, provided the auto-retry function wasn't disabled.

Setting bit D1 to 0 (RETRY_unlimited_s = 0) limits the amount of auto retries to 16 (see Amount Of Auto-retries). The value of the counter neither resets after delatching, nor when the fault disappears.

Setting bit DO (retry_s) enables or disable auto-retry, accordingly to setting of the CONF pin.

For CONF $[x]=0$ (Lighting profile configured), setting retry_s = 1 disables auto-retry. The default value [0] enables it.

For CONF[x] = 1 (DC motor), setting retry_s = 1 enables auto-retry. The default value [0] disables it.

Setting bit D4 to 0 (CONF_SPI_s = 0) configures the overcurrent profile as the CONF pin.

Setting bit D4 to 1 (CONF_SPI_s = 1) configures the overcurrent profile as the opposite of the CONF pin.

## ADDRESS 0110—GLOBAL CONFIGURATION REGISTER (GCR)

The GCR register is used to activate various functions and diagnostic functions Table 11.

Setting bits D8 = 1 and D7 = 1 of the GCR register (PWM_en_1 and PWM_en_0) activates the internal PWM function of both channels simultaneously according to the values of duty cycle and turn-on delays in the PWMR_s and CONFR_s registers (Table 6). However, this option should never be used to drive channels in parallel. To increase the load current capability, the instructions in the section Parallel Operation should be followed.

Setting bit D6 sets parallel mode (improved switching synchronization between both channels). Only configuration and diagnostic information of bank $0\left(\mathrm{~A}_{0}=0\right)$ is available in this setting (see Parallel Operation).

Setting Bit D5 (T_H_en = 1) activates Track \& Hold current sensing mode. When T\&H is activated, the value of the channel's load current is kept available after turn-off.

Setting bit D4 (WD_dis = 1) disables the SPI watchdog function. A logic [0] enables the SPI watchdog.

Setting bit D3 ( $\mathrm{V}_{\text {DD_FAIL_EN }}=1$ ) enables or disables the $V_{D D}$ failure detection. When enabled, the device enters Failsafe mode after $\mathrm{V}_{\mathrm{DD}}<\mathrm{V}_{\mathrm{DD} \text { (FAIL) }}$.

Bits D6 (parallel bit), D2 and D1 set the different (current) sensing options. The CSNS pin outputs a scaled value of the selected channel's load current, the sum of both currents or the die temperature, according to the values in Table 22. When the highest overcurrent range is selected (bit D8 of the OCR register, HOCR = 0), the device's CSNS pin only outputs scaled values of a single channel's load current.

Table 22. Current Sense Pin Functionality Selection

| D8 | D6 | D2 | D1 | Activated Function at CSNS Pin |
| :---: | :---: | :---: | :---: | :--- |
| x | x | 0 | 0 | disabled |
| 0 | x | 0 | 1 | current sensing on channel 0 |
| 0 | x | 1 | 0 | current sensing on channel 1 |
| 0 | x | 1 | 1 | temperature sensing |
| 1 | 0 | 0 | 1 | current sensing on channel 0 |
| 1 | x | 1 | 0 | current sensing on channel 1 |
| 1 | x | 1 | 1 | temperature |
| 1 | 1 | 0 | 1 | current sensing summed currents of <br> channels 0 and 1 |

Setting bit D0 (OV_dis = 1 of the GCR reg.) disables overvoltage protection. Setting this bit to [0] (default), enables it.

## ADDRESS $\mathrm{A}_{\mathbf{0}} 111$ - CALIBRATION REGISTER (CALR_S)

The internal clock frequency of both channels can be calibrated independently. Setting the appropriate calibration
word in the CALR_s register (Table 11) puts the device in calibration mode. The default switching frequency is 400 Hz , but can be changed by applying a specific calibration procedure. See Internal Clock \& Internal PWM (Clock_int_s bit = 1).

## SO REGISTER ADDRESSING

The device has two register banks, each of which has five channel-specific SO registers containing the channel's configuration and diagnostics status (Table 12). These registers are FAULTR_s, PWMR_s, CONFR_s, OCR_s, and RETRYR_s.

Global fault and diagnostic information are contained in the following common SO-registers: STATR, GCR, and DIAGR. All the SO registers can be addressed by setting the appropriate bits in the SI-STATR_s register (bits D13, D2, D1, D0). The value of the bit D13 determines which register bank is addressed (bank 0 or 1). Data is made available the next cycle after register addressing.

The output status register correctly reflects the contents of the addressed SO register as long as CSB is low, except when the data from the previous SPI cycle was invalid. In this case, the device outputs the contents of the last successfully addressed SO register.

## SERIAL OUTPUT REGISTER ASSIGNMENT

The output register that is shifted out through the SO pin is previously addressed by bits D13, D2, D1, and D0 of the STATR_s SI register (Table 11). Table 12 gives the functional assignment (OD15:OD0) of each of the thirteen SO register bits, preceded by the address of the SI STATR_s required to address it.

- Bit OD15 (MSB) reports the state of the watchdog bit from the previously clocked-in SPI message.
- Bit OD14 (PF, active 1) reports an eventual parity error on the previously transferred SI register contents.
- Bits OD13:OD10 echo the state of bits D13, D2, D1, and D0 (SOA3: SOA0) of the previously received SI word.
- Bit OD9: Normal mode (NM) reports the device state. In Normal Mode, NM = 1.
- Bits OD8:OD0 are the contents of the selected SO register (addressed by bit D13 and bits D2: D0 of the previous SI STATR register).


## PREVIOUS ADDRESS SOA : SOA $_{\mathbf{0}}=\mathbf{0 0 0 0}$ (STATR)

When bits SOA3 ...SOA0 of the previously received SI STATR_s register $=0000$, the SO STATR register is addressed. Bits OD8:OD0 contain the relevant channel information: Faults, channel state, and supply voltage errors.

- Bits OD8: OD6 report failures common to both channels
- Bit OD8 = OV = 1: overvoltage fault
- Bit OD7 = UV = 1: undervoltage fault
- Bit OD6 = POR = 1: power-on reset (POR) has occurred

Power-ON-Reset occurs when $\mathrm{V}_{\mathrm{PWR}}<\mathrm{V}_{\text {SUPPLY(POR) }}$. The OV, UV, and POR bits can be reset by reading the STATR register.

Bits OD5: OD4 ( $\mathrm{R}_{\text {full }}$ ) of the STATR register are set to logic [1] when the auto-retry counter of the corresponding channel is full. These bits are automatically cleared by resetting the corresponding auto-retry counter (see Reset of the Auto-retry Counter)

Bits OD3 (FAULT1) and OD2 (FAULT0) are set to logic [1] when channel-specific (non-generic) faults are detected:
FAULTs = OC_s + SC_s + OT_s + OS_s + OLOFF_s + OLON_s.

The FAULTs bit can be reset by reading out the common STATR register or the individual FAULTR_s register (provided the fault has disappeared).

Bits OD1: OD0 (OUT1 and OUT0) report the channel's switching state (On/Off) in real time, based on $\mathrm{V}_{\text {HS_TH }}$ measurements.

## PREVIOUS ADDRESS SOA : $_{3}$ SOA $_{0}=$ A $_{0} 001$ (FAULTR_S)

Bit OD8 of both Fault registers (FAULTR_s) is set simultaneously when the overtemperature prewarning (OTW) condition occurs, but the channels are not switched off (temperature of the common GND pin (\#14)> $\mathrm{T}_{\text {OTWAR }}$ ).

Reading either FAULT register clears both OTW bits.
Bits OD5: OD0 of the Fault register (FAULTR_s) report the faults that occurred on the channel previously selected by bit SOA3 = A ${ }_{0}$ (Table 13).

- bit ODO = OC_s: overcurrent fault on channel s,
- bit OD1 = SC_s: severe short-circuit on channel s,
- bit OD3 = OS_s: output shorted to $\mathrm{V}_{\text {PWR }}$ on channel s,
- bit OD4 = OLOFF_s: open load in OFF state on channel s,
- bit OD5 = OLON_s: open load in ON state on channel s.
(The threshold value above which this fault is triggered depends on the selected current sense ratio; for CSR0 @ 500 mA typ. and for CSR1 @ 7.0 mA typ.).
The Fault Status pin ( $\overline{\mathrm{FS}}$ ) is set to 0 (active Low) upon occurrence of any of the above mentioned faults. Latched faults can only be delatched by the procedure described in Fault Delatching.

The FAULTR_s register is reset when it is read out, provided that the failure cause has disappeared and latched faults have been delatched.

## PREVIOUS ADDRESS SOA $_{3}$ : SOA $_{0}=\mathrm{A}_{\mathbf{0}} \mathbf{0 1 0}$ (PWMR_S)

The device outputs the contents of the addressed PWMR_s register ( $A_{0}=0$ for bank 0 and $A_{0}=1$ for bank 1 ).

## PREVIOUS ADDRESS SOA $_{3}$ : SOA $_{0}=$ A $_{0} 011$ (CONFR_S)

The device outputs the contents of the addressed CONFR_s register ( $\mathrm{A}_{0}=0$ for bank 0 and $\mathrm{A}_{0}=1$ for bank 1 ).

## PREVIOUS ADDRESS SOA $_{3}:$ SOA $_{0}=\mathrm{A}_{0} 100$ (OCR_S)

The device outputs the contents of the addressed OCR_s register $\left(A_{0}=0\right.$ for bank 0 and $A_{0}=1$ for bank 1 ).

## PREVIOUS ADDRESS SOA $_{3}$ : SOA $_{0}=\mathrm{A}_{0} 101$ (RETRYR_S)

The device outputs the contents of the addressed RETRYR_s register ( $A_{0}=0$ for bank 0 and $A_{0}=1$ for bank 1 ).

Bit OD8 contains the value of the OFP bit (offset positive), used for current sense offset compensation. Bits OD7: OD4 contain the real time value of the auto-retry counter. When these bits contain [0000], either auto-retry has not been enabled or Auto-retry did not occur.

## PREVIOUS ADDRESS SOA $_{3}$ : SOA $_{0}=0110$ (GCR)

The device outputs the contents of the General Configuration Register (GCR) common to both channels.

## PREVIOUS ADDRESS SOA $_{3}:$ SOA $_{0}=0111$ (DIAGR_S)

Bit OD8 ( Ch. $1=$ CONF1) and bit OD7 ( Ch. $0=$ CONF0) of the DIAGR_s register contain the values of the channels' configuration bits ( $0=$ bulb, $1=\mathrm{DC}$ motor)

Bits OD6:OD5 contain the Product Identification (ID) number, equal to 10 for the present dual $6.0 \mathrm{~m} \Omega$ product.

Bits OD4:OD3 report the logic state of the direct inputs $\mathrm{IN}[1: 0]$ in real time ( $1=\mathrm{On}, 0=\mathrm{OFF}$ ), $\mathrm{OD} 4=\mathrm{Ch} .1$, OD3 = Ch. 0.

Bit OD2 reports a logic [1] in case an external clock error occurred (if an external clock was selected by Clock_int $=0$ )

Bit OD1:OD0 report logic [1] in case a calibration failure occurred during calibration of a channel's internal clock period.

## TYPICAL APPLICATIONS

Figure 21 shows the electrical circuit of a typical industrial application. A 70 W lamp and 120 W DC motor are driven. As an example, an external circuit is added that takes over load

control in case Fail-safe mode is activated (FSOB goes low). This circuit allows keeping full control of both channels in case of SPI failure.


Figure 21. Typical Application with Two Different Load Types


Figure 22. Two Channels in Parallel / Recommended External Current Sense Circuit

## PACKAGING

## SOLDERING INFORMATION

The 06XSD200 is packaged in a surface mount power package (PQFN), intended to be soldered directly on the printed circuit board.

The maximum peak temperature during the soldering process should not exceed $260^{\circ} \mathrm{C}$ for 10 seconds maximum duration.

The AN2467 provides guidelines for Printed Circuit Board design and assembly.

## MARKING INFORMATION

The device is identified by the part number: 06XSD200.
Device markings indicate information on the week and year of manufacturing. The date is coded with the last four characters of the nine character build information
code (e.g. "CTKAH0929"). The date is coded as four numerical digits where the first two digits indicate the year and the last two digits indicate the week. For instance, the date code "0929" indicates the 29th week of the year 2009.

## PACKAGE MECHANICAL DIMENSIONS

Package dimensions are provided in package drawings. To find the most current package outline drawing, go to
www.freescale.com and perform a keyword search for the drawing's document number.

| Package | Suffix | Package Outline Drawing Number |
| :---: | :---: | :---: |
| $23-P i n$ PQFN | FK | 98 ASA00428D |




FK SUFFIX
23-PIN PQFN
98ASA00428D
ISSUE B



FK SUFFIX
23-PIN PQFN
98ASA00428D
ISSUE B


DETAIL H



THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL / SPECIFIC REQUIREMENTS.

| (c) | FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |  | PRINT VERSION NOT TO SCALE |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TITLE: | $\begin{gathered} \text { PQFN, } \\ 12 \times 12 \times 2.1, \quad 0.9 \text { PITCH, } 23 \text { TERMINAL } \end{gathered}$ |  | DOCU | NO: 98ASAOO428D | REV: B |
|  |  |  | CASE | BER: 2060-01 | 08 JUN 2012 |
|  |  |  | STAN | NON-JEDEC |  |

FK SUFFIX
23-PIN PQFN
98ASA00428D
ISSUE B


## PCB DESIGN GUIDELINES - SOLDER MASK OPENING PATTERN 2

THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL / SPECIFIC REQUIREMENTS.



## PCB CU GUIDELINES - I/O PADS \& SOLDERABLE AREAS

THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL / SPECIFIC REQUIREMENTS.

| (C) FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | PRINT VERSION NOT TO SCALE |  |
| :---: | :---: | :---: | :---: |
| TITLE: |  | DOCUMENT NO: 98ASA004280 | REV: B |
|  |  | CASE NUMBER: 2060-01 | 08 JUN 2012 |
|  |  | STANDARD: NON-JEDEC |  |
| FK SUFFIX 23-PIN PQFN 98ASA00428D ISSUE B |  |  |  |



SOLDER PASTE STENCIL GUIDELINES
THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL / SPECIFIC REQUIREMENTS.

|  | FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |  | PRINT VERSION NOT TO SCALE |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TITLE: | PQFN, <br> $12 \times 12 \times 2.1,0.9$ PITCH, 23 TERMINAL |  | DOCUM | NO: 98ASA00428D | REV: B |  |
|  |  |  | CASE | BER: 2060-01 | 08 JUN | 2012 |
|  |  |  | STAND | NON-JEDEC |  |  |

## FK SUFFIX <br> 23-PIN PQFN 98ASA00428D ISSUE B

NOTES:

1. ALL DIMENSIONS ARE IN MILLIMETERS.
2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.

Freesca
3. THE COMPLETE JEDEC DESIGNATOR FOR THIS PACKAGE IS: HF-PQFP-N.

## REVISION HISTORY

| REVISION | DATE | DESCRIPTION OF CHANGES |
| :---: | :---: | :---: |
| 1.0 | 7/2013 | - Initial Release based on the MC06XS4200 data sheet |
| 2.0 | 9/2013 | - Added note for Operating Temperature ${ }^{(6)}$ |
| 3.0 | 12/2013 | - Updated reverse voltage value in Table 2, Maximum Ratings on page 6 <br> - Updated single $\mathrm{E}_{\mathrm{CL}[0: 1] \text { SING }}$ measurement conditions and value in Table 2, Maximum Ratings on page 6 <br> - Deleted $\mathrm{E}_{\mathrm{CL}[0: 1] \text { REP1 }}$ and $\mathrm{E}_{\mathrm{CL} \text { [0:1]_REP2 }}$ values <br> - Updated I Iout_LEAK value at 24 V and added value at 36 V in Table 3 , Static Electrical Characteristics on page 9 <br> - Updated I_LOAD_ERR_SYs in Table 3, Static Electrical Characteristics on page 10 <br> - Updated $\mathrm{V}_{\mathrm{CL}}$ values in Table 3, Static Electrical Characteristics on page 13 <br> - Updated section Overcurrent Detection on Resistive and Inductive Loads 32 <br> - Updated RETRY_s register in Table 11, Serial Input register Addresses and Function Assignment by adding CONF_SPI_s bit |

## $\checkmark$ RoHS

## How to Reach Us:

## Home Page:

freescale.com
Web Support:
freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products.
There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. \& Tm. Off.SMARTMOS is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners
© 2013 Freescale Semiconductor, Inc.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Power Switch ICs - Power Distribution category:

## Click to view products by NXP manufacturer:

Other Similar products are found below :
TCK111G,LF(S FPF1018 DS1222 TCK2065G,LF SZNCP3712ASNT3G MIC2033-05BYMT-T5 MIC2033-12AYMT-T5 MIC2033-05BYM6-T5 SLG5NT1437VTR SZNCP3712ASNT1G DML1008LDS-7 KTS1670EDA-TR KTS1640QGDV-TR KTS1641QGDV-TR NCV459MNWTBG FPF2260ATMX U6513A MIC2012YM-TR NCP45780IMN24RTWG AP22953CW12-7 MAX14919AUP+T MAX14919ATP+ KTS1697AEOAB-TR TCK207AN,LF BD2227G-LBTR TCK126BG,LF XC8111AAA010R-G MPQ5072GG-AEC1-P TCK128BG,LF XC8110AA018R-G XC8110AA010R-G XC8111AA018R-G MC33882PEP TPS2104DBVR MIC2098-1YMT-TR MIC94062YMT TR MP6231DN-LF MIC2015-1.2YM6 TR MIC2075-2YM MIC94068YML-TR SIP32461DB-T2-GE1 NCP335FCT2G TCK105G,LF(S AP2411S-13 AP2151DSG-13 AP2172MPG-13 MIC94094YC6-TR MIC94093YC6-TR MIC94064YC6-TR MIC94061YMT-TR

