# Fully integrated octal valve controller system on chip

The SB0800 device is a valves and pump controller system designed for use in harsh industrial environments.

It has eight high-current low-side drivers for use with solenoid valves, and highside gate drivers for use with controlling two external N-channel MOSFETs, for DC motor and a master relay for solenoid coils. Alongside this, the SB0800 has three analog to digital converters, plus a low-side driver allowing drive resistive charges. The SB0800 boosts an internal charge pump, permitting the high-side drivers to use inexpensive N-channel MOSFETs. The digital I/O pins can be configured for both 5.0 V and 3.3 V levels for easy connection to any microprocessor. The SB0800 uses standard SPI protocol communication.

The SB0800 is a perfect solution for hydraulic and pneumatic applications. This device is powered by SMARTMOS technology.

#### Features

- Operating voltage 6.0 V to 36 V
- · Eight valves control
  - · Four current regulated valves up to 2.25 A (5.0 kHz)
  - Four PWMed valves up to 5.0 A (5.0 kHz)
- · High-side predriver for valves protection
- · Pump motor predriver up to 500 Hz PWM
- 16-bit SPI interface with watchdog
- Three 10-bit ADC channels
- High-side driver for general purpose (R\_{DS(on)} 1.0  $\Omega)$
- Low-side driver for resistive charge ( $R_{DS(on)}$  14.0  $\Omega$ )
- Die temperature warning
- Supervision



### Applications

Industrial Controller

- Spot Welding
- Fluid CoatingTemperature Control
- Brake Pressure
- Laser Cutting
- Bottle Moulding
- Filling Pressure
- 3D Printer
- Oxygen Concentrator
- Medical test equipment

- Dialysis machines
- Blood pressure
- Soda dispensers
- Heavy equipment and construction machinery
- Fork lifts
- Water control system for irrigation (connected to farm tractor)
- Food control in animal farm



Figure 1. SB0800 simplified 5.0 V application diagram

\* This document contains certain information on a new product.

Specifications and information herein are subject to change without notice.

© 2016 NXP B.V.



## 1 Orderable parts

This section describes the part numbers available to be purchased along with their differences. Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to <a href="http://www.nxp.com">http://www.nxp.com</a> and perform a part number search for the following device numbers.

#### Table 1. Orderable part variations

| Part number                    | Temperature (T <sub>A</sub> ) | Package             | Description                                                                                                                                                                                                                                               | Notes |
|--------------------------------|-------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 34SB0800 octal valves and pump | o controller system on chip   | for industrial      |                                                                                                                                                                                                                                                           |       |
| MC34SB0800AE                   | -40 °C to 125 °C              | 10 x 10, 64 LQFP-EP | <ul> <li>Four PWMed valve controls and four<br/>current regulated valve controls</li> <li>Safe switch control</li> <li>Pump motor control up to 500 Hz</li> <li>High-side driver for general purpose</li> <li>Low-side FET for resistive loads</li> </ul> | (1)   |

Notes

1. To order parts in Tape & Reel, add the R2 suffix to the part number.

## **Table of Contents**

| 1 | Orderable parts                          |    |
|---|------------------------------------------|----|
| 2 | Internal block diagram                   | 4  |
| 3 | Pin connections                          | 5  |
|   | 3.1 Pinout diagram                       | 5  |
|   | 3.2 Pin definitions                      | 6  |
| 4 | General product characteristics          | 8  |
|   | 4.1 Maximum ratings                      | 8  |
|   | 4.2 Operating conditions                 | 9  |
|   | 4.3 Supply currents                      | 0  |
|   | 4.4 Thermal ratings                      | 0  |
|   | 4.5 Logical inputs and outputs           | 1  |
| 5 | General description                      | 2  |
|   | 5.1 Block diagram                        | 2  |
|   | 5.2 Functional description               | 2  |
|   | 5.3 Features                             | 2  |
| 6 | Functional block description             | 4  |
|   | 6.1 Error handling                       | 4  |
|   | 6.2 High-side driver                     | 6  |
|   | 6.3 Pump motor pre-driver                | 7  |
|   | 6.4 Low-side driver                      | 9  |
|   | 6.5 Low-side driver for resistive load 2 | :4 |
|   | 6.6 Analog to digital converter (x3ch) 2 | :6 |
|   | 6.7 High-side                            | :7 |
|   | 6.8 Monitoring module                    | :9 |
|   | 6.9 Supervision                          | 1  |
|   | 6.10 SPI and data register               | 7  |
| 7 | Typical applications                     | 2  |
|   | 7.1 Application diagrams                 |    |
| 8 | Packaging                                | 3  |
|   | 8.1 Package mechanical dimensions        |    |
| 9 | Revision history                         | 7  |

## 2 Internal block diagram



Figure 2. SB0800 simplified internal block diagram

## 3 Pin connections

## 3.1 Pinout diagram



Figure 3. SB0800 64-pin LQFP-EP pinout diagram

## 3.2 Pin definitions

### Table 2. SB0800 pin definitions

| Pin<br>number         | Pin name | Pin function                                         | Definition                                                                            | DOSV =<br>5.0 V | DOSV =<br>3.3 V | Notes |
|-----------------------|----------|------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------|-----------------|-------|
| 1                     | RSTB     | Reset                                                | Reset PIN                                                                             | external        | pull-up         |       |
| 2                     | GND_P0   | Supply                                               | Power Ground 0 <sup>(4)</sup>                                                         | no              | no              |       |
| 4                     | GND_P1   | Supply                                               | Power Ground 1                                                                        | no              | no              | (4)   |
| 5, 6                  | LSD1     | Low-side Driver for Current Regulated & PWMed Valves | Open Drain Output for Low-side Driver 1                                               | no              | no              | (2)   |
| 7, 8                  | LSD2     | Low-side Driver for Current Regulated & PWMed Valves | Open Drain Output for Low-side Driver 2                                               | no              | no              | (2)   |
| 9, 10                 | LSD3     | Low-side Driver for Current Regulated & PWMed Valves | Open Drain Output for Low-side Driver 3                                               | no              | no              | (2)   |
| 11, 12                | LSD4     | Low-side Driver for Current Regulated & PWMed Valves | Open Drain Output for Low-side Driver 4                                               | no              | no              | (2)   |
| 13                    | GND_P2   | Supply                                               | Power Ground 2                                                                        | no              | no              | (4)   |
| 14                    | SCLK     | SPI                                                  | SPI Interface Clock Input                                                             | no              | no              |       |
| 15                    | SI       | SPI                                                  | SPI Interface Digital Input                                                           | no              | no              |       |
| 16                    | CSB      | SPI                                                  | SPI Interface Chip Interface                                                          | no              | no              |       |
| 18                    | LD       | Low-side Driver                                      | Open Drain Output for Low-side                                                        | no              | no              |       |
| 24                    | CP       | Charge Pump                                          | Charge Pump Output. For internal use, connect a storage capacitor of > 68 nF to VPWR. | no              | no              |       |
| 25                    | VPWR     | Supply                                               | Supply PIN connect to battery through reverse diode                                   | no              | no              |       |
| 26                    | HS       | High-side Driver for General Purpose (optional)      | High-side driver for general purpose                                                  | no              | no              |       |
| 28                    | PD_G     | Motor Pump Driver                                    | Gate Output to Control Pump Motor FET<br>Connect to gate of external pump motor FET   | no              | no              |       |
| 29                    | PD_S     | Motor Pump Driver                                    | Source Feedback Pump Motor FET<br>Connect to source of external pump motor FET        | no              | no              |       |
| 30                    | PD_D     | Motor Pump Driver                                    | Drain Feedback Pump Motor FET<br>Connect to drain of external pump motor FET          | no              | no              |       |
| 31                    | HD_G     | High-side Driver for Valve's Fail-safe<br>FET        | Gate Output to Control High-side FET<br>Connect to gate of external pump motor FET    | no              | no              |       |
| 32                    | HD_S     | High-side Driver for Valve's Fail-safe<br>FET        | Source Feedback High-side FET<br>Connect to source of external High-side FET          | no              | no              |       |
| 33                    | HD_D     | High-side Driver for Valve's Fail-safe<br>FET        | Drain Feedback High-side FET<br>Connect to drain of external High-side FET            | no              | no              |       |
| 37                    | GND_P3   | Supply                                               | Power Ground 3                                                                        | no              | no              | (4)   |
| 38, 39 <sup>(2)</sup> | LSD8     | Low-side Driver for PWMed Valves                     | Open Drain Output for Low-side Driver 8                                               | no              | no              |       |
| 40, 41 <sup>(2)</sup> | LSD7     | Low-side Driver for PWMed Valves                     | Open Drain Output for Low-side Driver 7                                               | no no           |                 |       |
| 42, 43 <sup>(2)</sup> | LSD6     | Low-side Driver for PWMed Valves                     | Open Drain Output for Low-side Driver 6                                               | no no           |                 |       |
| 44, 45 <sup>(2)</sup> | LSD5     | Low-side Driver for PWMed Valves                     | Open Drain Output for Low-side Driver 5                                               | no              | no              |       |
| 46                    | GND P4   | Supply                                               | Power Ground 4                                                                        | no no           |                 | (4)   |
| 48                    | ADIN3    | ADC                                                  | Analog to Digital Input 3                                                             | no              | no              |       |

#### Table 2. SB0800 pin definitions (continued)

| Pin<br>number                            | Pin name | Pin function      | Definition                                               | DOSV =<br>5.0 V | DOSV =<br>3.3 V | Notes |
|------------------------------------------|----------|-------------------|----------------------------------------------------------|-----------------|-----------------|-------|
| 49                                       | ADIN2    | ADC               | Analog to Digital Input 2                                | no              | no              |       |
| 50                                       | ADIN1    | ADC               | Analog to Digital Input 1                                | no              | no              |       |
| 51                                       | GND_A    | Supply            | Analog Ground                                            | no              | no              |       |
| 52                                       | VINT_A   | Internal Function | 2.5 V internal supply for analog                         | no              | no              | (2)   |
| 53                                       | VINT_D   | Internal Function | 2.5 V internal supply for digital                        | no              | no              | (2)   |
| 54                                       | GND_D    | Supply            | Digital Ground                                           | no              | no              |       |
| 55                                       | VCC5     | Supply            | 5.0 V Supply PIN                                         | 5V              | 5V              |       |
| 56                                       | DOSV     | Supply            | Digital Output Voltage Supply, DOSV under voltage reset  | 5V              | 3.3V            |       |
| 57                                       | SO       | SPI               | SPI Interface Digital Output                             | DOS             | / bias          |       |
| 64                                       | P53_CFG  | Supply            | Input to select output voltage at DOSV (5.0 V/<br>3.3 V) | no              | no              |       |
| 20, 21, 22,<br>23, 58, 59,<br>60, 61, 62 | NC       | Not connected     | Pin used for production tests and must not be no no      |                 | no              |       |
| 3, 17, 19,<br>27, 34, 35,<br>36, 47, 63  | NC       | Not connected     | Pin used for production tests and must be grounded       | no              | no              |       |
| Exposed<br>pad                           | GND_P5   | Supply            | Power Ground 5                                           | no              | no              | (4)   |

Notes

2. Pins must be shorted together

3. 220 nF/10 V capacitor needed

4. All GND\_Px pins must be shorted together at the PCB level.

## 4 General product characteristics

## 4.1 Maximum ratings

#### Table 3. Maximum ratings

Voltage parameters are absolute voltages referenced to GND\_A, GND\_D and flag (tied together internally). Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol               | Description (rating)                        | Min.                             | Max.                           | Unit | Notes |
|----------------------|---------------------------------------------|----------------------------------|--------------------------------|------|-------|
| Supply               |                                             |                                  | 1                              |      |       |
| V <sub>VPWR</sub>    | Analog Power supply voltage                 | -0.3                             | 40                             | V    |       |
| V <sub>DOSV</sub>    | Digital Output Supply Voltage               | -0.3                             | 7.0                            | V    |       |
| V <sub>P53_CFG</sub> | Selection of 5.0 V or 3.3 V for the digital | -0.3                             | 7.0                            | V    |       |
| V <sub>VCC5</sub>    | Digital power supply voltage                | -0.3                             | 7.0                            | V    |       |
| $V_{GND_A}$          | Ground analog                               | -0.3                             | 0.3                            | V    |       |
| $V_{GND_D}$          | Ground digital                              | -0.3                             | 0.3                            | V    |       |
| $V_{GND_P}$          | Ground exposed pad                          | -0.3                             | 0.3                            | V    |       |
| nternal functior     | 1                                           |                                  | 1                              |      |       |
| V <sub>VINT_A</sub>  | Internal regulator analog power supply      | -0.3                             | 3.0                            | V    |       |
| $V_{VINT_D}$         | Internal regulator digital power supply     | -0.3                             | 3.0                            | V    |       |
| Charge pump          |                                             |                                  | 1                              |      |       |
| V <sub>CP</sub>      | Internal charge pump                        | -0.3 or<br>V <sub>PWR</sub> -0.3 | V <sub>PWR</sub> +15           | V    |       |
| ligh-side driver     | for general purpose                         |                                  | 1                              |      |       |
| V <sub>HS</sub>      | High-side driver                            | -0.3                             | 40 or V <sub>PWR</sub><br>+0.3 | V    |       |
| ligh-side driver     | for valve's fail-safe FET                   |                                  |                                |      |       |
| $V_{HD_G}$           | Gate of the high-side predriver             | -20                              | 55                             | V    |       |
| $V_{HD_S}$           | Source of the high-side predriver           | -0.3                             | 40                             | V    |       |
| $V_{HD_D}$           | Drain of the high-side predriver            | -0.3                             | 40                             | V    |       |
| Notor pump driv      | ver                                         |                                  |                                |      |       |
| V <sub>PD_G</sub>    | Gate of the Motor Pump predriver            | -0.3                             | 55                             | V    |       |
| V <sub>PD_S</sub>    | Source of the Motor Pump predriver          | -0.3                             | 40                             | V    |       |
| V <sub>PD_D</sub>    | Drain of the Motor Pump predriver           | -0.3                             | 40                             | V    |       |
| Reset                |                                             | I                                |                                |      |       |
| V <sub>RSTB</sub>    | Reset pin                                   | -0.3                             | 7.0                            | V    |       |
| A to D converte      | r                                           | I                                | 11                             |      |       |
| V <sub>ADINx</sub>   | Input analog to digital                     | -0.3                             | 7.0                            | V    |       |
|                      | ł                                           | L                                |                                |      |       |

#### Table 3. Maximum ratings (continued)

Voltage parameters are absolute voltages referenced to GND\_A, GND\_D and flag (tied together internally). Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol                 | Description (rating)                                                  | Min.    | Max.         | Unit | Notes |
|------------------------|-----------------------------------------------------------------------|---------|--------------|------|-------|
| SPI                    |                                                                       |         |              |      | •     |
| V <sub>SO</sub>        | Serial peripheral interface slave output                              | -0.3    | DOSV +0.3    | V    |       |
| V <sub>SI</sub>        | Serial peripheral interface slave input                               | -0.3    | 7.0          | V    |       |
| V <sub>CSB</sub>       | Serial peripheral interface chip select                               | -0.3    | 7.0          | V    |       |
| V <sub>SCLK</sub>      | Serial peripheral interface clock                                     | -0.3    | 7.0          | V    |       |
| Low-side driver        | for valves (LSD1-8)                                                   |         |              |      |       |
| V <sub>LSDx</sub>      | Low-side driver for valves                                            | Table_  | active clamp |      |       |
| Low-side driver        |                                                                       | •       |              |      | 1     |
| $V_{LD}$               | Low-side driver                                                       | -100 mA | 40           | V    |       |
| Energy capabilit       | y .                                                                   | ·       |              |      | •     |
| E <sub>LSD1-4</sub>    | Energy capability (EAR) at 125 °C<br>• LSD1—4, with 20 mH load        | _       | 30           | mJ   |       |
| E <sub>LSD5—8</sub>    | Energy capability (EAR) at 125 °C<br>• LSD5—8, with 20 mH load        | _       | 40           | mJ   |       |
| E <sub>HS</sub>        | Energy capability (EAR) at 125 °C<br>• HS, with 20 mH load            | _       | 13           | mJ   |       |
| Currents               |                                                                       | ·       |              |      |       |
| I <sub>LSDX(POS)</sub> | Drain continuous current; during on state <ul> <li>LSDx</li> </ul>    | _       | 5.0          | А    |       |
| I <sub>LSDX(NEG)</sub> | Maximum negative current for 5.0 ms without being destroyed<br>• LSDx | -6.0    | _            | А    |       |
| I <sub>DIG</sub>       | Input current<br>• P53_CFG, SI, CSB, SCLK, RSTB                       | -20     | 20           | mA   |       |

### 4.2 Operating conditions

This section describes the operating conditions and the current consumptions. Conditions apply to all the following data, unless otherwise noted.

#### Table 4. Operating conditions

Voltage parameters are absolute voltages referenced to GND. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol            | Description (rating)                                                                                                   | Min. | Тур. | Max. | Unit | Notes |
|-------------------|------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| V <sub>PWR</sub>  | <ul><li>Functional operating supply voltage. Device is fully functional.</li><li>All features are operating</li></ul>  | 6.0  | _    | 36   | V    |       |
| V <sub>CC5</sub>  | <ul><li>Functional operating supply voltage. Device is fully functional.</li><li>All features are operating.</li></ul> | 4.75 | _    | 5.25 | V    |       |
| V <sub>DOSV</sub> | <ul><li>Functional operating supply voltage. Device is fully functional.</li><li>All features are operating.</li></ul> | 3.13 | _    | 5.25 | V    |       |

#### **Supply currents** 4.3

This section describes the operating conditions and the current consumptions. Conditions apply to all the following data, unless otherwise noted.

#### Table 5. Supply currents

Characteristics noted under conditions 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  36 V, 4.75 V  $\leq$  V<sub>CC5</sub>  $\leq$  5.25 V, 3.13 V  $\leq$  V<sub>DOSV</sub>  $\leq$  5.25 V, -40 °C  $\leq$  T<sub>J</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Symbol                    | Description (rating)                                            | Min. | Тур.     | Max.     | Unit | Notes |
|---------------------------|-----------------------------------------------------------------|------|----------|----------|------|-------|
| VPWR current consumptions |                                                                 |      | <u>.</u> | <u>.</u> |      | +     |
| I <sub>QVPWR</sub>        | Quiescent current of VPWR measured at 36 V, $V_{CC5}$ = 0 V     | —    | —        | 30       | μA   |       |
| I <sub>VPWR</sub>         | Current of VPWR in operating mode, $V_{CC5}$ = 5.0 V            | —    | 20       | —        | mA   |       |
| VCC5 current co           | sumptions                                                       |      |          |          |      |       |
| I <sub>VCC5</sub>         | Current of VCC5 pin in operating mode (SPI frequency at 10 MHz) | —    | 10       | —        | mA   |       |
| DOSV current co           | DOSV current consumptions                                       |      |          |          |      |       |
| I <sub>DOSV</sub>         | Current of DOSV pin in operating mode (SPI frequency at 10 MHz) | —    | —        | 10       | mA   |       |

#### **Thermal ratings** 4.4

#### Table 6. Thermal data

| Symbol            | Description (rating)                                                                    | Min. | Тур. | Max.   | Unit | Notes  |
|-------------------|-----------------------------------------------------------------------------------------|------|------|--------|------|--------|
| TJ                | Operational junction Temperature                                                        | -40  | —    | 150    | °C   |        |
| T <sub>STG</sub>  | Storage Temperature                                                                     | -65  | —    | 150    | °C   |        |
| R <sub>θJC</sub>  | $R\theta JC,$ Thermal Resistance, Junction to Case (Package exposed pad) - Steady state | _    | _    | 2.0    | °C/W |        |
| T <sub>PPRT</sub> | Peak Package Reflow Temperature During Reflow                                           | —    | —    | Note 7 | °C   | (5)(6) |

Notes

Lead soldering temperature limit is for 10 seconds maximum duration. Lead soldering can be done twice. Device must be delivered in dry pack. 5.

NXP's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and 6. Moisture Sensitivity Levels (MSL), Go to www.nxp.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics.

## 4.5 Logical inputs and outputs

#### Table 7. Logical inputs/outputs

 $V_{PWR}$  = 6.0 to 36 V, VCC5 = 4.75 to 5.25 V, DOSV = 3.13 to 5.25 V, T<sub>J</sub> = -40 to 125 °C, unless otherwise specified.

| Symbol            | Description (rating)                                                      | Min.       | Max. | Unit | Notes |
|-------------------|---------------------------------------------------------------------------|------------|------|------|-------|
| Logical inputs    |                                                                           |            |      | L    |       |
| V <sub>IH_X</sub> | Input High-voltage<br>• P53_CFG, RSTB, SI, CSB, SCLK, ADIN1, ADIN2, ADIN3 | _          | 2.0  | V    |       |
| V <sub>IL_X</sub> | Input Low-voltage<br>• P53_CFG, RSTB, SI, CSB, SCLK, ADIN1, ADIN2, ADIN3  | 0.8        | _    | v    |       |
| Logical outputs   |                                                                           | · · · · ·  |      |      |       |
| V <sub>OH_X</sub> | Input High-voltage, with 1.0 mA • SO                                      | 0.8 x DOSV | _    | V    |       |
| V <sub>OL_X</sub> | Input Low-voltage, with 1.0 mA<br>• SO                                    | _          | 0.4  | V    |       |
| VOL_RSTB          | RSTB Low-voltage, with 1.0 mA<br>• RSTB                                   | _          | 0.4  | V    |       |

## 5 General description

### 5.1 Block diagram



Figure 4. SB0800 functional block diagram

## 5.2 Functional description

The SB0800 device is a valves and pump controller, designed for use in harsh industrial environments, requiring few external components. The SB0800 eight high-current low-side drivers for use with solenoid valves, and high-side gate drivers for controlling two external N-channel MOSFETs for use with a pump motor and master relay for a solenoid coil. In conjunction with this primary functionality, the SB0800 has one low-side driver to control a resistive load. The SB0800 boosts an internal charge-pump, allowing the high-side drivers to use inexpensive N-channel MOSFETs. The digital I/O pins can be configured for both 5.0 V and 3.3 V levels for easy connection to any microprocessor. Also, the device integrated three Analog to Digital converters. The SB0800 uses standard SPI protocol for communication.

### 5.3 Features

This section presents the detailed features of SB0800.

### Table 8. Device features set

| Function                             | Description                                                                                                                                                                                                                |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| High-side Driver for Fail-safe FET   | <ul> <li>High-side Fail-safe FET driver</li> <li>Overcurrent shutdown</li> <li>Load leakage detection</li> </ul>                                                                                                           |
| High-side Driver for general purpose | <ul> <li>High-side switch connected to VPWR (1.0 Ω max Rds(on) at 125 °C)</li> <li>Open load detection</li> <li>V<sub>DS</sub> state monitoring</li> <li>Overcurrent shutdown</li> <li>Overtemperature shutdown</li> </ul> |
| Pump Driver                          | <ul> <li>Pump motor driver up to 500 Hz PWM frequency controllable through SPI command or a digital signal</li> <li>Overcurrent shutdown between external FET drain and source</li> </ul>                                  |

### Table 8. Device features set (continued)

| Function                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Low-side solenoid driver (x4)    | <ul> <li>Solenoid driver (300 mΩ max. R<sub>DS(on)</sub> at 125 °C) works either as current regulator or as PWM</li> <li>Current regulation deviation: ±2.0%</li> <li>Configurable PWM frequency from 3.0 kHz to 5.0 kHz</li> <li>PWM duty cycle 10-bit resolution</li> <li>Open load detection</li> <li>V<sub>DS</sub> state monitoring</li> <li>Overcurrent shutdown</li> <li>Overtemperature shutdown</li> <li>Send current regulation error flag (only for current regulation modules)</li> </ul> |
| Low-side solenoid driver (x4)    | <ul> <li>Solenoid driver (225 mΩ max R<sub>DS(ON)</sub> at 125 °C) are PWM low-side driver</li> <li>Configurable PWM frequency from 3.0 kHz to 5.0 kHz</li> <li>PWM duty cycle resolution 0.39%</li> <li>Open load detection</li> <li>V<sub>DS</sub> state monitoring</li> <li>Overcurrent shutdown</li> <li>Overtemperature shutdown</li> <li>Max switch-off energy 40 mJ</li> </ul>                                                                                                                 |
| Low-side resistive Driver        | <ul> <li>Low-side driver (20 mA max, R<sub>DS(on)</sub> 8.0 Ω)</li> <li>Open load detection</li> <li>V<sub>DS</sub> state monitoring</li> <li>Overcurrent shutdown</li> <li>Overtemperature shutdown</li> </ul>                                                                                                                                                                                                                                                                                       |
| Low-side Driver                  | <ul> <li>Low-side driver (350 mA max, R<sub>DS(on)</sub> 1.0 Ω)</li> <li>Open load detection</li> <li>V<sub>DS</sub> state monitoring</li> <li>Overcurrent shutdown</li> <li>Overtemperature shutdown</li> </ul>                                                                                                                                                                                                                                                                                      |
| Analog to Digital Converter (x3) | <ul> <li>10-bit ADC</li> <li>External ADINx pins</li> <li>Internal voltages and temperature information</li> <li>Allow to control the pump by a MCU</li> <li>Allow to control the low-side resistive driver by a MCU</li> </ul>                                                                                                                                                                                                                                                                       |
| Supervision                      | <ul> <li>VINT_x undervoltage (internal regulator)</li> <li>VCC5 &amp; DOSV undervoltage (supply voltage from external)</li> <li>Watchdog fault</li> <li>ALU check counter overflow</li> <li>External reset fault</li> <li>VPWR undervoltage and overvoltage detections</li> <li>Mismatch MAIN-AUX OSC CLK</li> <li>Temperature warning</li> <li>SPI failure</li> <li>Charge pump issue</li> <li>GND supervision</li> </ul>                                                                            |

## 6 Functional block description

## 6.1 Error handling

#### Table 9. Error handling

| Type of error                                     | Detection condition              | Action                                                      | Clear SPI flag                                         | Restart condition                                                                              | Notes |
|---------------------------------------------------|----------------------------------|-------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------|-------|
| High-side driver                                  |                                  |                                                             |                                                        |                                                                                                |       |
| Overcurrent between external FET Drain and Source | ON                               | HD_G Off + SPI fault flag (HD_oc)                           | Write 1 to HD_clr_flt 1                                | Write 1 to HD_clr_fit and then<br>turn on by SPI command<br>(hd_on)                            |       |
| Load leakage                                      | hd_on rise-<br>edge (SPI<br>bit) | Ignore hd_on rise-edge command<br>+ SPI fault flag (HD lkg) | Write 1 to HD_clr_flt                                  | Write 1 to HD_clr_flt and then<br>turn on by SPI command<br>(hd_on)                            |       |
| Pump motor PWM driver                             |                                  |                                                             |                                                        |                                                                                                | •     |
| Overcurrent between external FET Drain and Source | ON                               | PD_G Off+ SPI fault flag (PD_oc)                            | Write 1 to PD_clr_flt                                  | Write 1 to PD_clr_flt and then turn-on by SPI command (pd on)                                  |       |
| LSDx                                              |                                  |                                                             |                                                        | ·                                                                                              | •     |
| Open Load                                         | OFF                              | SPI flag only (LSDx_op)                                     | Read diagnosis                                         | No                                                                                             |       |
| V <sub>DS</sub> state monitoring                  | ON/OFF                           | Read V <sub>DS</sub> state by SPI (vds_LSDx)                | update with min filter time<br>(T1) rise and fall edge | No                                                                                             |       |
| Overcurrent                                       | ON                               | OFF fault FET only + SPI fault flag<br>(LSDx_oc)            | Write 1 to LSD_clr_flt                                 | Write 1 to LSD_clr_flt and turn<br>on by SPI command (LSDx<br>duty cycle or current set point) |       |
| Overtemperature                                   | ON                               | OFF fault FET only + SPI fault flag<br>(LSDx_ot)            | Write 1 to LSD_clr_flt                                 | Write 1 to LSD_clr_flt and turn<br>on by SPI command (LSDx<br>duty cycle or current set point) |       |
| Current regulation error<br>(only for LSD1-4)     | ON                               | Read SPI flag only (LSDx_crer)                              | Read diagnosis                                         | No                                                                                             |       |
| LDx                                               |                                  |                                                             |                                                        |                                                                                                |       |
| Open Load                                         | OFF                              | SPI flag only (LDx_op)                                      | Read diagnosis                                         | No                                                                                             |       |
| $V_{DS}$ state monitoring                         | ON/OFF                           | Send $V_{DS}$ state by SPI ( $V_{DS_{LD}}$ )                | update with min filter time<br>(T1) rise and fall edge | No                                                                                             |       |
| Overcurrent                                       | ON                               | OFF fault FET only + SPI fault flag<br>(LD_oc)              | Write 1 to LD_clr_flt                                  | Write 1 to LD_clr_flt and turn<br>on by SPI command (LD_on)                                    |       |
| Overtemperature                                   | ON                               | OFF fault FET only + SPI fault flag<br>(LD_ot)              | Write 1 to LD_clr_flt                                  | Write 1 to LD_clr_flt and turn<br>on by SPI command (LD_on)                                    |       |
| HS                                                |                                  |                                                             |                                                        |                                                                                                |       |
| Open Load                                         | OFF                              | SPI flag only (HS_ op)                                      | Read diagnosis                                         | No                                                                                             |       |
| V <sub>DS</sub> state monitoring                  | ON/OFF                           | Send $V_{DS}$ state by SPI ( $V_{DS}_{HS}$ )                | update with min filter time                            | No                                                                                             |       |
| Overcurrent                                       | ON                               | OFF fault FET only + SPI fault flag<br>(HS_oc)              | Write 1 to HS_clr_flt                                  | Write 1 to HS_clr_flt and then<br>turn on by SPI command<br>(HS_ on)                           |       |

### Table 9. Error handling (continued)

| Type of error   | Detection condition | Action                                         | Clear SPI flag        | Restart condition                                                   | Notes |
|-----------------|---------------------|------------------------------------------------|-----------------------|---------------------------------------------------------------------|-------|
| Overtemperature | ON                  | OFF fault FET only + SPI fault flag<br>(HS_ot) | Write 1 to HS_clr_flt | Write 1 to HS_clr_flt and then<br>turn on by SPI command<br>(HS_on) |       |

#### Supervision

| VINT_x Undervoltage                                   | All except<br>Sleep mode        | SPI register reset & Vint_uv go to<br>High                                                                            | Read Vint_uv bit                                                    | No                                                                                            |     |
|-------------------------------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----|
| VCC5 & DOSV Undervoltage                              | All except<br>Sleep mode        | SPI register reset except VCC5_uv<br>go to High                                                                       | Wait undervoltage reset filter<br>time T1<br>(see <u>Table 19</u> ) | See <u>Table 19,</u>                                                                          |     |
| External reset fault                                  | No internal<br>RSTB<br>pulldown | SPI registers go to initial state                                                                                     | Read the Message 0 of SPI<br>register<br>(see <u>Table 19</u> )     | See <u>Table 19,</u>                                                                          |     |
| VPWR Undervoltage                                     | RSTB is high<br>state           | All LSDx Off (Clear all LSDx duty<br>cycle registers or current set point)<br>+ SPI fault flag (V <sub>PWR_UV</sub> ) | 1. Normal condition<br>2. Read diagnosis (V <sub>PWR_UV</sub> )     | 1. Normal condition<br>2. Turn on by SPI command<br>(LSDx duty cycle or current set<br>point) |     |
| VPWR Overvoltage                                      | RSTB is in<br>high state        | All LSDx Off (Clear all LSDx duty<br>cycle registers or current set point)<br>+ SPI fault flag (V <sub>PWR_OV</sub> ) | 1. Normal condition<br>2. Read diagnosis<br>(V <sub>PWR_OV</sub> )  | 1. Normal condition<br>2. Turn on by SPI command<br>(LSDx duty cycle or current set<br>point) |     |
| Mismatch SB0800 MAIN-AUX<br>OSC CLK                   | RSTB is in<br>high state        | SPI registers goes to initial state<br>low except, see <u>Table 27</u>                                                | Read RST_clk bit                                                    | No                                                                                            |     |
| Temperature Warning                                   | RSTB is in<br>high state        | SPI flag                                                                                                              | 1. Normal condition<br>2. Read diagnosis                            | No                                                                                            |     |
| SPI Failure                                           | RSTB is in<br>high state        | SPI flag (Fmsg)                                                                                                       | Read diagnosis                                                      | No                                                                                            |     |
| V <sub>PRE</sub> 10 Monitoring                        | RSTB is in<br>high state        | Send by SPI (ADC)                                                                                                     | No                                                                  | No                                                                                            | (9) |
| V <sub>PRE</sub> 12 Monitoring                        | RSTB is in<br>high state        | Send by SPI (ADC)                                                                                                     | No                                                                  | No                                                                                            | (9) |
| VINT_x Monitoring                                     | RSTB is in<br>high state        | Send by SPI (ADC)                                                                                                     | No                                                                  | No                                                                                            | (9) |
| V <sub>cp_vpwr</sub> Monitoring                       | RSTB is in<br>high state        | Send by SPI (ADC)                                                                                                     | No                                                                  | No                                                                                            |     |
| Temperature Monitoring                                | RSTB is in<br>high state        | Send by SPI (ADC)                                                                                                     | No                                                                  | No                                                                                            | (9) |
| GND_D Supervision                                     | RSTB is in<br>high state        | SPI flag only (FGND)                                                                                                  | No                                                                  | No                                                                                            |     |
| GND_A Supervision; indirect detection by VCC5 or DOSV | RSTB is in high state           | SPI flag only (VCC5_UV or<br>DOSV_UV)                                                                                 | No                                                                  | No                                                                                            |     |

Notes

7. If xxx\_clr\_flt is written "1" by SPI, all SPI flags are set "0", so SW engineer has to read the SPI flag first and then write xxx\_clr\_flt to default value "0".

SW engineering can monitor internal supply voltage in real time with ADC reading, and can use fail-safe function. If these ADC results are not in a certain range, uC can reset the SB0800 (see ADC section).

9. Fail-safe switch off until power is off

### 6.2 High-side driver

### 6.2.1 Function description

The high-side driver is intended to control the fail-safe switch for the overall solenoid path, and HD\_G is controlled by the SPI command.



Figure 5. High-side driver

### 6.2.2 High-side driver and fault protection

### 6.2.2.1 Overcurrent

High-side driver protects the external n-channel power FET on HD\_G in overcurrent conditions. The drain-source voltage of the FET on HD\_G is checked if the high-side driver is switched on. If the measured drain-source voltage exceeds the overcurrent voltage threshold, the output of the overcurrent comparator is enabled. If the output of the comparator is active longer than the defined filter time, the output HD\_G is switched off. Overcurrent detection logic has a masking time from hd\_on turn-on against malfunctions on transient time. After switching off the power FET on HD\_G by an overcurrent condition, the power FET can be turned back to a "normal state" by a SPI write 1 to the "HD\_clr\_fit" register, and then turned on by a SPI command.

### 6.2.2.2 Load leakage detection

Each time HD\_G is turned on, the ILCdet current is sourced out of the HD\_S pin for the time  $t_{HD_LC}$ , to check the external leakage current on the node in the application. The high-side switch on HD\_G is turned on if the measured voltage is over the detection threshold. If this test fails, HD\_G does not turn-on and the fault flag is set to high. The power FET can be turned back to a "normal state" only by a SPI write 1 to the "HD\_clr\_flt" register, and then turned on by a SPI command. When the power FET is switched off, the gate capacitance of the FET is discharged by a constant current, which is controlled fast and slow by a SPI command (HPD\_sr).

### 6.2.2.3 External components of high-side driver

For protection, external resistors  $R_{HD_D}$ ,  $R_{HD_G}$ , and  $R_{HD_S}$  are required (for example:  $R_{HD_D} = 100 \Omega$ ,  $R_{HD_G} = 100 \Omega$ ,  $R_{HD_S} = 100 \Omega$ ). The zener clamping is necessary to protect the gate and source. The zener chains are used for avalanche clamping and protection against transients.

#### Table 10. High-side driver electrical characteristics

 $V_{PWR}$  = 6.0 to 36 V, VCC5 = 4.75 to 5.25 V, DOSV = 3.13 to 5.25 V, T<sub>J</sub> = -40 to +125 °C, unless otherwise specified.

| Symbol                   | Characteristic                                                                                                                                                                                                                                                                                                                 | Min.                                                                                       | Тур.     | Max.                                                                                          | Unit | Notes |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------|------|-------|
| HD_G                     |                                                                                                                                                                                                                                                                                                                                |                                                                                            |          |                                                                                               |      |       |
| V <sub>HD_ON</sub>       | $\label{eq:hb} \begin{array}{l} \text{HD}\_G \text{ switch-on voltage - with pd\_on: PWMat 500 Hz, 50% duty cycle} \\ \text{through the SPI} \\ \bullet 5.5 \ V \leq V_{PWR} < 6.0 \ V \\ \bullet 6.0 \ V \leq V_{PWR} < 7.0 \ V \\ \bullet 7.0 \ V \leq V_{PWR} < 10 \ V \\ \bullet 10 \ V \leq V_{PWR} < 36 \ V \end{array}$ | V <sub>PWR</sub> + 4<br>V <sub>PWR</sub> +5<br>V <sub>PWR</sub> +7<br>V <sub>PWR</sub> +10 | <br><br> | V <sub>PWR</sub> + 15<br>V <sub>PWR</sub> +15<br>V <sub>PWR</sub> +15<br>V <sub>PWR</sub> +15 | V    |       |
| V <sub>HD_OFF</sub>      | HD_G switch-off voltage                                                                                                                                                                                                                                                                                                        | -                                                                                          |          | 1                                                                                             | V    |       |
| t <sub>HD_ON</sub>       | Turn-on time - After t <sub>HD_LC</sub>                                                                                                                                                                                                                                                                                        | —                                                                                          | _        | 1.4                                                                                           | ms   |       |
| I <sub>HD_OFF_SLOW</sub> | Turn-off current slow - $V_{HD_G}$ > 2.0 V. HPD_sr = 0                                                                                                                                                                                                                                                                         | 70                                                                                         | 100      | 200                                                                                           | μA   |       |
| I <sub>HD_OFF_FAST</sub> | Turn-off current fast - V <sub>HD_G</sub> > 2.0 V, HPD_sr = 1                                                                                                                                                                                                                                                                  | 1.0                                                                                        | 2.0      | 4.5                                                                                           | mA   |       |
| HD_S                     |                                                                                                                                                                                                                                                                                                                                |                                                                                            |          |                                                                                               |      |       |
| ILEAK_HD_SRC             | Leakage current - 0 $\leq$ V_{HD_S} $\leq$ 36 V, 6.0 $\leq$ VPWR $\leq$ 36 V                                                                                                                                                                                                                                                   | _                                                                                          | _        | 50                                                                                            | μA   |       |
| HD_D                     | 1                                                                                                                                                                                                                                                                                                                              |                                                                                            |          |                                                                                               |      | 1     |
| LLEAK_HD_DRN             | Leakage current - VCC5 = DOSV = 0 V,<br>HD_D = PD_D = V <sub>PWR</sub> = 36 V                                                                                                                                                                                                                                                  | —                                                                                          | _        | 10                                                                                            | μA   |       |
| Overcurrent dete         | ction                                                                                                                                                                                                                                                                                                                          |                                                                                            |          |                                                                                               |      |       |
| V <sub>HD_OC</sub>       | Overcurrent detection threshold - $V_{HD_D}$ - $V_{HD_S}$ , $R_{DRN}$ , $R_{SRC}$ = 100 $\Omega$                                                                                                                                                                                                                               | -15%                                                                                       | 1.0      | +15%                                                                                          | V    |       |
| Load leakage cur         | rent detection                                                                                                                                                                                                                                                                                                                 |                                                                                            |          | · · · · · ·                                                                                   |      |       |
| I <sub>HD LC</sub>       | HD_S source current                                                                                                                                                                                                                                                                                                            | _                                                                                          | 1.5      | _                                                                                             | mA   |       |

### 6.3 Pump motor pre-driver

### 6.3.1 Function description

This module is designed for pump motor predrivers, a maximum of 500 Hz PWM is possible. The pump motor pre-driver can be driven by a SPI command (pd\_on) or through the ADIN1 pin by selecting Adin1\_dis bit at "1".



Figure 6. Pump motor predriver

### 6.3.2 Fault Detection

### 6.3.2.1 Overcurrent

The pump pre-driver protects the external n-channel power FET on PD\_G in overcurrent conditions. The drain-source voltage of the FET on PD\_G is checked if the high-side predriver is switched on. If the measured drain-source voltage exceeds the overcurrent voltage threshold, the output of the overcurrent comparator is enabled. If the output of the comparator is active longer than the defined filter time, the output PD\_G is switched off. Overcurrent detection logic has a masking time from pd\_on turn-on against malfunctions in transient time. The masking time and filter time of the pump predriver is controllable by the SPI bit (See SPI and data register). After switching off the power FET on PD\_G by an overcurrent condition, the power FET can be turned back to a "normal state" by a SPI write 1 to the "PD\_cIr\_fit" register, and then turned on by a SPI command.

When the power FET is switched off, the gate capacitance of the FET is discharged by a constant current, which is controlled fast and slow by a SPI command (HPD\_sr).

### 6.3.2.2 External components of pump predriver

Protection of the resistors  $R_{PD_D}$ ,  $R_{PD_G}$ , and  $R_{PD_S}$  is required (for example:  $R_{PD_D} = 2.0 \text{ k}\Omega$ ,  $R_{PD_G} = 100 \Omega$ ,  $R_{PD_S} = 2.0 \text{ k}\Omega$ ). Zener clamping is necessary to protect the gate and source. The zener chains are used for avalanche clamping and protection against transients.

#### Table 11. Pump motor predriver electrical characteristics

V<sub>PWR</sub> = 6.0 to 36 V, VCC5 = 4.75 to 5.25 V, DOSV = 3.13 to 5.25 V, T<sub>J</sub> = -40 to +125 °C, unless otherwise specified.

| Symbol                   | Parameter                                                                                                                           | Min.                 | Тур. | Max.                  | Unit | Note |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|-----------------------|------|------|
| D_G                      |                                                                                                                                     |                      |      | 1 1                   |      |      |
|                          | PD_G switch-on voltage - with pd_on: PWM at 500 Hz, 50% duty cycle through the SPI, 16 nF between PD_G & GND. pd_on = 1 without PWM |                      |      |                       |      |      |
| V <sub>PD_ON</sub>       | <ul> <li>5.5 V ≤ VPWR &lt; 6.0 V</li> </ul>                                                                                         | V <sub>PWR</sub> +4  | _    | V <sub>PWR</sub> + 15 | V    |      |
|                          | <ul> <li>6.0 V ≤ VPWR &lt; 7.0V</li> </ul>                                                                                          | V <sub>PWR</sub> +5  | _    | V <sub>PWR</sub> +15  |      |      |
|                          | <ul> <li>7.0 V ≤ VPWR &lt; 10 V</li> </ul>                                                                                          | V <sub>PWR</sub> +7  | _    | V <sub>PWR</sub> +15  |      |      |
|                          | • 10 V ≤ VPWR < 36 V                                                                                                                | V <sub>PWR</sub> +10 | —    | V <sub>PWR</sub> +15  |      |      |
| $V_{PD_OFF}$             | PD_G switch-off voltage - pull-up current < 20 $\mu$ A                                                                              | —                    | —    | 1                     | V    |      |
| t <sub>PD_ON</sub>       | Turn-on time                                                                                                                        | _                    | 0.5  | _                     | ms   |      |
| IPD_OFF_SLOW             | Turn-off current slow - PD_G > 2.0 V. HPD_sr = 0                                                                                    | 70                   | 100  | 200                   | μA   |      |
| I <sub>PD_OFF_FAST</sub> | Turn-off current fast - PD_G >2.0 V, HPD_sr = 1                                                                                     | 1.0                  | 2.0  | 4.5                   | nA   |      |
| D_S                      |                                                                                                                                     |                      |      |                       |      | •    |
| ILEAK_PD_SRC             | Leakage current - $0 \le VPD\_src \le 36 V$ , $6.0 \le VPWR \le 36 V$                                                               | _                    | _    | 10                    | μA   |      |
| D_D                      |                                                                                                                                     | L                    |      | 1 1                   |      | 1    |
| I <sub>LEAK_PD_DRN</sub> | Leakage current - VCC5 = DOSV = 0 V,<br>HD_D = PD_D = VPWR = 36 V                                                                   |                      | _    | 10                    | μΑ   |      |
| vercurrent dete          | ction                                                                                                                               |                      |      |                       |      |      |
| V <sub>PD_OC</sub>       | Overcurrent detection threshold - V <sub>PD_D</sub> - V <sub>PD_SRC</sub> , R <sub>DRN</sub> , R <sub>SRC</sub> = 2.0 k $\Omega$    | -15%                 | 1.0  | +15%                  | V    |      |
| t <sub>PD_OC1</sub>      | Overcurrent detection filter time - OCF_pd = 0                                                                                      | —                    | T2   | _                     | μs   |      |
| t <sub>PD_OC2</sub>      | Overcurrent detection filter time - OCF_pd = 1                                                                                      | _                    | 4*T1 | _                     | μs   |      |

### 6.4 Low-side driver

### 6.4.1 Functional description

The SB0800 is designed to drive inductive loads in low-side configuration. All four channels are monitored by logic and faults are individually reported by the SPI. All external wiring to the loads and supply pins of the device are controlled. The device is self-protected against short-circuit and overtemperature at the outputs.



Figure 7. PWM low-side driver

Channel 1 to 4 can work either as current regulator or as PWM. When Channels 1 to 4 work as a current regulator, freewheeling diodes must be connected. Each channel comprises an output transistor, a predriver circuit, a diagnostic circuitry, and a current regulator. The SPI register defines the target output current. The output current is controlled through the output PWM of the power stage. The LSD1-4 current slopes are controlled by a SPI command to reduce switching loss.

The four power outputs consist of DMOS-power transistors with open drain outputs. The output transistor is equipped with an active clamp to limit the voltage at its output during turn-off with inductive loads. When the external fly-back diode is connected, the current re-circulation executes via the diode to the battery. When the diode is not connected, the PWM driver is equivalent to a digital driver. In those conditions, the inductive load forces the output voltage to increase until the voltage at the output is such that the output transistor turns on again. This lasts until the inductor current becomes zero. At that moment, the output transistor turns off. The predriver is in charge of applying the necessary voltage on the output transistor gate to minimize the On-resistance of the output switch.

The duty cycle of PWM low-side drivers is programmed via an 8-bit SPI message. The duty cycle between 0% and 100% can be selected and the LSB of the 8 bits is weighted with an 0.39% duty. Each channel has an 8-bit SPI register of PWM duty cycle.

The PWM low-side driver uses each channel as a digital low-side switch.

PWMx duty cycle = 1111 1111 - Digital low-side switch ON (conducting)

PWMx duty cycle = 0000 0000 - Digital low-side switch OFF

The SB0800 provides interleaved phase shift switching to minimize switching noise of the solenoid coil. Each LSD1 to 4 have this cycle.



Figure 8. PWM valve control interleave

#### Table 12. Low-side driver electrical characteristics

 $V_{PWR}$  = 6.0 to 36 V, DOSV = 3.13 to 5.25 V,  $T_{J}$  = -40 to 125 °C, unless otherwise specified.

| Symbol                                        | Characteristic                                                                                                                              | Min.        | Тур.        | Max.       | Unit | Notes    |
|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|------------|------|----------|
| ower output                                   | •                                                                                                                                           |             | l .         | •          |      | <u> </u> |
| R <sub>ON_LSD14</sub>                         | On Resistance Channel 1 to 4: CR<br>• $T_J$ = 125 °C; 9.0 V $\leq$ V <sub>PWR</sub> $\leq$ 36 V; I <sub>LOAD</sub> = 2.0 A                  | _           | _           | 0.255      | Ω    |          |
| R <sub>ON_LSD14_E</sub>                       | On Resistance Channel 1 to 4: CR (extended mode)<br>• $T_J$ = 125 °C; 5.5 V $\leq$ V <sub>PWR</sub> $\leq$ 9.0 V; I <sub>LOAD</sub> = 2.0 A |             | _           | 0.33       | Ω    |          |
| I <sub>LEAK_LSD</sub>                         | Drain Leakage Current<br>• LSD = 36 V                                                                                                       |             | _           | 10         | μA   |          |
| V <sub>CL_LSD</sub>                           | Active Clamp Voltage                                                                                                                        | _           | 38          | 45         | V    |          |
| limings                                       |                                                                                                                                             |             |             |            |      | -        |
| t <sub>R_CR1</sub><br>t <sub>F_CR1</sub>      | Rise Time/Fall Time<br>• 10% to 90%, I <sub>LOAD</sub> = 1.0 A, V <sub>PWR</sub> =24 V; no capacitor didt = 0<br>(SPI bit)                  | 1.0<br>0.1  | 1.7<br>1.35 | 3.0<br>3.0 | μs   |          |
| t <sub>R_CR2</sub><br>t <sub>F_CR2</sub>      | Rise Time/Fall Time<br>• 10% to 90%, I <sub>LOAD</sub> = 1.0 A, V <sub>PWR</sub> = 24 V; no capacitor didt = 1<br>(SPI bit)                 | 0.05<br>0.1 | 0.5<br>1.0  | 1.0<br>3.0 | μs   |          |
| t <sub>D</sub> on CR<br>t <sub>D</sub> off CR | Turn on/off Delay Time<br>• Digital 1 to 10% or 90%, I <sub>LOAD</sub> = 1.0 A, V <sub>PWR</sub> = 24 V, no<br>capacitor                    | 0.0         | _           | 3.0        | μs   | (10)     |

#### Table 12. Low-side driver electrical characteristics (continued)

| V <sub>PWR</sub> = 6.0 to 36 V, DOSV = 3.13 to 5.25 V, T <sub>.1</sub> | = -40 to 125 °C, unless otherwise specified. |
|------------------------------------------------------------------------|----------------------------------------------|
|                                                                        |                                              |

| Symbol                                               | Characteristic                                                                                                                                                                                                    | Min. | Тур.                                                 | Max. | Unit | Notes |
|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------------------------------------|------|------|-------|
| imings                                               |                                                                                                                                                                                                                   |      |                                                      | 1    | 1    |       |
| LF_PWM                                               | Output PWM frequency for LSD1-4<br>• LF_PWM xx = 111<br>• LF_PWM xx = 110<br>• LF_PWM xx = 101<br>• LF_PWM xx = 100<br>• LF_PWM xx = 000 (default)<br>• LF_PWM xx = 011<br>• LF_PWM xx = 001<br>• LF_PWM xx = 010 | -20% | 3.0<br>3.2<br>3.4<br>3.6<br>3.9<br>4.2<br>4.5<br>5.0 | 20%  | kHz  |       |
| 0000 0000<br>0000 0001<br><br>1111 1110<br>1111 1111 | <ul><li>PWM Duty Cycle Programming (8-bits)</li><li>Can be used for digital low-side driver</li></ul>                                                                                                             | <br> | OFF<br>0.39<br>—<br>99.61<br>ON                      |      | %    |       |

Notes

10. Digital: internal digital signal delivered by interleave synchronization block. See Figure 8.

### 6.4.2 LSD1 to LSD4 current regulation driver



Figure 9. PWM low-side driver (current regulated)

The load current is sensed by an internal low-side sense FET and digitized by an internal A/D converter. The target value of the current is given SPI messages. A digital current regulation circuitry compares the actual load current with the target current value and steers the duty cycle of the low-side power switch. The PI regulator characteristic can be adjusted via the SPI.

### 6.4.2.1 Target current

...

Each current regulator channel has its own 10-bit target current register. The LSB of the 10 bits is weighted with 2.2 mA. A zero value disables the power stage of the respective channel. A new target current is instantaneously passed to the settling time, which is the settling of the new current value.

PWMx target current value = 00 0000 0000  $\rightarrow$  0 mA PWMx target current value = 00 0000 0001  $\rightarrow$  2.2 mA

PWMx target current value = 11 1111 1110  $\rightarrow$  2.248 A PWMx target current value = 11 1111 1111  $\rightarrow$  2.250 A

| CR_DIS12/34 | CR_fb | Mode               | LSD1-4 duty cycle (8-bit) or current read (10-bit)  |
|-------------|-------|--------------------|-----------------------------------------------------|
| 0           | 0     | current regulation | Read current target (to check SPI write)            |
| 0           | 1     | current regulation | Read output duty cycle value for gate driver.       |
| 1           | 0     | PWM                | Read programmed PWM duty cycle (to check SPI write) |
| 1           | 1     | PWM                | Read hardware ADC current value                     |

### 6.4.2.2 Current measurement

The output current is measured during the "ON' phase of the low-side driver. A fraction of the output current is diverted and (using a "current mirror" circuit) generates across an internal resistance a voltage relative to ground, this being proportional to the output current.

### 6.4.3 PI characteristics

Digital PI-regulator with the Transfer function is programmed via the SPI register.

Transfer function: 
$$\frac{KI}{z-1} + KP$$

The integrator feedback register I charac bits define the regulation behavior of all channels. The default value is 1/8. Both current regulators remain idle until a non-zero value in I charac was programmed. A high proportional feedback value accelerates the regulator feedback and provides a faster settling of the regulated current after disturbances like battery voltage surge.

### Table 13. Duty cycle descriptions

The duty cycle of PWM output is clamped minimum by options and maximum 100% (see 6.10, "SPI and data register").

| Option | LLC<1> | LLC<0> | Minimum duty cycle                                                                                                                                                                                                                                                       |
|--------|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0      | 0      | 0      | <ul> <li>10%</li> <li>the measurement is done at t<sub>ON</sub>/2 by consequence</li> <li>the regulation current will be set at t<sub>ON</sub>/2</li> </ul>                                                                                                              |
| 1      | 0      | 1      | <ul> <li>3.12%</li> <li>for a duty cycle &gt; 10%, the measurement is done at t<sub>ON</sub>/2</li> <li>for a duty cycle 3.2% &lt; DC &lt; 10%, the measurement is done at t<sub>ON</sub>/2 for 10% of duty cycle up at t<sub>ON</sub> for 3.2% of duty cycle</li> </ul> |

#### Table 13. Duty cycle descriptions

The duty cycle of PWM output is clamped minimum by options and maximum 100% (see 6.10, "SPI and data register").

| Option | LLC<1> | LLC<0> | Minimum duty cycle                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2      | 1      | 0      | <ul> <li>3.12% + forced min duty cycle to 1.56% every two cycles</li> <li>for a duty cycle &gt; 10%, the measurement is done at t<sub>ON</sub>/2</li> <li>for a duty cycle 3.2% &lt; DC &lt; 10%, the measurement is done at t<sub>ON</sub>/2 for 10% of duty cycle up at t<sub>ON</sub> for 3.2% of duty cycle</li> <li>for a duty cycle set at 1.56%, no measurement is done</li> </ul>                                                      |
| 3      | 1      | 1      | <ul> <li>3.12% + skip min duty cycle every two cycles</li> <li>for a duty cycle &gt; 10%, the measurement is done at t<sub>ON</sub>/2 by consequence the regulation current will be set at t<sub>ON</sub>/2</li> <li>for a duty cycle 3.2% &lt; DC &lt; 10%, the measurement is done at t<sub>ON</sub>/2 for 10% of duty cycle up at t<sub>ON</sub> for 3.2% of duty cycle</li> <li>no measurement is done during the skipping mode</li> </ul> |

If the target current value is not reached within the regulation error delay time of  $t_{CR\_ERR}$ , the flag of the SPI register "LSDx\_crer" is set to high. The current regulation loop is still running and tries to regulate at the target. Because it is not at the target, the duty cycle is either 100%, or minimum duty cycle by option. LSDx\_crer error detection has no effect on the driver, only SPI fault reporting. The microcontroller can detect the fault through the SPI (LSDx\_crer bit + ADC current reading), and shutdown the driver by sending 0 target current. Set Current – ADC result > "error threshold" during  $t_{CR\_ERR}$  then LSDx\_crer is set to 1.

This flag is latched & can be reset by the SPI read (LSDx\_crer). Each of the four current regulation low-side drivers can be used as a PWM low-side switch. CR\_disxx flag is enabled HIGH. The 8 MSB bits of the target current message are the PWM duty cycle. The first duty is controlled by the SPI bit FDCL (See SPI and data register).

#### Table 14. LSD1 to LSD4 current regulation driver electrical characteristics

 $V_{PWR}$  = 6.0 to 36 V, VCC5 = 4.75 to 5.25 V, DOSV = 3.13 to 5.25 V, T<sub>J</sub> = -40 to +125 °C, unless otherwise specified.

| Symbol                                  | Characteristic                                                                                                                                                                                                                                                                                                                                                                                                                       | Min.     | Тур.                   | Max.                          | Unit    | Notes |
|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------------|-------------------------------|---------|-------|
| Current regulation                      | n                                                                                                                                                                                                                                                                                                                                                                                                                                    |          | •                      |                               | •       |       |
| 0000 0000<br>0000 0001<br><br>1111 1111 | Target current programming (10-bits)                                                                                                                                                                                                                                                                                                                                                                                                 | <br>     | OFF<br>2.2<br><br>2.25 | <br><br>                      | mA<br>A |       |
| I <sub>CR_DEV</sub>                     | $\label{eq:main_state} \begin{array}{l} \mbox{Maximum regulation deviation} \\ \bullet \ 0 \ \mbox{mA} \leq \mbox{I}_{TARGET} < 50 \ \mbox{mA}, \ \mbox{includes ADC error} \\ \bullet \ 50 \ \mbox{mA} \leq \mbox{I}_{TARGET} < 100 \ \mbox{mA}, \ \mbox{includes ADC error} \\ \bullet \ \ 100 \ \mbox{mA} \leq \mbox{I}_{TARGET} < 250 \ \mbox{mA}, \ \ \mbox{includes ADC error} \\ \bullet \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$ | <br><br> | <br><br>               | 65<br>50<br>25<br>±10<br>±2.0 | mA<br>% | (11)  |

Notes

11. Maximum regulation deviation performances noted in the table depend on external conditions (V<sub>PWR</sub>, load (R,L)).

### 6.5 Low-side driver for resistive load

### 6.5.1 Power output stages



Figure 10. Low-side driver for resistive load diagram block

The low-side driver consists of DMOS-power transistors with open drain output. The low-side driver can be driven by SPI commands or by a MCU through the ADIN2. The low-side driver is composed of an output transistor, a predriver circuit, and diagnostic circuitry. The predriver applies the necessary voltage on the output transistor gate to minimize the On resistance of the output switch. To avoid leakage current path, LD has no sink current.

### Table 15. Low-side driver electrical characteristics

 $V_{PWR}$  = 6.0 to 36 V, VCC5 = 4.75 to 5.25 V, DOSV = 3.13 to 5.25 V, T<sub>J</sub> = -40 to 125 °C, unless otherwise specified.

| Symbol                | Characteristic                                                                                    | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|---------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| Power output LD       | )                                                                                                 |      |      |      |      |       |
| R <sub>ON_LD</sub>    | On Resistance for LD<br>• $T_J = 125 \text{ °C}, 6.0 \text{ V} \le V_{PWR} \le 36 \text{ V}$      | _    | _    | 14   | Ω    |       |
|                       | DC Current Capability                                                                             | —    | _    | 20   | mA   |       |
| I <sub>LEAK_LD</sub>  | Drain Leakage Current<br>• V <sub>PWR</sub> = 0, V <sub>CC5</sub> = 0, LD = 30 V, no sink current | _    | _    | 5.0  | μA   |       |
| Timings               |                                                                                                   |      | •    |      |      |       |
| t <sub>D_ON_LD</sub>  | Turn On Delay Time for LD                                                                         | _    | —    | 1.0  | μs   | (12)  |
| t <sub>D_OFF_LD</sub> | Turn Off Delay Time for LD                                                                        | _    | _    | 1.0  | μs   | (12)  |

Notes

12. From Digital Signal to 50% (turn ON) or 50% (turn OFF).  $R_L$  = 1.0 k $\Omega$ ,  $V_{PWR}$  = 30V, no capacitor

### 6.5.2 Fault detection

#### **Open load**

An open condition is detected when the LD output is below the threshold  $OP_{LD}$  for the defined filter time  $t_{OP_{LD}}$ , the fault bit is set Id\_OP (SPI error flag only). This function only operates during the off state.

#### V<sub>DS</sub> state monitoring

The  $V_{DS}$  state monitoring gives real time state of LD drain voltage vs  $OP_{LD}$  voltage. This signal is filtered and sent through the SPI vds\_ld bit. If the  $V_{DS}$  voltage is higher than  $OP_{LD}$  with a filter time (T1), vds\_ld is set to "1".

#### Overcurrent

When the current is above the overcurrent threshold  $OC_{LD}$  for the defined filter time  $t_{OC\_LD}$ , the driver is switched off, a SPI fault bit Id\_OC is set, and the turn-on SPI command is cleared. The driver can be returned to the "normal state" by a SPI write "1" to "LD\_clr\_flt", then turned on by a SPI command (LD\_on).

#### Overtemperature

When the temperature is above the overtemperature threshold  $OT_{LD}$  for the defined filter time  $t_{OT_{LD}}$ , the driver is switched off, a SPI fault bit Id\_OT is set, and the turn-on SPI command is cleared. The driver can be returned to the "normal state" when the temperature returns to the normal state, a SPI write "1" to "LD\_clr\_fit", then turning on a SPI command (LD\_on).

#### Table 16. Low-side driver electrical characteristics

 $V_{PWR}$  = 6.0 to 36 V, VCC5 = 4.75 to 5.25 V, DOSV = 3.13 to 5.25 V, T<sub>J</sub> = -40 to 125 °C, unless otherwise specified.

|                            |                                                                          |      |      | -    |      |       |
|----------------------------|--------------------------------------------------------------------------|------|------|------|------|-------|
| Symbol                     | Characteristic                                                           | Min. | Тур. | Max. | Unit | Notes |
| Overcurrent shu            | Itdown                                                                   |      |      | 1    | 1    |       |
| OC <sub>LD</sub>           | Overcurrent Shutdown Threshold Current for LD                            | _    | 100  | _    | mA   |       |
| t <sub>OC_LD</sub>         | Overcurrent Shutdown Filter Time                                         | _    | T1   | _    | μs   |       |
| Open load deteo            | tion                                                                     |      |      |      |      | •     |
| OP <sub>LD</sub>           | Open Load Detection Threshold (also used for V <sub>DS</sub> monitoring) | _    | 2.0  | _    | V    |       |
| t <sub>OP_LD</sub>         | Open Load Detection Filter Time                                          | _    | T2   | _    | μs   |       |
| / <sub>DS</sub> monitoring |                                                                          |      | •    | •    | •    |       |
| t <sub>VDS_LD</sub>        | V <sub>DS</sub> State Filter Time (rise & fall edge filter time)         | _    | T1   | —    | μs   |       |
| Overtemperatur             | e shutdown                                                               |      | •    | •    | •    | •     |
| OT <sub>LD</sub>           | Overtemperature Detection Threshold                                      | 180  | 195  | 210  | °C   |       |
| t <sub>OT_LD</sub>         | Overtemperature Detection Filter Time                                    | _    | T1   | —    | μs   |       |

## 6.6 Analog to digital converter (x3ch)

ADC is referenced to VCC5 voltage and converts the voltage on 10 bits. It is used to read the following voltages:

- Three analog input pins: ADINx
- Internal voltage supplies (VINT\_A, VINT\_D, V<sub>PRE10</sub>, V<sub>PRE12</sub>, V<sub>CP\_VPWR</sub>)
- Average temperature of die, which is used by the temperature warning detection circuit (TEMP). Refer to the SPI Message Structure, Message #9.
- Allows to read the current drain by the LSD1-4 in PWM mode.

Also, it is possible to use ADIN1 and / or ADIN2 to control respectively the motor pump and / or the low-side driver for resistive load directly by the MCU.

#### Table 17. Direct control of pump and low-side

| Adin1_dis | Pump control                        |
|-----------|-------------------------------------|
| 0         | Pd_on bit (SPI command)             |
| 1         | By MCU                              |
| Adin2_en  | Low-side for resistive load control |
| 0         | By MCU                              |
| 1         | Ld_on (SPI command)                 |

#### Table 18. ADC electrical characteristics

 $V_{PWR}$  = 6.0 to 36 V, VCC5 = 4.75 to 5.25 V, DOSV = 3.13 to 5.25 V, T<sub>J</sub> = -40 to 125 °C, unless otherwise specified.

| Symbol                | Characteristic                                                                          | Min.  | Тур. | Max. | Unit | Notes |
|-----------------------|-----------------------------------------------------------------------------------------|-------|------|------|------|-------|
| ADC                   |                                                                                         |       |      | •    | •    |       |
| A <sub>DC_ERR</sub>   | Total Error - 0 < ADINx < VCC5                                                          | _     | 3    | —    | LSB  | (13)  |
| t <sub>CONV</sub>     | Conversion Time                                                                         | _     | 6.6  | —    | μs   |       |
| t <sub>RFT</sub>      | Refresh Time - min ADC update time; shorter than 1.0 ms                                 | _     | 100  | —    | μs   |       |
| ADINx                 |                                                                                         |       |      |      |      |       |
| I <sub>ADI_LK</sub>   | Input Leakage Current - 0 < ADINx < VCC5                                                | -10.0 | —    | 10.0 | μΑ   |       |
| C <sub>ADI_CAP</sub>  | Input Capacitance                                                                       | -     | —    | 30   | pF   |       |
| Internal voltage      |                                                                                         |       |      |      |      |       |
| A <sub>D_VINT_A</sub> | Voltage of internal analog regulator                                                    | 440   | 512  | 590  | LSB  |       |
| $A_{D_VINT_D}$        | Voltage of internal digital regulator                                                   | 440   | 512  | 590  | LSB  |       |
| A <sub>D_VPRE10</sub> | V <sub>PRE10</sub> - ADC ratio =V <sub>PRE10</sub> /3.3, 9.0 < V <sub>PWR</sub> < 36 V  | 400   | 600  | 800  | LSB  |       |
| A <sub>D_VPRE12</sub> | V <sub>PRE12</sub> - ADC ratio = V <sub>PRE12</sub> /3.0, 9.0 < V <sub>PWR</sub> < 36 V | 590   | 790  | 980  | LSB  |       |
| A <sub>D_VCP</sub>    | $V_{CP}V_{PRWR}$ - ADC ratio = $V_{CP}$ - $V_{PWR}$ /4.0, 9.0 < $V_{PWR}$ < 36 V        | 810   | LSB  |      |      |       |
| Temperature rea       | ding                                                                                    | •     |      |      |      | •     |

| A <sub>D_TEMP25</sub>   | Voltage at 25 °C                 | _ | 717  | LSB    |  |
|-------------------------|----------------------------------|---|------|--------|--|
| A <sub>D_DEV_TEMP</sub> | deviation with 1.0 °C increments | _ | -2.0 | LSB/°C |  |

Notes

 If ADINx voltage is between VCC5 to max\_rating, the ADC value does not change. Also between VCC5 min and GND, the ADC value does not change.

14. SW engineer can monitor internal supply voltage in real time with ADC, SPI reading, and can use fail-safe function.

### 6.7 High-side

### 6.7.1 Function description

The device has one high-side, having an integrated high-side switch, controlled by the SPI command HS\_on. It allows connecting and disconnecting loads like voltage dividers from the supply line, to reach low quiescent current of the total ECU or to driver small size relay driver.



Figure 11. High-side driver

### 6.7.2 Fault detection

### 6.7.2.1 Ground shift

With a 2.0 V GND shift on the external relay coil (50  $\Omega$ ), 30 mA could flow through the high-side output (diode between the SB0800\_gnd & the high-side output) without damage to the SB0800 (see Figure 11).

### 6.7.2.2 Open load

An open condition is detected when the high-side output is higher than the threshold OP\_HS for the defined filter time t<sub>OP\_HS</sub>. The fault bit is set HS\_op (SPI error flag only). The function only operates during the off state.

### 6.7.2.3 V<sub>DS</sub> state monitoring

The V<sub>DS</sub> state monitoring gives the real time state of HS drain voltage vs. OP\_HS voltage. This signal is filtered and sent through the SPI vds\_HS bit. If the HS output is lower than OP\_hs with a filter time (T1), vds\_HS is set to "1".

### 6.7.2.4 Overcurrent

When the current is above the overcurrent threshold OC\_hs for the defined filter time t<sub>OC\_HS</sub>, the driver is switched off, a SPI fault bit HS\_oc is set, and the turn-on SPI command is cleared. The driver can be turned back to a "normal state" by a SPI write "1" to "HS\_clr\_flt", then a turn on by the SPI command (HS\_on).

### 6.7.2.5 Overtemperature

When the temperature is above the overtemperature threshold OT\_hs for the defined filter time  $t_{OT_HS}$ , the driver is switched off, a SPI fault bit HS\_ot is set, and the turn-on SPI command is cleared. The driver can be turned back to a "normal state" when the temperature returns to a normal state, a SPI write "1" to "HS\_clr\_fit", and then a turn on by the SPI command (HS\_on).

#### Table 19. High-side electrical characteristics

 $V_{PWR}$  = 6.0 to 36 V, VCC5 = 4.75 to 5.25 V, DOSV = 3.13 to 5.25 V, T<sub>J</sub> = -40 to +125 °C, unless otherwise specified.

|                                                 | •                                                                                                                                                                            |      |      |            |      |       |
|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------------|------|-------|
| Symbol                                          | Characteristic                                                                                                                                                               | Min. | Тур. | Max.       | Unit | Notes |
| Power output HS                                 |                                                                                                                                                                              |      |      |            |      |       |
| R <sub>ON_HS</sub>                              | On resistance<br>• $T_J = 125 \text{ °C}, 9.0 \text{ V} \le \text{V}_{PWR} \le 36 \text{ V}$<br>• $T_J = 125 \text{ °C}, 6.0 \text{ V} \le \text{V}_{PWR} \le 9.0 \text{ V}$ |      |      | 1.0<br>1.5 | Ω    |       |
|                                                 | DC current capability                                                                                                                                                        | _    | 270  |            | mA   |       |
| I <sub>LEAK_HS</sub>                            | Drain leakage current - V <sub>PWR</sub> = 14 V, V <sub>CC5</sub> = 0                                                                                                        | _    | _    | 2.0        | μA   |       |
| V_BVDSS_HS                                      | Breakdown Voltage                                                                                                                                                            | 40   | _    | _          | V    |       |
| Timing                                          |                                                                                                                                                                              |      |      |            |      |       |
| t <sub>D_ON_HS</sub> /<br>t <sub>D_OFF_HS</sub> | Turn on/off delay time                                                                                                                                                       | _    | _    | 20         | μs   | (15)  |
| Overcurrent shut                                | down                                                                                                                                                                         |      |      |            |      |       |
| OC_HS                                           | Overcurrent shutdown threshold current                                                                                                                                       | —    | 650  | —          | mA   |       |
| t <sub>OC_HS</sub>                              | Overcurrent shutdown filter time - measured by sense FET                                                                                                                     | _    | T1   | _          | μs   |       |
| Open load detect                                | ion                                                                                                                                                                          |      |      |            |      | -     |
| OP_HS                                           | Open load detection threshold - include GND shift = 2.0 V, also used for $V_{DS}$ monitoring                                                                                 | _    | 4.0  | _          | V    |       |
| V <sub>DS</sub> monitoring                      |                                                                                                                                                                              |      |      |            |      |       |
| t <sub>VDS_HS</sub>                             | V <sub>DS</sub> state filter time                                                                                                                                            |      | T1   |            | μs   | (16)  |
| Overtemperature                                 | shutdown                                                                                                                                                                     |      | 1    |            |      |       |
| OT_HS                                           | Overtemperature detection threshold                                                                                                                                          | 180  | 195  | 210        | °C   |       |
| t <sub>от_нs</sub>                              | Overtemperature detection filter time                                                                                                                                        | —    | T1   | _          | μs   |       |
|                                                 |                                                                                                                                                                              |      | 1    |            |      |       |

Notes

15. From digital signal to 50% (turn ON) or 50% (turn OFF).  $R_L$ =1.0 K $\Omega$ ,  $V_{PWR}$  = 30 V, no capacitor

16. Used open load detection comparator rise & fall edge filter time

## 6.8 Monitoring module



Figure 12. Block diagram of SB0800 monitoring module and MCU

The monitoring module in SB0800 works independently from the MCU functionality. The SEED is an 8-bit word, initializing the monitoring module and transferred by the SPI. The MCU generates the SEED, and must fetch and send correct calculation results (MR7:0) to the SB0800 monitoring module within a defined time window. The SB0800 monitoring module confirms the result is sent and correct in the time window. ALU checker results of SB0800 monitoring module are transferred to the MCU by the SPI. The monitoring module also calculates the expected correct result, which is compared to the actual result from MCU.

The result from MCU is an 8-bit MR. The 8 bits are sent to the monitoring module via the SPI interface. The monitoring cycle time starts by a write of MR, with the next MR written within in a fixed time window. A new cycle time is started automatically by a write of MR.



Figure 13. Timing diagram of SB0800 monitoring module and MCU

ERR\_CNT is a 3-bit counter. An incorrect result leads to incrementing the ERR\_CNT by one, and a correct result leads to decrementing by one. The ERR\_CNT 3-bit can be read by the SPI interface.

### 6.8.1 ERR\_CNT behavior

Reset with (RSTB pin = "Low")

- IF (ERR\_CNT ≥ 101) THEN (RSTB pin = "Low") AND (MON\_CNT reset)
- IF (ERR\_CNT  $\leq$  100) AND (MR = incorrect) THEN (ERR\_CNT = ERR\_CNT+1)
- IF (ERR\_CNT = 000) AND (MR = correct) THEN (ERR\_CNT = ERR\_CNT)
- IF (001  $\leq$  MON\_CNT  $\leq$  100) AND (MR = correct) THEN (ERR\_CNT = ERR\_CNT 1)

The SB0800 monitors the time window of the SPI message #18 without writing to the SEED. The time window ( $t_{WD}$ ) counter starts with the RSTB pin rising edge. The time window ( $t_{WD}$ ) counter is reset with the SPI message #18 (with valid parity bit) and restart. If the SPI message #18 (with valid parity bit) is not transferred from the MCU before the time window ( $t_{WD}$ ) end period, the RSTB pin goes to a LOW state for the duration time of  $t_{RSTB_{REC}}$  and the RST\_wd flag is set "High". When RSTB is at a low state (internal, external), the time window ( $t_{WD}$ ) counter is reset to zero.

### 6.8.2 Linear feedback shift register (LFSR)

Both the SB0800 monitoring module and the MCU have LFSR for a pseudo-random number generator of ALU checker inputs. LFSR works in parallel with the SB0800 and MCU. LFSR is initialized by the SPI with a SEED 8-bit, then each MR write command generates a new pseudo-random number. The FF hex-value cannot be used for the SEED.



Figure 14. Diagram of linear feedback shift register (LFSR)

### 6.8.3 ALU checker

Both the SB0800 monitoring module and the MCU have an ALU checker. The ALU checker work in parallel with the SB0800 and MCU. The 8-bit input of the ALU checker is the 8-bit output of LFSR. The ALU checker proceeds on five sequential calculations.

Multiplier pseudo-random value by fix value 4 Adder output multiplier by fix value 6 Subtract previous value with fix value 4

Inverting previous value: bitwise complement

Divider previous value by fix value 4



Figure 15. Diagram of ALU checker

#### Table 20. Monitoring module electrical characteristics

V<sub>PWR</sub> = 6.0 to 36 V, VCC5 = 4.75 to 5.25 V, DOSV = 3.13 to 5.25 V, T<sub>J</sub> = -40 to +125 °C, unless otherwise specified.

| Symbol           | Parameter                               | Min. | Тур. | Max. | Unit | Notes |
|------------------|-----------------------------------------|------|------|------|------|-------|
| MCU monitoring   | nodule                                  |      |      |      |      |       |
| t <sub>WD</sub>  | Timing window for Watchdog              | 10   | —    | 60   | ms   |       |
| t <sub>VAM</sub> | Variation of the Watchdog Window Timing | 60   | 75   | 90   | ms   |       |

Notes

17. The maximum setting window for the watchdog can be decreased to a SPI timing access. The range given in Table 33 shows the typical use case.

Sequence examples to run the watchdog:

Check when the pin reset goes high.

1st command: send the message 0: 0x00 to clear flags

2nd command: send the message 0: 0x00 to reinitialize the seed value. Then, no need to send the seed value again

3rd command: message 18: send the corresponding MR value calculated due the the seed value

4th: send the message desired

Note: The message 18 (MR value) should be sent according the the tWD timing



#### Figure 16. Watchdog sequence example

### 6.9 Supervision

| Event                                               | RSTB            | LSDx   | HD     | PD     | LD     | SPI                                                                                                                                                     | Notes |
|-----------------------------------------------------|-----------------|--------|--------|--------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| Normal mode: After<br>RSTB rising edge, No<br>fault | High            | Normal | Normal | Normal | Normal | Normal                                                                                                                                                  |       |
| VINT_x undervoltage                                 | Low<br>(output) | OFF    | OFF    | OFF    | OFF    | SPI register go to initial state Low except for Vint_uv which is reset to 1. After first read of Vint_uv, it is set back to 0.                          | (18)  |
| Clock fail reset                                    | Low<br>(output) | OFF    | OFF    | OFF    | OFF    | SPI registers go to initial state Low except for Vint_uv<br>unchanged & RST_clk which is set to 1. After first read of<br>RST_clk, it is set back to 0. | (18)  |

#### Table 21. Reaction to supply fault and reset condition

| Event                          | RSTB                                               | LSDx | HD                                  | PD  | LD           | SPI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Notes |
|--------------------------------|----------------------------------------------------|------|-------------------------------------|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| DOSV undervoltage              | Low<br>(output)                                    | OFF  | OFF after<br>t <sub>LSDx_HD_G</sub> | OFF | OFF          | SPI register go to initial state except reset flag (Vint_uv,<br>VCC5_uv, DOSV_uv, RST_wd, RST_alu, RST_ext,<br>RST_CLK) and hd_on (tLSDx_HD_G timing).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | (18)  |
| VCC5 undervoltage              | Low<br>(output)                                    | OFF  | OFF after<br>t <sub>LSDx_HD_G</sub> | OFF | OFF          | SPI register go to initial state except reset flag (Vint_uv,<br>VCC5_uv, DOSV_uv, RST_wd, RST_alu, RST_ext,<br>RST_CLK) and hd_on (tLSDx_HD_G timing).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | (18)  |
| Watchdog fault or ALU<br>fault | Low<br>during<br>t <sub>RSTB_REC</sub><br>(output) | OFF  | OFF after<br>t <sub>LSDx_HD_G</sub> | OFF | OFF          | SPI register go to initial state except:<br>- reset flag (Vint_uv, VCC5_uv, DOSV_uv, RST_wd,<br>RST_alu, RST_ext, RST_CLK)<br>- clear flag bits<br>- hd_on (tLSDx_HD_G timing).<br>- MR<br>- Seed<br>Note: P_charac and I_charac bits are reset in case of<br>Watchdog fault or ALU fault, but SPI read returns the direct<br>SPI write content.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | (18)  |
| External Reset                 | Low<br>(input)                                     | OFF  | OFF after<br><sup>t</sup> LSDx_HD_G | OFF | OFF          | Same SPI behavior as Watchdog fault or ALU fault except<br>seed.<br>SPI register go to initial state except:<br>- reset flag (Vint_uv, VCC5_uv, DOSV_uv, RST_wd,<br>RST_alu, RST_ext, RST_CLK)<br>- clear flag bits<br>- hd_on (tLSDx_HD_G timing).<br>- MR<br>Notes: P_charac and I_charac bits are reset in case of<br>external reset, but SPI read returns the direct SPI write<br>content.<br>Watchdog circuit Seed register (written by SPI write Message<br>#0) is reset by External reset event and impossible to write to<br>unless External reset flag is cleared. In the case of External<br>reset, two identical SPI write Message #0 should be executed<br>to reinitialize Seed register. First SPI Message #0 will clear<br>External reset flag and second SPI Message #0 will finally<br>reinitialize Seed register. In application, writing seed is<br>preferred after checking if RST_ext is 1. (Only External Reset<br>flag is to block writing Seed.) |       |
| VPWR overvoltage               | No effect                                          | OFF  | OFF after<br>t <sub>LSDx_HD_G</sub> | On  | No<br>effect | Following SPI registers go to initial state Low:<br>A. LSDx Duty cycle or current set point.<br>B. hd_on                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |
| VPWR undervoltage              | No effect                                          | OFF  | OFF after<br>t <sub>LSDx_HD_G</sub> | OFF | No<br>effect | Following SPI registers go to initial state Low:<br>A. LSDx Duty cycle or current set point.<br>B. hd_on                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |

### Table 21. Reaction to supply fault and reset condition (continued)

Notes

18. State defines for the duration of the fault and the following reset recovery time period.

Restart conditions:

SPI write message #0 has first to be executed to clear any reset or fault flags. Then new SPI command can be sent.

| Table 22. Start point of reset recovery time | Table 22. | Start point of reset recovery tim | ne |
|----------------------------------------------|-----------|-----------------------------------|----|
|----------------------------------------------|-----------|-----------------------------------|----|

| Fault mode                               | Start point of t <sub>RST_REC</sub>      |
|------------------------------------------|------------------------------------------|
| VINT_A or VINT_D_uv or VCC_uv or DOSV_uv | Come back normal voltage of all voltages |
| Watchdog or ALU fault                    | Fall edge of RSTB pin                    |

### 6.9.1 Additional safety functions

### 6.9.1.1 VINT\_A or VINT\_D undervoltage supervision

The SB0800 uses an internal supply for analog functions (VINT\_A) and digital functions (VINT\_D). The supply voltage VINT\_A and VINT\_D are supervised for undervoltage. When the voltage becomes lower than each threshold VINT\_A\_uv and VINT\_D\_uv, the RSTB pin is asserted low after detection filter time ( $t_{VINT}$ ). This reset state will continue until the voltage at pin VINT raises again. And if VINT becomes higher than each threshold VINT\_A\_uv and VINT\_D\_uv for same filter time ( $t_{VINT}$ ), the RSTB Pin goes high after reset recovery time ( $t_{RST_{REC}}$ ) and the related flag of the SPI register is set to high. For stabilization the internal supply VINT\_A & VINT\_D requires external capacitors. Two band-gaps are included in the SB0800, one is for the voltage reference and the other is for the diagnostic. The VINT\_A and VINT\_D voltages are sending through the SPI.

### 6.9.1.2 VCC5 supervision

See Table 21 Reset condition and reaction.

### 6.9.1.3 DOSV supervision

The supply voltage DOSV is supervised for undervoltage. When the voltage at pin DOSV becomes lower than DOSV\_uv, the RST pin is asserted low after detection filter time ( $t_{VDUV}$ ). This reset state will continue until the voltage at pin DOSV raises again. And if DOSV becomes higher than (DOSV\_uv) for same filter time ( $t_{VDUV}$ ), the RSTB Pin goes high after reset recovery time ( $t_{RST_REC}$ ) and the related flag of the SPI register is set to high.

The P53\_CFG pin decides the DOSV pin undervoltage threshold.

| Pin       | Condition     | Description                       |
|-----------|---------------|-----------------------------------|
| P53 CFG   | Short to GND  | 5.0 V DOSV undervoltage threshold |
| 1 33_01 0 | Short to VCC5 | 3.3V DOSV undervoltage threshold  |



Figure 17. Configuration of VCC5 and DOSV for 5.0 V or 3.3 V application

### 6.9.1.4 Charge pump

The charge pump generates a voltage of typically 12 V above the supply  $V_{PWR}$ . The charge pump voltage is intended for internal use only. No additional load shall be connected to the CP pin. The charge pump requires a capacitor for energy storage and to cover transients. The voltage difference between CP and VPWR can be read by the SPI.

### 6.9.1.5 Internal clock supervision (mismatch MAIN-AUX CLK)

The SB0800 has two independent clock modules, one is the main supply clock to all SB0800 systems. The other monitors the main clock fault and if a fault is detected, the SB0800 resets with the RST\_CLK function (<u>Table 21</u>). This function starts when RSTB is in a high state.

Mutual Supervision of Both Main and Auxiliary Clock:

Clock monitoring continues to perform comparisons between the two clocks sources, CLK1 and CLK2. When everything is working correctly, both clocks are present and both have the same frequency of 14 MHz. If one of the clocks stops or if clocks are misaligned in frequency more than ±25% of 14 MHz (<u>Table 23</u>), an RSTB reset is generated (<u>Table 21</u>) and a SPI flag is reported (RST\_CLK). The reset flag RST\_CLK (same as other reset flags) is cleared in "clear on read" fashion, or in other words, the flag is cleared by a SPI Read command that reads the flag. In the case of a clock monitoring fault, the clock monitoring process will restart only after the clock monitoring flag (RST\_CLK) is cleared on the first SPI message.

If either CLK1or CLK2 disappears indefinitely, the clock monitoring fault will show anywhere from T1 to 2\*T2. If clock frequencies are misaligned in more than ±25% of 14 MHz, the clock monitoring fault will show after a time delay of T2, as measured by the reference clock CLK1. The misaligned frequency detection error is measured in time window of T2 and the measurement is based on CLK1 clock as reference, therefore if the CLK1 frequency changes, the time window T2 cannot be guaranteed.

The SB0800 internal clock monitoring function can be disabled by the SPI command (StopCLK2), with no effect of functionality except the clock monitoring function, because CLK1 is activated, but CLK2 is deactivated. Frequency modulation can be controlled by the FM\_amp and FM\_EM bits (See SPI and data register). The SPI command (FM\_EN) enables the frequency modulated oscillator by two deviation frequency to spread the oscillator's energy over a wide frequency band. There are two kinds of deviation frequencies (350 kHz and 700 kHz), which are decided by the SPI command (FM\_amp). This spreading decreases the peak electromagnetic radiation level and improves electromagnetic compatibility (EMC) performance.

If preferred, the sequence following by SPI command (StopCLK2), and later on if decided to reactivate the CLK2 (clock monitoring reactivated), a reset clk can be generated due to the fact the clk2 re-start, and can have a settling time > 2\*T2, 1.0 ms max. In this case, reset is detected during reset recovery time and the CLK\_RST (reading message #0) flag should read in a normal condition.

### 6.9.1.6 Die temperature warning

The SB0800 has 1 temperature warning sensor in the cool place of the die. The threshold of temperature warning is 20 °C below overtemperature. In case of a temperature warning, outputs are not shutdown and the SPI-Bit shows the actual status at accessing time.

### 6.9.1.7 Ground supervision

GND-loss monitors the voltage between PGND (global reference GND) and GND\_D. In case of a disconnection of GND\_D vs. all other grounds (pin 2, 4, 13, 37, 46, 51, and back side ground are soldered to ground), a detection GND\_D disconnect as soon as the GND\_D is higher than the threshold (V\_GL) vs. others grounds, is reported through the flag FGND via the SPI register and set high after a filter time ( $t_{GL}$ ).

- 1. Connection degraded (resistive path)
  - A. GND\_D vs other grounds > V\_GL but by having Vint\_D –GND\_D > min voltage required
  - B. SPI communication still possible, and the flag FGND will be at 1
- Disconnection (open physically) during a sequence (in Normal mode), the logic embedded will be frozen, because the voltage Vint\_D –GND\_D < min voltage required</li>
  - A. No SPI communication is possible
  - B. If GND\_D is reconnected normally, SPI communication recovers and the flag FGND will be at 1

### Table 23. Electrical characteristics

 $V_{PWR}$  = 6.0 to 36 V, VCC5 = 4.75 to 5.25 V, DOSV = 3.13 to 5.25 V, T<sub>J</sub> = -40 to +125 °C, unless otherwise specified.

| Symbol                                          | Characteristic                                                                                                             | Min. | Тур.       | Max.     | Unit | Notes |
|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------|------------|----------|------|-------|
| Reset output SB                                 | 0800 to MCU                                                                                                                | I    | I          | L        | L    |       |
| t <sub>RSTB_REC</sub>                           | Reset Recovery Time                                                                                                        | -20% | 45         | 20%      | ms   |       |
| Reset input MCU                                 | to SB0800                                                                                                                  | l    | l          | •        | •    |       |
| t <sub>RST_MIN</sub>                            | Minimum External Reset Time (only for application)                                                                         | _    | 10         | _        | μs   |       |
| DOSV undervolta                                 | age                                                                                                                        | 1    | 1          |          |      |       |
| DOSV <sub>UV_5V</sub><br>DOSV <sub>UV_3P3</sub> | Undervoltage Reset Threshold at Shutdown (falling edge of DOSV)<br>• P53_CFG = Low (< 0.8 V)<br>• P53_CFG = High (> 2.0 V) |      | 4.5<br>2.9 |          | v    |       |
| t <sub>DVUV</sub>                               | Undervoltage Reset Filter Time                                                                                             | —    | T1         | _        | μs   |       |
| VCC5 undervolta                                 | ge                                                                                                                         | l    | l          | •        | •    |       |
| VCC5_UV                                         | Undervoltage Threshold                                                                                                     | —    | 4.5        | —        | V    |       |
| t <sub>VCUV</sub>                               | Undervoltage Filter Time                                                                                                   | _    | T1         | —        | μs   |       |
| VCC5 supply                                     |                                                                                                                            | •    | •          | •        | •    |       |
| I_VCC5<br>I_DOSV                                | Consumption Current<br>• VCC5 = 5.0 V; HD,PD = on; RSTB = high<br>• During SPI communication                               |      |            | 20<br>10 | mA   |       |

### Table 23. Electrical characteristics (continued)

 $V_{PWR}$  = 6.0 to 36 V, VCC5 = 4.75 to 5.25 V, DOSV = 3.13 to 5.25 V, T<sub>J</sub> = -40 to +125 °C, unless otherwise specified.

| Symbol                                         | Characteristic                                                                                              | Min.  | Тур.                 | Max. | Unit | Notes |
|------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------|----------------------|------|------|-------|
| Internal logic sup                             | ply                                                                                                         |       | 1                    |      | 1    |       |
| Vint_A                                         | Internal Analog Voltage - I <sub>LOAD</sub> = -10 mA                                                        | 2.30  | 2.5                  | 2.8  | V    |       |
| Vint_D                                         | Internal Digital Voltage - I <sub>LOAD</sub> = -10 mA                                                       | 2.30  | 2.5                  | 2.8  | V    |       |
| C_Vint                                         | Stabilization Capacitor at V_INT - Low-voltage capacitor (<4.0 V)                                           | _     | 220                  | _    | nF   |       |
| Internal logic sup                             | ply undervoltage                                                                                            |       |                      |      |      |       |
| Vint_A_ <sub>UV</sub><br>Vint_D_ <sub>UV</sub> | Undervoltage Reset threshold                                                                                | _     | 2.0                  | _    | v    |       |
| t <sub>VINT</sub>                              | Undervoltage Reset Filter time                                                                              |       | 1.0                  | _    | μs   |       |
| VPWR supply                                    |                                                                                                             |       |                      |      |      |       |
| I_VPWR                                         | Consumption current - VPWR = 36 V, HD, PD = on, RSTB = high                                                 |       | 5.0                  |      | mA   |       |
| I_STBY_VPWR                                    | Consumption current at sleep mode - VCC5 = DOSV = 0 V,<br>HD_D = PD_D = VPWR = 36 V                         | _     | 2.0                  | 20   | μΑ   |       |
| VPWR overvoltag                                | e                                                                                                           | 1     | 1 1                  |      |      |       |
| VPWR_OV                                        | VPWR Overvoltage Threshold (rising edge)                                                                    | —     | 38                   | —    | V    |       |
| VPWR_OV_HYS                                    | Overvoltage Detection Hysteresis -<br>VPWR_OV(ON) = VPWR_OV(SHUTDOWN) -VPWR_OV_HYS                          | _     | 0.6                  | 1.0  | v    |       |
| t <sub>VPWR_OV</sub>                           | Overvoltage Detection Filter Time - Both directions                                                         | _     | T2                   | _    | μs   |       |
| /PWR undervolta                                | ge                                                                                                          |       | 44                   |      | Į    | _     |
| VPWR_UV                                        | Undervoltage Shutdown Threshold (falling edge)                                                              | _     | 5.1                  | _    | V    |       |
| VPWR_UV_HYS                                    | Undervoltage Detection Hysteresis -<br>VPWR_OV(ON) = VPWR_OV(SHUTDOWN) -VPWR_OV_HYS                         | 30    | 100                  | 200  | mV   |       |
| t <sub>VPUV</sub>                              | Undervoltage Detection Filter Time                                                                          | _     | T2                   | _    | μs   |       |
| Ground-loss dete                               | ction                                                                                                       |       |                      |      |      |       |
| V_ <sub>GL</sub>                               | GND_d-loss detection threshold - Reference GND_Px                                                           | _     | 0.5                  | _    | V    |       |
| t <sub>GL</sub>                                | GND_d-loss detection filter time - Reference GND_Px                                                         |       | T2                   | _    | μs   |       |
| Oscillator                                     |                                                                                                             |       |                      |      |      |       |
| f_osc                                          | Main Oscillator Frequency                                                                                   | -7.0% | 14                   | 7.0% | MHz  |       |
| e <sub>CLK</sub>                               | Mismatch MAIN-AUX OSC CLK - enable $V_{INT_X}$ is normal voltage digital comparison between the two clocks. | _     | ±25                  | _    | %    |       |
| t <sub>CLK</sub>                               | Mismatch OSC Filter Time                                                                                    | T1    | T2                   | 2*T2 | μs   | (19)  |
|                                                | Frequency Modulation Band 1 - FM_amp = 0                                                                    | _     | 350                  | _    | kHz  |       |
|                                                | Frequency Modulation Band 2 - FM_amp = 1                                                                    |       | 700                  | _    | kHz  |       |
|                                                | Frequency Modulation Speed                                                                                  | _     | 110                  | _    | kHz  |       |
| Overtemperature/                               | temperature warning                                                                                         |       |                      |      |      |       |
| T <sub>W</sub>                                 | Temperature Warning Detection Threshold                                                                     | 150   | 165                  | 180  | °C   |       |
| t <sub>TW</sub>                                | Temperature Warning Detection Filter Time                                                                   | _     | T2                   | _    | μs   |       |
| Charge pump                                    | 1                                                                                                           | 1     | <u> </u>             |      | 1    |       |
| C <sub>CP</sub>                                | Charge pump external capacitor - Tolerance < ±20%                                                           | _     | 220                  | _    | nF   |       |
| V_CP                                           | Charge pump voltage - hd_on = pd_on = 1, LSD 100% duty cycle.                                               |       | V <sub>PWR</sub> +13 | _    | V    | (20)  |

#### Table 23. Electrical characteristics (continued)

 $V_{PWR}$  = 6.0 to 36 V, VCC5 = 4.75 to 5.25 V, DOSV = 3.13 to 5.25 V, T<sub>J</sub> = -40 to +125 °C, unless otherwise specified.

| Symbol | Characteristic     | Min. | Тур. | Max. | Unit | Notes |
|--------|--------------------|------|------|------|------|-------|
| Timing |                    |      |      |      |      |       |
| T1     | Logic time base T1 | 14.4 | 18.2 | 22   | μs   |       |
| T2     | Logic time base T2 | 232  | 293  | 360  | μs   |       |

Notes

19. The t<sub>CLK</sub> parameter is decided by a frequency checker and comparing two clocks. If either main clock or AUX clock frequency disappears longer than T1, the SB0800 goes to reset by the clock frequency checker and the CLK\_RST flag will be detected. Meanwhile, comparing the main clock and AUX clock is done during T2 and the SB0800 is possible to go to reset every T2. Because measurement and reset activation are asynchronous, t<sub>CLK</sub> can reach 2\*T2 in the worst case by comparing two clocks.

20. For more details, refer to the HD\_G & PD\_G parameters

Write 1 to any xxx\_clr\_flt register will create a reset of the fault flag during 1 clock period after the SPI message. xxx\_clr\_flt automatically goes to "0" after 1 clock from fault flag reset.

| XXX Output State            | ON | OFF                    | - Normal State |
|-----------------------------|----|------------------------|----------------|
|                             |    |                        |                |
| XXX_Fault Internal Signal   |    |                        |                |
|                             |    |                        |                |
|                             |    |                        | -              |
| SPI XXX_Fault_Flag          |    |                        |                |
|                             |    |                        |                |
| SPI Transaction             |    | SPI Read SPI Write     |                |
|                             |    | Fault Flag XXX_cir_fit |                |
|                             |    | Г                      | Г              |
| XXX_cir_flt Internal Signal |    |                        |                |

Figure 18. Timing diagram of xxx\_clr\_flt

# 6.10 SPI and data register

### 6.10.1 Function description

The SPI serial interface has the following features:

- Full duplex, four-wire synchronous communication
- · Slave mode operation only
- · Fixed SCLK polarity and phase requirements
- · Fixed 16-bit command word
- · SCLK operation up to 10.0 MHz

The Serial Peripheral Interface (SPI) is used to transmit and receive data synchronously with the MCU. Communication occurs over a fullduplex, four-wire SPI bus. The 34SB0800 device operates only as a slave device to the master, and requires four external pins; SI, SO, SCLK, and CSB. All words are 16 bits long and MSB is sent first.

The SPI simultaneously turns on the serial output SO and returns the MISO return bits. When receiving, valid data is latched on the rising edge of each SCLK pulse. The serial output data is available on the rising edge of SCLK, and transitions on the falling edge of SCLK. The number of clock cycles occurring on the pin SCLK while the CSB pin is asserted low must be 16. If the number of clock pulses is not 16 or a parity fault, the SPI MOSI data is ignored. The SB0800 takes even parity. On next data read SO message, "Fmsg" bit sets to 1, and other data bits sets to 0. The parity bit sets to 1. On the first SPI communication after reset, the read SO message sets to 10101010101010.

The fault registers are double buffered. The first buffer layer latches a fault at the time the fault is detected. This inner layer buffer clears when the fault condition is no longer present and the fault bit communicates to the MCU by a MISO response. The second layer buffer latches the output of the inner layer buffer whenever the CSB pin transitions from low to high. The output of the second layer buffer is transferred to the shift register after the corresponding MOSI command is received from the MCU.



Figure 19. SPI timing diagram

#### Table 24. SPI timing electrical characteristics

VPWR = 6.0 to 36 V, VCC5 = 4.75 to 5.25 V, DOSV = 3.13 to 5.25 V,  $T_J$  = -40 to 125 °C, unless otherwise specified.

| Symbol                  | Characteristic                                                                         | Min. | Тур.                | Max. | Unit | Notes |
|-------------------------|----------------------------------------------------------------------------------------|------|---------------------|------|------|-------|
| SPI interface timi      | ng <sup>(21)</sup>                                                                     |      |                     | L    |      |       |
| f <sub>SPI</sub>        | Recommended Frequency of SPI Operation - $t_{SPI} = 1/f_{SPI}$                         | _    | —                   | 10   | MHz  |       |
| t <sub>LEAD</sub>       | Falling Edge of CSB to the Rising Edge of SCLK (required setup time)                   |      | t <sub>SPI</sub> /2 | 50   | ns   |       |
| t <sub>LAG</sub>        | Falling Edge of SCLK to the Rising Edge of CSB (required setup time)                   | _    | t <sub>SPI</sub> /2 | 50   | ns   |       |
| T <sub>XFER_DELAY</sub> | No Data Time Between SPI Commands                                                      |      | —                   | —    | ns   |       |
| t <sub>WH</sub>         | High Time of SCLK                                                                      | _    | t <sub>SPI</sub> /2 | —    | ns   |       |
| t <sub>WL</sub>         | Low Time of SCLK                                                                       | —    | t <sub>SPI</sub> /2 | —    | ns   |       |
| t <sub>SU1</sub>        | SI to Rising Edge of SCLK (required setup time)                                        | —    | —                   | —    | ns   |       |
| t <sub>SO(EN)</sub>     | Time from Falling Edge of CSB to SO Low-impedance                                      | _    | —                   | 30   | ns   |       |
| t <sub>SO(DIS)</sub>    | Time from Rising Edge of CSB to SO High-impedance                                      |      | _                   | 30   | ns   |       |
| t <sub>VALID</sub>      | Time from Falling Edge of SCLK to SO Data_valid - 0.2xDOSV $\leq$ 0.8xDOSV, CL = 50 pF | _    | _                   | 30   | ns   |       |

Notes

21. The inputs of the SPI module (SCLK, CSB, SI) are driven between 0 V and DOSV voltage.

# 6.10.2 SPI message structure

| addr<br># |       |                |     |        |           | W              | rite        |               |                  |                |                 | Read           |                                                                                                                                                                        |                |                |                      |      |               |           |             |            |               |                  |     |   |
|-----------|-------|----------------|-----|--------|-----------|----------------|-------------|---------------|------------------|----------------|-----------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|----------------------|------|---------------|-----------|-------------|------------|---------------|------------------|-----|---|
| DEC       | BIN   | 9              | 8   | 7      | 6         | 5              | 4           | 3             | 2                | 1              | 0               | 13             | 12                                                                                                                                                                     | 11             | 10             | 9                    | 8    | 7             | 6         | 5           | 4          | 3             | 2                | 1   | 0 |
| 0         | 00000 |                |     |        | SED       | <7:0>          |             |               |                  | HPD_s<br>r     | PD_mt<br>_cfg   |                | Version         dosv_u<br>v         Vcc_<br>uv         Vint_<br>uv         RST_<br>cl k         RST_<br>ext         RST_<br>alu         RST_<br>wd         X         H |                |                |                      |      |               |           |             | HPD_s<br>r | PD_mt<br>_cfg |                  |     |   |
| 1         | 00001 |                | P c | harac  |           |                | l charac    |               | lsd_sin<br>k_dis | 1              | 0               |                | Manufact                                                                                                                                                               | turing data    | Э              |                      | Pc   | harac         |           |             | I charac   | ;             | lsd_sin<br>k_dis | х   | х |
| 2         | 00010 |                |     |        |           | 1              |             |               |                  |                |                 |                | Res                                                                                                                                                                    | erved          |                |                      |      |               |           |             |            |               |                  | 1   |   |
| 3         | 00011 | 0              | 0   | 0      | 0         | FM_<br>amp     | FM_<br>EN   | StopC<br>L K2 | Adin2_<br>en     | Adin1_<br>dis  | OCF_p<br>d      |                |                                                                                                                                                                        | SB             | 0800_CL        | K_CNT<               | 7:0> |               |           | Vpwr_<br>ov | х          | Vpwr_<br>uv   | FGND             | OTW | х |
| 4         | 00100 | 0              | 0   | 0      | 0         | 0              | 0           | 0             | 0                | 0              | 0               | 0              | х                                                                                                                                                                      | Х              | х              |                      |      |               |           | TEMF        | P<9:0>     | 1             | 1                | 1   |   |
| 5         | 00101 | 0              | 0   | 0      | 0         | pd_on          | hd_on       | 0             | 0                | HS_on          | LD_on           | PD_oc          | HD_oc                                                                                                                                                                  | х              | х              |                      |      |               |           | VINT_       | D<9:0>     |               |                  |     | - |
| 6         | 00110 | HS_clr<br>_flt | 0   | 0      | 0         | HD_clr<br>_flt | 0           | 0             | LD_cl<br>r_flt   | PD_clr<br>_flt | LSD_c<br>Ir_flt | ld_oc          | ld_op                                                                                                                                                                  | ld_ot          | vds_ld         |                      |      |               |           | vpre10      | 0<9:0>     |               |                  |     |   |
| 7         | 00111 | 0              | 0   | Iclamp | didt      | FDCL           | LLC<br><1>  | LLC<br><0>    | CR_fb            | CR_dis<br>12   | CR_dis<br>34    | х              | CR_fb                                                                                                                                                                  | CR_dis<br>12   | CR_dis<br>34   |                      |      |               |           | vpre12      | 2<9:0>     |               |                  |     |   |
| 8         | 01000 | 0              | 0   | 0      | 0         | 0              | 0           | 0             | 0                | 0              | 0               | lsd1_c<br>r er | lsd2_c<br>r er                                                                                                                                                         | lsd3_c<br>r er | lsd4_c<br>r er |                      |      | vcp_vpwr<9:0> |           |             |            |               |                  |     |   |
| 9         | 01001 | 0              | 0   | 0      | 0         | LI             | PWM_        | 14            | LI               | F_PWM_         | 58              | х              | х                                                                                                                                                                      | х              | х              |                      |      |               |           | VINT_       | A<9:0>     |               |                  |     |   |
| 10        | 01010 |                |     | LSD1   | duty cycl | e (8-bit) o    | r current s | set point (   | (10-bit)         |                |                 | lsd1_o<br>c    | lsd1_o<br>p                                                                                                                                                            | lsd1_ot        | vds_LS<br>D1   |                      |      | LSD           | 1 duty cy | ycle (8bit) | or currer  | nt read (1    | 0 bit)           |     |   |
| 11        | 01011 |                |     | LSD2   | duty cycl | e (8-bit) o    | r current s | set point (   | (10-bit)         |                |                 | lsd2_o<br>c    | lsd2_o<br>p                                                                                                                                                            | lsd2_ot        | vds_LS<br>D2   |                      |      | LSD           | 2 duty cy | ycle (8bit) | or curre   | nt read (1    | 0 bit)           |     |   |
| 12        | 01100 |                |     | LSD3   | duty cycl | e (8-bit) o    | r current s | set point (   | (10-bit)         |                |                 | lsd3_<br>oc    | lsd3_o<br>p                                                                                                                                                            | lsd3_ot        | vds_LS<br>D3   |                      |      | LSD           | 3 duty cy | ycle (8bit) | or curre   | nt read (1    | 0 bit)           |     |   |
| 13        | 01101 |                |     | LSD4   | duty cycl | e (8-bit) o    | r current s | set point (   | 10-bit)          |                |                 | lsd4_<br>oc    | lsd4_o<br>p                                                                                                                                                            | lsd4_ot        | vds_LS<br>D4   |                      |      | LSD           | 4 duty cy | ycle (8bit) | or currer  | nt read (1    | 0 bit)           |     |   |
| 14        | 01110 |                |     |        | LSD5 d    | uty cycle      |             |               |                  | 0              | 0               | lsd5_<br>oc    | lsd5_o<br>p                                                                                                                                                            | lsd5_ot        | vds_LS<br>D5   |                      |      |               | LSD5 d    | uty cycle   |            |               |                  | 0   | 0 |
| 15        | 01111 |                |     |        | LSD6 d    | uty cycle      |             |               |                  | 0              | 0               | lsd6_<br>oc    | lsd6_o<br>p                                                                                                                                                            | lsd6_ot        | vds_LS<br>D6   |                      |      |               | LSD6 d    | uty cycle   |            |               |                  | 0   | 0 |
| 16        | 10000 |                |     |        | LSD7 d    | uty cycle      |             |               |                  | 0              | 0               | lsd7_<br>oc    | lsd7_o<br>p                                                                                                                                                            | lsd7_ot        | vds_LS<br>D7   | LSD7 duty cycle 0    |      |               |           |             |            | 0             |                  |     |   |
| 17        | 10001 |                |     |        | LSD8 d    | uty cycle      |             |               |                  | 0              | 0               | lsd8_<br>oc    | lsd8_o<br>p                                                                                                                                                            | lsd8_ot        | vds_LS<br>D8   | LS LSD8 duty cycle 0 |      |               |           |             |            | 0             |                  |     |   |
| 18        | 10010 | 0              | 0   |        |           |                | MR<         | :7:0>         |                  | 1              | 1               | х              | х                                                                                                                                                                      | HD_lkg         |                | ERR_CNT AR<7:0>      |      |               |           |             |            | 1             |                  |     |   |
| 24        | 11000 | 0              | 0   | 0      | 0         | 0              | 0           | 0             | 0                | 0              | 0               | HS_o c         | HS_o p                                                                                                                                                                 | HS_ot          | vds_HS         | s_HS ADIN1<9:0>      |      |               |           |             |            |               |                  |     |   |
| 25        | 11001 | 0              | 0   | 0      | 0         | 0              | 0           | 0             | 0                | 0              | 0               | х              | х                                                                                                                                                                      | х              | х              | X ADIN2<9:0>         |      |               |           |             |            |               |                  |     |   |
| 26        | 11010 | 0              | 0   | 0      | 0         | 0              | 0           | 0             | 0                | 0              | 0               | х              | х                                                                                                                                                                      | х              | х              |                      |      |               |           | ADIN        | 3<9:0>     |               |                  |     |   |

Notes

22. MSB(B15) of both write and read messages is parity bit, whereas only B14 of read message is Fmsg, which show previous write message fault.

23. The 'X' bit is used for tests manufacturing.

# 6.10.3 SPI message description

### 6.10.3.1 Message #0

#### Table 25. Write message

|   | B15 | B14 | B13 | B12    | B11 | B10 | B09 | B08 | B07 | B06 | B05   | B04 | B03 | B02 | B01        | B00           |
|---|-----|-----|-----|--------|-----|-----|-----|-----|-----|-----|-------|-----|-----|-----|------------|---------------|
| F | Ρ   |     |     | MSG_ID |     |     |     |     |     | SED | <7:0> |     |     |     | HPD_<br>sr | PD_mt_<br>cfg |

| Field      | Bits   |                  | Description                                                         |  |  |  |  |  |  |  |
|------------|--------|------------------|---------------------------------------------------------------------|--|--|--|--|--|--|--|
| Р          | 15     | Parity bit       |                                                                     |  |  |  |  |  |  |  |
| MSG_ID     | 14: 10 | Message Identif  | ier: 00000                                                          |  |  |  |  |  |  |  |
| SED<7:0>   | 09:02  | SEED value of li | near feedback shift register                                        |  |  |  |  |  |  |  |
|            | 01     | Bit = 0          | HSD & PD slew rate selection is slow (default mode)                 |  |  |  |  |  |  |  |
| HPD_sr     | 01     | Bit = 1          | HSD & PD slew rate selection is fast                                |  |  |  |  |  |  |  |
| DD mt of a | 00     | Bit = 0          | = 0 Overcurrent masking time is mt <sub>PD_OC1</sub> (default mode) |  |  |  |  |  |  |  |
| PD_mt_cfg  | 00     | Bit = 1          | There is no Overcurrent masking time                                |  |  |  |  |  |  |  |

#### Table 26. Read message

| B15 | B14  | B13 | B12  | B11   | B10 | B09         | B08    | B07     | B06         | B05         | B04         | B03        | B02 | B01        | B00           |
|-----|------|-----|------|-------|-----|-------------|--------|---------|-------------|-------------|-------------|------------|-----|------------|---------------|
| Ρ   | Fmsg |     | Vers | ion # |     | dosv_u<br>v | Vcc_uv | Vint_uv | RST_cl<br>k | RST_<br>ext | RST_<br>alu | RST_<br>wd | х   | HPD_<br>sr | PD_mt_<br>cfg |

| Field      | Bits   |             | Description                                                        |
|------------|--------|-------------|--------------------------------------------------------------------|
| Р          | 15     | Parity bit  |                                                                    |
| Emog       | 14     | Bit = 0     | Previous transfer was valid                                        |
| Fmsg       | 14     | Bit = 1     | Parity bit is not correct. Error detected during previous transfer |
| Version #  | 13: 10 | Version num | iber is xxxx pass                                                  |
| de eu conc | 00     | Bit = 0     | DOSV continues normal voltage                                      |
| dosv_uv    | 09     | Bit = 1     | DOSV was less than DOSV undervoltage threshold longer than tDVUV   |
| Vcc5 uv    | 08     | Bit = 0     | VCC5 continues normal voltage                                      |
| VCC5 UV    | 08     | Bit = 1     | VCC5 was less than VCC5_uv longer tVCUV                            |
| Vint uv    | 07     | Bit = 0     | Vint_D and Vint_A continues normal voltage                         |
| VIIILUV    | 07     | Bit = 1     | Vint_D or Vint_A voltage was low                                   |
| RST_clk    | 06     | Bit = 0     | SB0800 internal clock is okay                                      |
| RST_CIK    | 00     | Bit = 1     | SB0800 internal clock fault was detected.                          |
| RST ext    | 05     | Bit = 0     | Normal                                                             |
| RS1_ext    | 05     | Bit = 1     | Reset from external (RSTB pin)                                     |
| RST_alu    | 04     | Bit = 0     | Normal                                                             |
| no i_aiu   | 04     | Bit = 1     | Reset from monitoring module (ERR_CNT≥101)                         |
| RST_wd     | 03     | Bit = 0     | Normal                                                             |
| KƏT_WU     | 03     | Bit = 1     | Valid MR wasn't updated within t_wd                                |

| Field     | Bits |         | Description                                |
|-----------|------|---------|--------------------------------------------|
| HPD_sr    | 01   | Bit = x | Feedback internal HPD_sr register value    |
| PD_mt_cfg | 00   | Bit = x | Feedback internal PD_mt_cfg register value |

# 6.10.3.2 Message #1

#### Table 27. Write message

|   | B15 | B14 | B13 | B12    | B11 | B10 | B09 | B08  | B07  | B06 | B05 | B04      | B03 | B02              | B01 | B00 |
|---|-----|-----|-----|--------|-----|-----|-----|------|------|-----|-----|----------|-----|------------------|-----|-----|
| Ē | Ρ   |     |     | MSG_ID |     |     |     | P ch | arac |     |     | I charac |     | lsd_sink<br>_dis | 1   | Х   |

| Field         | Bits   |                                        | Description                                                   |  |  |  |
|---------------|--------|----------------------------------------|---------------------------------------------------------------|--|--|--|
| Р             | 15     | Parity bit                             |                                                               |  |  |  |
| MSG_ID        | 14: 10 | Message Ide                            | entifier: 00001                                               |  |  |  |
|               |        | BIT                                    | P character                                                   |  |  |  |
|               |        | 0111                                   | Factor of P-characteristic = 1.2188                           |  |  |  |
|               |        | 0110                                   | Factor of P-characteristic = 1.1875                           |  |  |  |
|               |        | 0101                                   | Factor of P-characteristic = 1.1562                           |  |  |  |
|               |        | 0100                                   | Factor of P-characteristic = 1.125                            |  |  |  |
|               |        | 0011                                   | Factor of P-characteristic = 1.0938                           |  |  |  |
|               |        | 0010                                   | Factor of P-characteristic = 1.0625                           |  |  |  |
|               |        | 0001                                   | Factor of P-characteristic = 1.0312                           |  |  |  |
| P charac      | 09: 06 | 0000                                   | Factor of P-characteristic = 1                                |  |  |  |
|               |        | 1000                                   | Factor of P-characteristic = 1                                |  |  |  |
|               |        | 1001                                   | Factor of P-characteristic = 0.9688                           |  |  |  |
|               |        | 1010                                   | Factor of P-characteristic = 0.9375                           |  |  |  |
|               |        | 1011                                   | Factor of P-characteristic = 0.9062                           |  |  |  |
|               |        | 1100                                   | Factor of P-characteristic = 0.875                            |  |  |  |
|               |        | 1101                                   | Factor of P-characteristic = 0.8438                           |  |  |  |
|               |        | 1110                                   | Factor of P-characteristic = 0.8125                           |  |  |  |
|               |        | 1111                                   | Factor of P-characteristic = 0.7812                           |  |  |  |
|               |        | 001                                    | Factor of I-characteristic = 0.25                             |  |  |  |
|               |        | 010                                    | Factor of I-characteristic = 0.1875                           |  |  |  |
|               |        | 011                                    | Factor of I-characteristic = 0.1562                           |  |  |  |
| Labora        | 05.00  | 100                                    | Factor of I-characteristic = 0.3125 (Imax)                    |  |  |  |
| I charac      | 05: 03 | 000                                    | Factor of I-characteristic = 0.125 (default)                  |  |  |  |
|               |        | 101                                    | Factor of I-characteristic = 0.0938                           |  |  |  |
|               |        | 110Factor of I-characteristic = 0.0625 |                                                               |  |  |  |
|               |        | 111                                    | Factor of I-characteristic = 0.0312                           |  |  |  |
| lad sints dis | 00     | Bit = 0                                | LSD sink current for open detection is enabled (default mode) |  |  |  |
| lsd_sink_dis  | 02     | Bit = 1                                | LSD sink current for open detection is disabled               |  |  |  |

#### Table 28. Read message

| B15 | B14  | B13 | B12      | B11        | B10 | B09 | B08  | B07  | B06 | B05 | B04      | B03 | B02              | B01 | B00 |
|-----|------|-----|----------|------------|-----|-----|------|------|-----|-----|----------|-----|------------------|-----|-----|
| Ρ   | Fmsg |     | Manufact | uring data | 1   |     | P ch | arac |     |     | I charac |     | lsd_sink<br>_dis | Х   | х   |

| Field              | Bits   |                 | Description                                                            |
|--------------------|--------|-----------------|------------------------------------------------------------------------|
| Р                  | 15     | Parity bit      |                                                                        |
|                    |        | Bit = 0         | Previous transfer was valid.                                           |
| Fmsg               | 14     | Bit = 1         | Parity bit is not correct.<br>Error detected during previous transfer. |
| Manufacturing data | 13: 10 | Could be used t | for traceability (same as version #)                                   |
| P charac           | 09: 06 | Feedback of P   | charac                                                                 |
| I charac           | 05: 03 | Feedback of I c | harac                                                                  |
| lsd_sink_dis       | 02     | Feedback of lsc | l_sink_dis                                                             |

# 6.10.3.3 Message #2

Reserved

# 6.10.3.4 Message #3

### Table 29. Write message

| B15 | B14 B13 B12 B11 B10 |  |        |  |  | B09 | B08 | B07 | B06 | B05        | B04   | B03              | B02          | B01           | B00        |
|-----|---------------------|--|--------|--|--|-----|-----|-----|-----|------------|-------|------------------|--------------|---------------|------------|
| Р   |                     |  | MSG_ID |  |  | х   | х   | х   | х   | FM_am<br>p | FM_EN | Stop<br>CLK<br>2 | Adin2_e<br>n | Adin1_d<br>is | OCF_p<br>d |

| Field          | Bits  |             | Description                                                                             |
|----------------|-------|-------------|-----------------------------------------------------------------------------------------|
| Р              | 15    | Parity bit  |                                                                                         |
| MSG_ID         | 14:10 | Message Id  | entifier: 00011                                                                         |
| <b>EN4</b> and | 05    | Bit = 0     | Frequency modulation band 1                                                             |
| FM_amp         | 05    | Bit = 1     | Frequency modulation band 2                                                             |
|                |       | Bit = 0     | Frequency of Main/Aux oscillator clocks is fixed                                        |
| FM_EN          | 04    | Bit = 1     | Frequency of Main/Aux oscillator clocks is modulated by the frequency defined by FM_amp |
|                |       | Bit = 0     | SB0800 internal clock monitoring function is enabled                                    |
| StopCLK2       | 03    | Bit = 1     | SB0800 internal clock monitoring function is disabled                                   |
|                |       | Bit = 0     | Allow to control the pump trough an output of the MCU                                   |
| Adin2_en       | 02    | Bit = 1     | Allow to control the pump trough SPI command (LD_on bit)                                |
| A dia 4 dia    | 0.1   | Bit = 0     | Allow to control the low-side for resistive load trough SPI command (Pd_on bit)         |
| Adin1_dis      | 01    | Bit = 1     | Allow to control the low-side for resistive load trough an output of the MCU            |
| OCF_pd         | 00    | Overcurrent | filter time of pump driver is selectable by OCF_pd                                      |

### Table 30. Read message

| B15 | B14  | B13 | B12                 | B11 | B10 | B09 | B08 | B07 | B06 | B05 | B04 | B03     | B02  | B01 | B00 |
|-----|------|-----|---------------------|-----|-----|-----|-----|-----|-----|-----|-----|---------|------|-----|-----|
| Р   | Fmsg |     | SB0800_CLK_CNT<7:0> |     |     |     |     |     |     |     |     | Vpwr uv | FGND | OTW | х   |

| Field               | Bits     |              | Description                                                         |
|---------------------|----------|--------------|---------------------------------------------------------------------|
| Р                   | 15       | Parity bit   |                                                                     |
| <b>F</b>            | 4.4      | Bit = 0      | Parity bit is correct. Previous transfer was valid.                 |
| Fmsg                | 14       | Bit = 1      | Parity bit is not correct. Error detected during previous transfer. |
| SB0800_CLK_CNT<7:0> | 13: 06   | Monitoring r | esult from SB0800 internal clock(?)                                 |
| Name and            | <u>.</u> | Bit = 0      | Normal                                                              |
| Vpwr_ov             | 05       | Bit = 1      | VPWR overvoltage                                                    |
| A farmer and        |          | Bit = 0      | Normal                                                              |
| Vpwr_uv             | 03       | Bit = 1      | VPWR undervoltage                                                   |
| FOND                |          | Bit = 0      | Normal                                                              |
| FGND                | 02       | Bit = 1      | GND _D loss detection                                               |
|                     | 01       | Bit = 0      | Normal                                                              |
| OTW_ov              | 01       | Bit = 1      | Overtemperature warning                                             |

# 6.10.3.5 Message #4

### Table 31. Write message

| B15 | B14    | B13 | B12 | B11 | B10 | B09 | B08 | B07 | B06 | B05 | B04 | B03 | B02 | B01 | B00 |
|-----|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Р   | MSG_ID |     |     |     |     | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

| Field  | Bits   | Description               |
|--------|--------|---------------------------|
| Р      | 15     | Parity bit                |
| MSG_ID | 14: 10 | Message Identifier: 00111 |

### Table 32. Read message

| B15 | B14  | B13 | B12 | B11 | B10 | B09 | B08 | B07 | B06 | B05  | B04                 | B03 | B02 | B01 | B00 |
|-----|------|-----|-----|-----|-----|-----|-----|-----|-----|------|---------------------|-----|-----|-----|-----|
| Ρ   | Fmsg | 0   | х   | х   | х   |     |     |     |     | TEMP | <b>?&lt;9:0&gt;</b> |     |     |     |     |

| Field     | Bits  |                     | Description                                                         |
|-----------|-------|---------------------|---------------------------------------------------------------------|
| Р         | 15    | Parity bit          |                                                                     |
| Emag      |       | Bit = 0             | Parity bit is correct. Previous transfer was valid.                 |
| Fmsg      | 14    | Bit = 1             | Parity bit is not correct. Error detected during previous transfer. |
| TEMP<9:0> | 09:00 | 10-bit ADC of avera | age die temperature                                                 |

# 6.10.3.6 Message #5

### Table 33. Write message

| B15 | B14 | B13    | B12 | B11 | B10 | B09 | B08 | B07 | B06 | B05   | B04   | B03 | B02 | B01   | B00   |
|-----|-----|--------|-----|-----|-----|-----|-----|-----|-----|-------|-------|-----|-----|-------|-------|
| Р   |     | MSG_ID |     |     |     |     | 0   | 0   | 0   | pd_on | hd_on | 0   | 0   | HS_on | LD_on |

| Field  | Bits   |             | Description              |
|--------|--------|-------------|--------------------------|
| Р      | 15     | Parity bit  |                          |
| MSG_ID | 14: 10 | Message Ide | entifier: 00101          |
|        | 0.5    | Bits = 0    | Pump motor driver is off |
| pd_on  | 05     | Bits = 1    | Pump motor driver is on  |
| hel en | 0.4    | Bits = 0    | High-side driver is off  |
| hd_on  | 04     | Bits = 1    | High-side driver is on   |
|        | 00     | Bits = 0    | Low-side is off          |
| LD_on  | 00     | Bits = 1    | Low-side turn on         |

#### Table 34. Read message

| B15 | B14  | B13   | B12   | B11 | B10 | B09 | B08 | B07 | B06 | B05    | B04    | B03 | B02 | B01 | B00 |
|-----|------|-------|-------|-----|-----|-----|-----|-----|-----|--------|--------|-----|-----|-----|-----|
| Ρ   | Fmsg | PD_oc | HD_oc | х   | х   |     |     |     |     | VINT_I | D<9:0> |     |     |     |     |

| Field       | Bits  |                                                                                 | Description                                                         |
|-------------|-------|---------------------------------------------------------------------------------|---------------------------------------------------------------------|
| Р           | 15    | Parity bit                                                                      |                                                                     |
| [mag        | 4.4   | Bit = 0                                                                         | Parity bit is correct. Previous transfer was valid.                 |
| Fmsg        | 14    | Bit = 1                                                                         | Parity bit is not correct. Error detected during previous transfer. |
|             | 40    | Bit = 0                                                                         | Normal                                                              |
| PD_oc       | 13    | Bit = 0     Normal       Bit = 1     Current regulation error detection of LSD1 |                                                                     |
| LID as      | 40    | Bit = 0                                                                         | Normal                                                              |
| HD_oc       | 12    | Bit = 1                                                                         | Current regulation error detection of LSD2                          |
| VINT_D<9:0> | 09:00 | 10-bit ADC ir                                                                   | nternal supply                                                      |

# 6.10.3.7 Message #6

### Table 35. Write message

| B15 | B14    | B13 | B12 | B11 | B10 | B09            | B08 | B07 | B06 | B05            | B04 | B03 | B02            | B01            | B00             |
|-----|--------|-----|-----|-----|-----|----------------|-----|-----|-----|----------------|-----|-----|----------------|----------------|-----------------|
| Р   | MSG_ID |     |     |     |     | HS_clr_<br>flt | 0   | 0   | 0   | HD_clr_<br>flt | 0   | 0   | LD_clr_<br>flt | PD_clr_<br>flt | LSD_clr<br>_flt |

| Field       | Bits   |                    | Description                                          |  |  |  |  |  |  |  |
|-------------|--------|--------------------|------------------------------------------------------|--|--|--|--|--|--|--|
| Р           | 15     | Parity bit         |                                                      |  |  |  |  |  |  |  |
| MSG_ID      | 14: 10 | Message Identifier | r: 00110                                             |  |  |  |  |  |  |  |
|             | 09     | Bit = 0            | HS_oc and HS_ot are conserved (default mode)         |  |  |  |  |  |  |  |
| HS_clr_flt  | 09     | Bit = 1            | Clear HS_oc and HS_ot                                |  |  |  |  |  |  |  |
| UD or fit   | 05     | Bit = 0            | HD_oc and HD_lkg are conserved (default mode)        |  |  |  |  |  |  |  |
| HD_clr_flt  | 05     | Bit = 1            | Clear HD_oc and HD_lkg                               |  |  |  |  |  |  |  |
| LD ole fit  | 02     | Bit = 0            | LD_oc and LD_ot are conserved (default mode)         |  |  |  |  |  |  |  |
| LD_clr_fit  | 02     | Bit = 1            | Clear LD_oc and LD_ot                                |  |  |  |  |  |  |  |
| DD oir fit  | 01     | Bit = 0            | PD_oc is conserved (default mode)                    |  |  |  |  |  |  |  |
| PD_clr_flt  | 01     | Bit = 1            | Clear PD_oc                                          |  |  |  |  |  |  |  |
|             | 00     | Bit = 0            | All LSDx_oc and LSDx_ot are conserved (default mode) |  |  |  |  |  |  |  |
| LSD_clr_flt | 00     | Bit = 1            | Clear All LSDx_oc and LSDx_ot                        |  |  |  |  |  |  |  |

### Table 36. Read message

| B15 | B14  | B13   | B12   | B11   | B10    | B09 | B08 | B07 | B06 | B05    | B04    | B03 | B02 | B01 | B00 |
|-----|------|-------|-------|-------|--------|-----|-----|-----|-----|--------|--------|-----|-----|-----|-----|
| Р   | Fmsg | ld_oc | ld_op | ld_ot | vds_ld |     |     |     |     | vpre10 | )<9:0> |     |     |     |     |

| Field       | Bits  |              | Description                                                         |
|-------------|-------|--------------|---------------------------------------------------------------------|
| Р           | 15    | Parity bit   |                                                                     |
|             | 4.4   | Bit = 0      | Parity bit is correct. Previous transfer was valid.                 |
| Fmsg        | 14    | Bit = 1      | Parity bit is not correct. Error detected during previous transfer. |
| ld oo       | 13    | Bit = 0      | Normal                                                              |
| ld_oc       | 13    | Bit = 1      | Overcurrent shut down of low-side                                   |
| ld op       | 12    | Bit = 0      | Normal                                                              |
| ld_op       | 12    | Bit = 1      | Open load detection of low-side                                     |
| ld of       | 11    | Bit = 0      | Normal                                                              |
| ld_ot       |       | Bit = 1      | Overtemperature shut down of low-side                               |
| vda Id      | 10    | Bit = 0      | Normal                                                              |
| vds_ld      | 10    | Bit = 1      | Vds detection of low-side (information only)                        |
| vpre10<9:0> | 09:00 | 10-bit ADC o | f vpre10                                                            |

# 6.10.3.8 Message #7

### Table 37. Write message

| B1 | B14 | B13    | B12 | B11 | B10 | B09 | B08 | B07    | B06  | B05  | B04        | B03        | B02   | B01          | B00          |
|----|-----|--------|-----|-----|-----|-----|-----|--------|------|------|------------|------------|-------|--------------|--------------|
| Р  |     | MSG_ID |     |     |     |     | 0   | Iclamp | didt | FDCL | LLC<br><1> | LLC<br><0> | CR_fb | CR_dis<br>12 | CR_dis<br>34 |

| Field    | Bits  |                                    | Description                                                                                                                                                                                                                                                                                        |                                                                                                                                  |  |  |  |  |  |  |
|----------|-------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Р        | 15    | Parity bit                         |                                                                                                                                                                                                                                                                                                    |                                                                                                                                  |  |  |  |  |  |  |
| lalore   | 07    | Bit = 0<br>Integrator limit        | is 0x03FF                                                                                                                                                                                                                                                                                          |                                                                                                                                  |  |  |  |  |  |  |
| Iclamp   | 07    | Bit = 1<br>Integrator limit        | is 0x07FF                                                                                                                                                                                                                                                                                          |                                                                                                                                  |  |  |  |  |  |  |
| -1:-16   | 00    | Bit = 0<br>Rise / Fall time        | of LSD is long (tr/tf_CR1)                                                                                                                                                                                                                                                                         |                                                                                                                                  |  |  |  |  |  |  |
| didt     | 06    | Bit = 1<br>Rise / Fall time        | of LSD is short (tr/tf_CR2)                                                                                                                                                                                                                                                                        |                                                                                                                                  |  |  |  |  |  |  |
|          |       | Bit = 0<br>The first duty c        | cycle is controlled by current                                                                                                                                                                                                                                                                     |                                                                                                                                  |  |  |  |  |  |  |
| FDCL     | 05    |                                    | e from off state to a target value is limited to a the duty cycle which a target current is transf                                                                                                                                                                                                 |                                                                                                                                  |  |  |  |  |  |  |
|          |       | Bit = 00                           | The measurement is done at Ton/2                                                                                                                                                                                                                                                                   |                                                                                                                                  |  |  |  |  |  |  |
|          |       | Bit = 01                           | Bit = 01 Minimum duty cycle (DC) is 3.12%<br>For DC > 10%, the measurement is done at Ton/2.<br>For 3.12% < DC < 10%, the measurement is done at the maximum value between To<br>and 3.12%                                                                                                         |                                                                                                                                  |  |  |  |  |  |  |
| LLC      | 04:03 | Bit = 10                           | Bit = 10         Minimum duty cycle (DC) is: 3.12% + 1.56% every two cycles         For DC > 10%, the measurement is done at Ton/2.         Bit = 10       For 3.12% < DC < 10% the regulation current approach up to 3.12% of DC measurement is done at the maximum value between Ton/2 and 3.12% |                                                                                                                                  |  |  |  |  |  |  |
|          |       | Bit = 11                           | Minimum duty cycle (DC) is: 3.12% + skippi<br>For DC > 10%, the measurement is done at<br>For 3.12% < DC < 10% the regulation current<br>measurement is done at the maximum value<br>For DC < 3.12%, the regulation current force<br>no measurement is done during the skipping                    | Ton/2.<br>nt approach up to 3.12% of DC and the<br>e between Ton/2 of DC and 3.12%<br>es 3.12% and skipping every two cycles and |  |  |  |  |  |  |
|          | 0.0   | Bit = 0                            | LSDx Feedback = SPI written value                                                                                                                                                                                                                                                                  |                                                                                                                                  |  |  |  |  |  |  |
| CR_fb    | 02    | Bit = 1                            | LSDx Feedback = output                                                                                                                                                                                                                                                                             |                                                                                                                                  |  |  |  |  |  |  |
|          |       |                                    | CR_fb = 0                                                                                                                                                                                                                                                                                          | CR_fb = 1                                                                                                                        |  |  |  |  |  |  |
| CR_dis12 | 01    | CR_dis12 = 0                       | LSD1,2 Current regulation                                                                                                                                                                                                                                                                          | LSD1,2 Current regulation                                                                                                        |  |  |  |  |  |  |
|          |       | CR_dis12 = 1                       | LSD1,2 PWM                                                                                                                                                                                                                                                                                         | LSD1,2 PWM                                                                                                                       |  |  |  |  |  |  |
| CR_dis34 | 00    | CR_dis34 = 0                       | LSD3,4 Current regulation                                                                                                                                                                                                                                                                          | LSD3,4 Current regulation                                                                                                        |  |  |  |  |  |  |
|          | 00    | CR_dis34 = 1 LSD3,4 PWM LSD3,4 PWM |                                                                                                                                                                                                                                                                                                    |                                                                                                                                  |  |  |  |  |  |  |

#### Table 38. Read message

| B | 15 | B14  | B13 | B12   | B11          | B10          | B09 | B08 | B07 | B06 | B05    | B04    | B03 | B02 | B01 | B00 |
|---|----|------|-----|-------|--------------|--------------|-----|-----|-----|-----|--------|--------|-----|-----|-----|-----|
| F | 0  | Fmsg | х   | CR_fb | CR_dis<br>12 | CR_dis<br>34 |     |     |     |     | vpre12 | 2<9:0> |     |     |     |     |

| Field       | Bits  |             | Description                                                         |
|-------------|-------|-------------|---------------------------------------------------------------------|
| Р           | 15    | Parity bit  |                                                                     |
| [mag        | 4.4   | Bit = 0     | Parity bit is correct. Previous transfer was valid.                 |
| Fmsg        | 14    | Bit = 1     | Parity bit is not correct. Error detected during previous transfer. |
| CR_fb       | 12    | Feedback of | of CR_fb                                                            |
| CR_dis12    |       | Feedback of | f CR_dis12                                                          |
| CR_dis34    |       | Feedback of | f CR_dis34                                                          |
| vpre12<9:0> | 09:00 | 10-bit ADC  | of vpre12                                                           |

# 6.10.3.9 Message #8

#### Table 39. Write message

| B15 | B14 | B13    | B12 | B11 | B10 | B09 | B08 | B07 | B06 | B05 | B04 | B03 | B02 | B01 | B00 |
|-----|-----|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Р   |     | MSG_ID |     |     |     |     | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

| Field  | Bits   | Description               |
|--------|--------|---------------------------|
| Р      | 15     | Parity bit                |
| MSG_ID | 14: 10 | Message Identifier: 01000 |

#### Table 40. Read message

| B15 | B14  | B13           | B12           | B11           | B10           | B09 | B08 | B07 | B06 | B05    | B04     | B03 | B02 | B01 | B00 |
|-----|------|---------------|---------------|---------------|---------------|-----|-----|-----|-----|--------|---------|-----|-----|-----|-----|
| Ρ   | Fmsg | lsd1_cr<br>er | lsd2_cr<br>er | lsd3_cr<br>er | lsd4_cr<br>er |     |     |     |     | vcp_vp | wr<9:0> |     |     |     |     |

| Field         | Bits  |            | Description                                                         |
|---------------|-------|------------|---------------------------------------------------------------------|
| Р             | 15    | Parity bit |                                                                     |
|               |       | Bit = 0    | Parity bit is correct. Previous transfer was valid.                 |
| Fmsg          | 14    | Bit = 1    | Parity bit is not correct. Error detected during previous transfer. |
|               | 10    | Bit = 0    | Normal                                                              |
| lsd1_crer     | 13    | Bit = 1    | Current regulation error detection of LSD1                          |
|               | 10    | Bit = 0    | Normal                                                              |
| lsd2_crer     | 12    | Bit = 1    | Current regulation error detection of LSD2                          |
|               |       | Bit = 0    | Normal                                                              |
| lsd3_crer     | 11    | Bit = 1    | Current regulation error detection of LSD3                          |
|               | 10    | Bit = 0    | Normal                                                              |
| lsd4_crer     | 10    | Bit = 1    | Current regulation error detection of LSD4                          |
| vcp_vpwr<9:0> | 09:00 | 10-bit ADC | of vcp_vpwr                                                         |

# 6.10.3.10 Message #9

### Table 41. Write message

| B15 | B14 | B13 | B12    | B11 | B10 | B09 | B08 | B07 | B06 | B05 | B04  | B03 | B02 | B01     | B00 |
|-----|-----|-----|--------|-----|-----|-----|-----|-----|-----|-----|------|-----|-----|---------|-----|
| Р   |     |     | MSG_ID |     |     | х   | х   | х   | х   | LI  | PWM_ | 14  | LF  | =_PWM_5 | 58  |

| Field     | Bits   |              | Description                               |
|-----------|--------|--------------|-------------------------------------------|
| Р         | 15     | Parity bit   |                                           |
| MSG_ID    | 14: 10 | Message Iden | tifier: 01001                             |
|           |        | Bit = 000    | Output PWM frequency of LSD(1~4)= 3.9 kHz |
|           |        | Bit = 001    | Output PWM frequency of LSD(1~4)= 4.5 kHz |
|           |        | Bit = 010    | Output PWM frequency of LSD(1~4)= 5.0 kHz |
|           | 05.00  | Bit = 011    | Output PWM frequency of LSD(1~4)= 4.2 kHz |
| LF_PWM_14 | 05:03  | Bit = 100    | Output PWM frequency of LSD(1~4)= 3.6 kHz |
|           |        | Bit = 101    | Output PWM frequency of LSD(1~4)= 3.4 kHz |
|           |        | Bit = 110    | Output PWM frequency of LSD(1~4)= 3.2 kHz |
|           |        | Bit = 111    | Output PWM frequency of LSD(1~4)= 3.0 kHz |
|           |        | Bit = 000    | Output PWM frequency of LSD(5~8)= 3.9 kHz |
|           |        | Bit = 001    | Output PWM frequency of LSD(5~8)= 4.5 kHz |
|           |        | Bit = 010    | Output PWM frequency of LSD(5~8)= 5.0 kHz |
|           |        | Bit = 011    | Output PWM frequency of LSD(5~8)= 4.2 kHz |
| LF_PWM_58 | 02:00  | Bit = 100    | Output PWM frequency of LSD(5~8)= 3.6 kHz |
|           |        | Bit = 101    | Output PWM frequency of LSD(5~8)= 3.4 kHz |
|           |        | Bit = 110    | Output PWM frequency of LSD(5~8)= 3.2 kHz |
|           |        | Bit = 111    | Output PWM frequency of LSD(5~8)= 3.0 kHz |

### Table 42. Read message

| B15 | B14  | B13 | B12 | B11 | B10 | B09 | B08 | B07 | B06 | B05   | B04    | B03 | B02 | B01 | B00 |
|-----|------|-----|-----|-----|-----|-----|-----|-----|-----|-------|--------|-----|-----|-----|-----|
| Ρ   | Fmsg |     |     |     |     |     |     |     |     | VINT_ | A<9:0> |     |     |     |     |

| Field       | Bits  |              | Description                                                         |  |  |  |  |  |
|-------------|-------|--------------|---------------------------------------------------------------------|--|--|--|--|--|
| Р           | 15    | Parity bit   |                                                                     |  |  |  |  |  |
| Emog        | 14    | Bit = 0      | Parity bit is correct. Previous transfer was valid.                 |  |  |  |  |  |
| Fmsg        | 14    | Bit = 1      | Parity bit is not correct. Error detected during previous transfer. |  |  |  |  |  |
| VINT_A<9:0> | 09:00 | 10-bit ADC o | -bit ADC of internal supply                                         |  |  |  |  |  |

# 6.10.3.11 Message #10

### Table 43. Write message

| B15 | B14 | B13 | B12  | B11 | B10 | B09 | B08 | B07  | B06        | B05         | B04         | B03         | B02     | B01 | B00 |
|-----|-----|-----|------|-----|-----|-----|-----|------|------------|-------------|-------------|-------------|---------|-----|-----|
| Р   |     | MSC | G_ID |     |     |     |     | LSD1 | duty cycle | e (8-bit) o | r current s | set point ( | 10-bit) |     |     |

| Field                      | Bits   |                   | Description                                                                                       |                                                                                                  |
|----------------------------|--------|-------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| Р                          | 15     | Parity bit        |                                                                                                   |                                                                                                  |
| MSG_ID                     | 14: 10 | Message Identifie | r: 01010                                                                                          |                                                                                                  |
|                            |        |                   | CR_fb=0                                                                                           | CR_fb=1                                                                                          |
| LSD1 duty cycle (8-bit) or | 09:00  | CR_dis12= 0       | LSD1, 2 current regulation<br>Write current target<br>(10 bits, 0 to 2.25 A)                      | LSD1,2 current regulation<br>Write current target<br>(10 bits, 0 to 2.25 A)                      |
| current set point(10-bit)  |        | CR_dis12= 1       | LSD1, 2 PWM<br>Write programmed duty cycle<br>(8 bits at 0%, 100% and 10% to 90%)<br>LSD1[1:0]=XX | LSD1,2 PWM<br>Write programmed duty cycle<br>(8 bits at 0%, 100% and 10% to 90%)<br>LSD1[1:0]=XX |

#### Table 44. Read message

| B15 | B14  | B13      | B12     | B11     | B10          | B09 | B08 | B07 | B06       | B05         | B04       | B03        | B02    | B01 | B00 |
|-----|------|----------|---------|---------|--------------|-----|-----|-----|-----------|-------------|-----------|------------|--------|-----|-----|
| Ρ   | Fmsg | lsd1_ oc | lsd1_op | lsd1_ot | vds_<br>LSD1 |     |     | LSD | 1 duty cy | cle (8-bit) | or curren | t read (10 | )-bit) |     |     |

| Field                      | Bits  |             | Description                                                                                                                     |                                                                                                         |  |  |  |  |  |
|----------------------------|-------|-------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Р                          | 15    | Parity bit  |                                                                                                                                 |                                                                                                         |  |  |  |  |  |
| France                     | 44    | Bit = 0     | Parity bit is correct. Previous transfer wa                                                                                     | s valid.                                                                                                |  |  |  |  |  |
| Fmsg                       | 14    | Bit = 1     | Parity bit is not correct. Error detected du                                                                                    | uring previous transfer.                                                                                |  |  |  |  |  |
|                            | 10    | Bit = 0     | Normal                                                                                                                          |                                                                                                         |  |  |  |  |  |
| lsd1_ oc                   | 13    | Bit = 1     | Overcurrent shutdown of LSD1                                                                                                    |                                                                                                         |  |  |  |  |  |
| ladd an                    | 12    | Bit = 0     | Normal                                                                                                                          |                                                                                                         |  |  |  |  |  |
| lsd1_op                    | 12    | Bit = 1     | Open Load detection of LSD1                                                                                                     |                                                                                                         |  |  |  |  |  |
| ladd at                    | 11    | Bit = 0     | Normal                                                                                                                          |                                                                                                         |  |  |  |  |  |
| lsd1_ot                    | 11    | Bit = 1     | Overtemperature shutdown of LSD1                                                                                                |                                                                                                         |  |  |  |  |  |
|                            | 10    | Bit = 0     | Normal                                                                                                                          |                                                                                                         |  |  |  |  |  |
| vds_LSD1                   | 10    | Bit = 1     | Bit = 1 V <sub>DS</sub> detection of LSD1 (information only)                                                                    |                                                                                                         |  |  |  |  |  |
|                            |       |             | CR_fb=0                                                                                                                         | CR_fb=1                                                                                                 |  |  |  |  |  |
| LSD1 duty cycle (8-bit) or | 09:00 | CR_dis12= 0 | LSD1,2 current regulation<br>Read current target<br>(to check SPI write)<br>(10 bits, 0 to 2.25 A)                              | LSD1,2 current regulation<br>Output duty cycle value for gate driver<br>(8 bits, for the range to 100%) |  |  |  |  |  |
| current read (10-bit)      |       | CR_dis12= 1 | LSD1,2 PWM<br>Read programmed PWM duty cycle (to<br>check SPI write)<br>(8 bits at 0%, 100% and 10% to 90%)<br>LSD(1~2)[1:0]=00 | LSD1,2 PWM<br>Read hardware ADC current value<br>(10 bits for the range to 4.5A)                        |  |  |  |  |  |

# 6.10.3.12 Message #11

### Table 45. Write message

| B15 | B14 | B13 | B12    | B11 | B10 | B09                                                  | B08 | B07 | B06 | B05 | B04 | B03 | B02 | B01 | B00 |
|-----|-----|-----|--------|-----|-----|------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Р   |     |     | MSG_ID |     |     | LSD2 duty cycle (8bit) or current set point (10-bit) |     |     |     |     |     |     |     |     |     |

| Field                      | Bits   |                   | Description                                                                                      |                                                                                                  |
|----------------------------|--------|-------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| Р                          | 15     | Parity bit        |                                                                                                  |                                                                                                  |
| MSG_ID                     | 14: 10 | Message Identifie | r: 01011                                                                                         |                                                                                                  |
|                            |        |                   | CR_fb=0                                                                                          | CR_fb=1                                                                                          |
| LSD2 duty cycle (8-bit) or | 09:00  | CR_dis12= 0       | LSD1,2 current regulation<br>Write current target<br>(10 bits, 0 to 2.25 A)                      | LSD1,2 current regulation<br>Write current target<br>(10 bits, 0 to 2.25 A)                      |
| current set point(10-bit)  |        | CR_dis12= 1       | LSD1,2 PWM<br>Write programmed duty cycle<br>(8 bits at 0%, 100% and 10% to 90%)<br>LSD2[1:0]=XX | LSD1,2 PWM<br>Write programmed duty cycle<br>(8 bits at 0%, 100% and 10% to 90%)<br>LSD2[1:0]=XX |

#### Table 46. Read message

| B15 | B14  | B13      | B12     | B11     | B10          | B09 | B08 | B07 | B06       | B05         | B04       | B03        | B02   | B01 | B00 |
|-----|------|----------|---------|---------|--------------|-----|-----|-----|-----------|-------------|-----------|------------|-------|-----|-----|
| Ρ   | Fmsg | lsd2_ oc | lsd2_op | lsd2_ot | vds_LS<br>D2 |     |     | LSD | 2 duty cy | cle (8-bit) | or curren | t read (10 | -bit) |     |     |

| Field                      | Bits  |             | Description                                                                                                                     |                                                                                                         |
|----------------------------|-------|-------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| Р                          | 15    | Parity bit  |                                                                                                                                 |                                                                                                         |
|                            | 44    | Bit = 0     | Parity bit is correct. Previous transfer was                                                                                    | valid.                                                                                                  |
| Fmsg                       | 14    | Bit = 1     | Parity bit is not correct. Error detected du                                                                                    | ring previous transfer.                                                                                 |
| ladQ as                    | 40    | Bit = 0     | Normal                                                                                                                          |                                                                                                         |
| lsd2_ oc                   | 13    | Bit = 1     | Overcurrent shutdown of LSD2                                                                                                    |                                                                                                         |
| lad) an                    | 12    | Bit = 0     | Normal                                                                                                                          |                                                                                                         |
| lsd2_op                    | 12    | Bit = 1     | Open load detection of LSD2                                                                                                     |                                                                                                         |
| lad2 at                    | 11    | Bit = 0     | Normal                                                                                                                          |                                                                                                         |
| lsd2_ot                    |       | Bit = 1     | Overtemperature shutdown of LSD2                                                                                                |                                                                                                         |
| uda LCD2                   | 10    | Bit = 0     | Normal                                                                                                                          |                                                                                                         |
| vds_LSD2                   | 10    | Bit = 1     | $V_{\text{DS}}$ detection of LSD2 (information only)                                                                            |                                                                                                         |
|                            |       |             | CR_fb = 0                                                                                                                       | CR_fb=1                                                                                                 |
| LSD2 duty cycle (8-bit) or | 09:00 | CR_dis12= 0 | LSD1,2 current regulation<br>Read current target<br>(to check SPI write)<br>(10 bits, 0 to 2.25 A)                              | LSD1,2 current regulation<br>Output duty cycle value for gate driver<br>(8 bits, for the range to 100%) |
| current read (10-bit)      |       | CR_dis12= 1 | LSD1,2 PWM<br>Read programmed PWM duty cycle (to<br>check SPI write)<br>(8 bits at 0%, 100% and 10% to 90%)<br>LSD(1~2)[1:0]=00 | LSD1,2 PWM<br>Read hardware ADC current value<br>(10 bits for the range to 4.5 A)                       |

# 6.10.3.13 Message #12

### Table 47. Write message

| B15 | B14    | B13 | B12 | B11 | B10 | B09 | B08 | B07  | B06        | B05         | B04         | B03         | B02     | B01 | B00 |
|-----|--------|-----|-----|-----|-----|-----|-----|------|------------|-------------|-------------|-------------|---------|-----|-----|
| Ρ   | MSG_ID |     |     |     |     |     |     | LSD3 | duty cycle | e (8-bit) o | r current s | et point (* | 10-bit) |     |     |

| Field                      | Bits   |                       | Descripti                                                                                           | on                                                                                               |
|----------------------------|--------|-----------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| Р                          | 15     | Parity bit            |                                                                                                     |                                                                                                  |
| MSG_ID                     | 14: 10 | Message Identifier: 0 | 1100                                                                                                |                                                                                                  |
|                            |        |                       | CR_fb=0                                                                                             | CR_fb=1                                                                                          |
| LSD3 duty cycle (8-bit) or | 00.00  | CR_dis34= 0           | LSD3,4 current regulation<br>Write current target<br>(10 bits, 0 to 2.25 A)                         | LSD3,4 current regulation<br>Write current target<br>(10 bits, 0 to 2.25 A)                      |
| current set point(10-biť)  | 09:00  | CR_dis34= 1           | LSD3,4 PWM<br>Write programmed duty cycle<br>(8 bits at 0%, 100% and 10% to<br>90%)<br>LSD3[1:0]=XX | LSD3,4 PWM<br>Write programmed duty cycle<br>(8 bits at 0%, 100% and 10% to 90%)<br>LSD3[1:0]=XX |

#### Table 48. Read message

| В | 15 | B14  | B13      | B12     | B11     | B10          | B09 | B08 | B07 | B06       | B05         | B04       | B03         | B02    | B01 | B00 |
|---|----|------|----------|---------|---------|--------------|-----|-----|-----|-----------|-------------|-----------|-------------|--------|-----|-----|
|   | C  | Fmsg | lsd3_ oc | lsd3_op | lsd3_ot | vds_LS<br>D3 |     |     | LSD | 3 duty cy | cle (8-bit) | or curren | nt read (10 | )-bit) |     |     |

| Field                      | Bits  |             | Description                                                                                                                     |                                                                                                         |
|----------------------------|-------|-------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| Р                          | 15    | Parity bit  |                                                                                                                                 |                                                                                                         |
|                            | 4.4   | Bit = 0     | Parity bit is correct. Previous transfer v                                                                                      | was valid.                                                                                              |
| Fmsg                       | 14    | Bit = 1     | Parity bit is not correct. Error detected                                                                                       | during previous transfer.                                                                               |
| lad2 as                    | 13    | Bit = 0     | Normal                                                                                                                          |                                                                                                         |
| lsd3_ oc                   | 13    | Bit = 1     | Overcurrent shutdown of LSD3                                                                                                    |                                                                                                         |
| lad2 on                    | 12    | Bit = 0     | Normal                                                                                                                          |                                                                                                         |
| lsd3_op                    | 12    | Bit = 1     | Open load detection of LSD3                                                                                                     |                                                                                                         |
| lad2 at                    | 4.4   | Bit = 0     | Normal                                                                                                                          |                                                                                                         |
| lsd3_ot                    | 11    | Bit = 1     | Overtemperature shutdown of LSD3                                                                                                |                                                                                                         |
|                            | 10    | Bit = 0     | Normal                                                                                                                          |                                                                                                         |
| vds_LSD3                   | 10    | Bit = 1     | V <sub>DS</sub> detection of LSD3 (information on                                                                               | ly)                                                                                                     |
|                            |       |             | CR_fb=0                                                                                                                         | CR_fb=1                                                                                                 |
| LSD3 duty cycle (8-bit) or | 09:00 | CR_dis34= 0 | LSD3,4 current regulation<br>Read current target<br>(to check SPI write)<br>(10 bits, 0 to 2.25 A)                              | LSD3,4 current regulation<br>Output duty cycle value for gate driver<br>(8 bits, for the range to 100%) |
| current read (10-bit)      |       | CR_dis34= 1 | LSD3,4 PWM<br>Read programmed PWM duty cycle<br>(to check SPI write)<br>(8 bits at 0%, 100% and 10% to 90%)<br>LSD(3~4)[1:0]=00 | LSD3,4 PWM<br>Read hardware ADC current value<br>(10 bits for the range to 4.5 A)                       |

# 6.10.3.14 Message #13

### Table 49. Write message

| B15 | B14    | B13 | B12 | B11 | B10 | B09 | B08 | B07  | B06        | B05         | B04         | B03         | B02     | B01 | B00 |
|-----|--------|-----|-----|-----|-----|-----|-----|------|------------|-------------|-------------|-------------|---------|-----|-----|
| Р   | MSG_ID |     |     |     |     |     |     | LSD4 | duty cycle | e (8-bit) o | r current s | set point ( | 10-bit) |     |     |

| Field                      | Bits   |                 | Descripti                                                                                   | on                                                                                           |
|----------------------------|--------|-----------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| Р                          | 15     | Parity bit      |                                                                                             |                                                                                              |
| MSG_ID                     | 14: 10 | Message Identif | ier: 01101                                                                                  |                                                                                              |
|                            |        |                 | CR_fb=0                                                                                     | CR_fb=1                                                                                      |
| LSD4 duty cycle (8-bit) or | 09:00  | CR_dis34= 0     | LSD3, 4 current regulation<br>Write current target<br>(10 bits for the range to 2.25 A)     | LSD3, 4 current regulation<br>Write current target<br>(10 bits for the range to 2.25 A)      |
| current set point (10-bit) |        | CR_dis34= 1     | LSD3,4 PWM<br>Write programmed duty cycle<br>(8 bits for the range to 100%)<br>LSD4[1:0]=XX | LSD3, 4 PWM<br>Write programmed duty cycle<br>(8 bits for the range to 100%)<br>LSD4[1:0]=XX |

#### Read message

| B15 | B14  | B13     | B12     | B11     | B10          | B09 | B08 | B07 | B06       | B05         | B04       | B03        | B02   | B01 | B00 |
|-----|------|---------|---------|---------|--------------|-----|-----|-----|-----------|-------------|-----------|------------|-------|-----|-----|
| Р   | Fmsg | lsd4_oc | lsd4_op | lsd4_ot | vds_LS<br>D4 |     |     | LSD | 4 duty cy | cle (8-bit) | or curren | t read (10 | -bit) |     |     |

| Field                      | Bits  |             | Description                                                                                                                     |                                                                                                         |
|----------------------------|-------|-------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| Р                          | 15    | Parity bit  |                                                                                                                                 |                                                                                                         |
|                            |       | Bit = 0     | Parity bit is correct. Previous transfer was                                                                                    | valid.                                                                                                  |
| Fmsg                       | 14    | Bit = 1     | Parity bit is not correct. Error detected dur                                                                                   | ring previous transfer.                                                                                 |
| 1.14                       | 10    | Bit = 0     | Normal                                                                                                                          |                                                                                                         |
| lsd4_ oc                   | 13    | Bit = 1     | Overcurrent shutdown of LSD4                                                                                                    |                                                                                                         |
|                            | 10    | Bit = 0     | Normal                                                                                                                          |                                                                                                         |
| lsd4_op                    | 12    | Bit = 1     | Open load detection of LSD4                                                                                                     |                                                                                                         |
|                            |       | Bit = 0     | Normal                                                                                                                          |                                                                                                         |
| lsd4_ot                    | 11    | Bit = 1     | Overtemperature shutdown of LSD4                                                                                                |                                                                                                         |
|                            | 10    | Bit = 0     | Normal                                                                                                                          |                                                                                                         |
| vds_LSD4                   | 10    | Bit = 1     | $V_{DS}$ detection of LSD4 (information only)                                                                                   |                                                                                                         |
|                            |       |             | CR_fb=0                                                                                                                         | CR_fb=1                                                                                                 |
| LSD4 duty cycle (8-bit) or | 09:00 | CR_dis34= 0 | LSD3,4 current regulation<br>Read current target<br>(to check SPI write)<br>(10 bits, 0 to 2.25 A)                              | LSD3,4 current regulation<br>Output duty cycle value for gate driver<br>(8 bits, for the range to 100%) |
| current read (10-bit)      |       | CR_dis34= 1 | LSD3,4 PWM<br>Read programmed PWM duty cycle (to<br>check SPI write)<br>(8 bits at 0%, 100% and 10% to 90%)<br>LSD(3~4)[1:0]=00 | LSD3,4 PWM<br>Read hardware ADC current value<br>(10 bits for the range to 4.5 A)                       |

## 6.10.3.15 Message #14

### Table 50. Write message

| B15 | B14 | B13 | B12    | B11 | B10 | B09 | B08 | B07 | B06      | B05       | B04 | B03 | B02 | B01 | B00 |
|-----|-----|-----|--------|-----|-----|-----|-----|-----|----------|-----------|-----|-----|-----|-----|-----|
| Ρ   |     |     | MSG_ID |     |     |     |     | L   | SD5 duty | cycle (8b | it) |     |     | х   | х   |

| Field           | Bits   | Description               |
|-----------------|--------|---------------------------|
| Р               | 15     | Parity bit                |
| MSG_ID          | 14: 10 | Message Identifier: 01110 |
| LSD5 duty cycle | 09:02  | LSD5 PWM duty cycle       |

### Read message

| B15 | B14  | B13     | B12     | B11     | B10          | B09 | B08 | B07 | B06      | B05       | B04 | B03 | B02 | B01 | B00 |
|-----|------|---------|---------|---------|--------------|-----|-----|-----|----------|-----------|-----|-----|-----|-----|-----|
| Р   | Fmsg | lsd5_oc | lsd5_op | lsd5_ot | vds_<br>LSD5 |     |     | L   | SD5 duty | cycle (8b | it) |     |     | х   | х   |

| Field                   | Bits  |            | Description                                                         |
|-------------------------|-------|------------|---------------------------------------------------------------------|
| Р                       | 15    | Parity bit |                                                                     |
| Firmer                  |       | Bit = 0    | Parity bit is correct. Previous transfer was valid.                 |
| Fmsg                    | 14    | Bit = 1    | Parity bit is not correct. Error detected during previous transfer. |
|                         | 40    | Bit = 0    | Normal                                                              |
| lsd5_ oc                | 13    | Bit = 1    | Overcurrent shutdown of LSD5                                        |
|                         | 10    | Bit = 0    | Normal                                                              |
| lsd5_op                 | 12    | Bit = 1    | Open load detection of LSD5                                         |
|                         |       | Bit = 0    | Normal                                                              |
| lsd5_ot                 | 11    | Bit = 1    | Overtemperature shutdown of LSD5                                    |
|                         | 10    | Bit = 0    | Normal                                                              |
| vds_LSD5                | 10    | Bit = 1    | V <sub>DS</sub> detection of LSD5 (information only)                |
| LSD5 duty cycle (8-bit) | 09:02 | Ŭ          | mmed PWM duty cycle (to check SPI write)<br>range to 100%)          |

## 6.10.3.16 Message #15

### Table 51. Write message

|   | B15 | B14 | B13 | B12    | B11 | B10 | B09 | B08 | B07 | B06      | B05       | B04 | B03 | B02 | B01 | B00 |  |
|---|-----|-----|-----|--------|-----|-----|-----|-----|-----|----------|-----------|-----|-----|-----|-----|-----|--|
| Ē | Ρ   |     |     | MSG_ID |     |     |     |     | L   | SD6 duty | cycle (8b | it) |     |     | х   | х   |  |

| Field           | Bits   | Description               |
|-----------------|--------|---------------------------|
| Р               | 15     | Parity bit                |
| MSG_ID          | 14: 10 | Message Identifier: 01111 |
| LSD6 duty cycle | 09:02  | LSD6 PWM duty cycle       |

#### Read message

| B15 | B14  | B13     | B12     | B11     | B10          | B09 | B08 | B07 | B06      | B05       | B04 | B03 | B02 | B01 | B00 |
|-----|------|---------|---------|---------|--------------|-----|-----|-----|----------|-----------|-----|-----|-----|-----|-----|
| Ρ   | Fmsg | lsd6_oc | lsd6_op | lsd6_ot | vds_<br>LSD6 |     |     | L   | SD6 duty | cycle (8b | it) |     |     | Х   | х   |

| Field                   | Bits  |            | Description                                                         |
|-------------------------|-------|------------|---------------------------------------------------------------------|
| Р                       | 15    | Parity bit |                                                                     |
| -                       |       | Bit = 0    | Parity bit is correct. Previous transfer was valid.                 |
| Fmsg                    | 14    | Bit = 1    | Parity bit is not correct. Error detected during previous transfer. |
|                         | 10    | Bit = 0    | Normal                                                              |
| lsd6_ oc                | 13    | Bit = 1    | Overcurrent shutdown of LSD6                                        |
|                         |       | Bit = 0    | Normal                                                              |
| lsd6_op                 | 12    | Bit = 1    | Open load detection of LSD6                                         |
|                         |       | Bit = 0    | Normal                                                              |
| lsd6_ot                 | 11    | Bit = 1    | Overtemperature shutdown of LSD6                                    |
|                         |       | Bit = 0    | Normal                                                              |
| vds_LSD6                | 10    | Bit = 1    | V <sub>DS</sub> detection of LSD6 (information only)                |
| LSD6 duty cycle (8-bit) | 09:02 | 0          | mmed PWM duty cycle (to check SPI write)<br>a range to 100%)        |

# 6.10.3.17 Message #16

### Table 52. Write message

| B15 | B14 | B13 | B12    | B11 | B10 | B09 | B08 | B07 | B06      | B05       | B04 | B03 | B02 | B01 | B00 |  |
|-----|-----|-----|--------|-----|-----|-----|-----|-----|----------|-----------|-----|-----|-----|-----|-----|--|
| Ρ   |     |     | MSG_ID |     |     |     |     | L   | SD7 duty | cycle (8b | it) |     |     | х   | х   |  |

| Field           | Bits   | Description               |
|-----------------|--------|---------------------------|
| Р               | 15     | Parity bit                |
| MSG_ID          | 14: 10 | Message Identifier: 10000 |
| LSD7 duty cycle | 09:02  | LSD7 PWM duty cycle       |

#### Read message

| E | 815 | B14  | B13     | B12     | B11     | B10          | B09 | B08 | B07 | B06      | B05       | B04 | B03 | B02 | B01 | B00 |
|---|-----|------|---------|---------|---------|--------------|-----|-----|-----|----------|-----------|-----|-----|-----|-----|-----|
|   | Ρ   | Fmsg | lsd7_oc | lsd7_op | lsd7_ot | vds_<br>LSD7 |     |     | L   | SD7 duty | cycle (8b | it) |     |     | Х   | Х   |

| Field                   | Bits  |            | Description                                                         |
|-------------------------|-------|------------|---------------------------------------------------------------------|
| Р                       | 15    | Parity bit |                                                                     |
| _                       |       | Bit = 0    | Parity bit is correct. Previous transfer was valid.                 |
| Fmsg                    | 14    | Bit = 1    | Parity bit is not correct. Error detected during previous transfer. |
|                         | 10    | Bit = 0    | Normal                                                              |
| lsd7_ oc                | 13    | Bit = 1    | Overcurrent shutdown of LSD7                                        |
|                         |       | Bit = 0    | Normal                                                              |
| lsd7_op                 | 12    | Bit = 1    | Open load detection of LSD7                                         |
|                         |       | Bit = 0    | Normal                                                              |
| lsd7_ot                 | 11    | Bit = 1    | Overtemperature shutdown of LSD7                                    |
|                         |       | Bit = 0    | Normal                                                              |
| vds_LSD7                | 10    | Bit = 1    | V <sub>DS</sub> detection of LSD7 (information only)                |
| LSD7 duty cycle (8-bit) | 09:02 | Ŭ          | mmed PWM duty cycle (to check SPI write)<br>a range to 100%)        |

## 6.10.3.18 Message #17

### Table 53. Write message

| B15 | B14 | B13 | B12    | B11 | B10 | B09 | B08 | B07 | B06      | B05       | B04 | B03 | B02 | B01 | B00 |
|-----|-----|-----|--------|-----|-----|-----|-----|-----|----------|-----------|-----|-----|-----|-----|-----|
| Р   |     |     | MSG_ID |     |     |     |     | L   | SD8 duty | cycle (8b | it) |     |     | х   | х   |

| Field           | Bits   | Description               |
|-----------------|--------|---------------------------|
| Р               | 15     | Parity bit                |
| MSG_ID          | 14: 10 | Message Identifier: 10001 |
| LSD8 duty cycle | 09:02  | LSD8 PWM duty cycle       |

#### Read message

| B15 | B14  | B13     | B12     | B11     | B10          | B09 | B08 | B07 | B06      | B05        | B04 | B03 | B02 | B01 | B00 |
|-----|------|---------|---------|---------|--------------|-----|-----|-----|----------|------------|-----|-----|-----|-----|-----|
| Ρ   | Fmsg | lsd8_oc | lsd8_op | lsd8_ot | vds_<br>LSD8 |     |     | L   | SD7 duty | cycle (8bi | it) |     |     | х   | х   |

| Field                   | Bits  |                                                                                       | Description                                                         |  |  |  |  |
|-------------------------|-------|---------------------------------------------------------------------------------------|---------------------------------------------------------------------|--|--|--|--|
| Р                       | 15    | Parity bit                                                                            |                                                                     |  |  |  |  |
|                         |       | Bit = 0                                                                               | Parity bit is correct. Previous transfer was valid.                 |  |  |  |  |
| Fmsg                    | 14    | Bit = 1                                                                               | Parity bit is not correct. Error detected during previous transfer. |  |  |  |  |
|                         | 10    | Bit = 0                                                                               | Normal                                                              |  |  |  |  |
| lsd8_ oc                | 13    | Bit = 1                                                                               | Overcurrent shutdown of LSD8                                        |  |  |  |  |
|                         | 10    | Bit = 0                                                                               | Normal                                                              |  |  |  |  |
| lsd8_op                 | 12    | Bit = 1                                                                               | Open load detection of LSD8                                         |  |  |  |  |
|                         |       | Bit = 0                                                                               | Normal                                                              |  |  |  |  |
| lsd8_ot                 | 11    | Bit = 1                                                                               | Overtemperature shutdown of LSD7                                    |  |  |  |  |
|                         | 10    | Bit = 0                                                                               | Normal                                                              |  |  |  |  |
| vds_LSD8                | 10    | Bit = 1                                                                               | V <sub>DS</sub> detection of LSD8 (information only)                |  |  |  |  |
| LSD8 duty cycle (8-bit) | 09:02 | Read Programmed PWM duty cycle (to check SPI write)<br>(8 bits for the range to 100%) |                                                                     |  |  |  |  |

# 6.10.3.19 Message #18

### Table 54. Write message

| B15 | B14 | B13 | B12    | B11 | B10 | B09 | B08 | B07 | B06 | B05 | B04 | B03   | B02 | B01 | B00 |
|-----|-----|-----|--------|-----|-----|-----|-----|-----|-----|-----|-----|-------|-----|-----|-----|
| Р   |     |     | MSG_ID |     |     | х   | х   |     |     |     | MR< | :7:0> |     |     |     |

| Field   | Bits   | Description               |
|---------|--------|---------------------------|
| Р       | 15     | Parity bit                |
| MSG_ID  | 14: 10 | Message Identifier: 10010 |
| MR<7:0> | 07:00  | Monitoring result of MCU  |

### Table 55. Read message

| B15 | B14  | B13 | B12 | B11 | B10    | B09 | B08    | B07 | B06 | B05 | B04 | B03     | B02 | B01 | B00 |
|-----|------|-----|-----|-----|--------|-----|--------|-----|-----|-----|-----|---------|-----|-----|-----|
| Р   | Fmsg | Х   | х   | х   | HD_lkg | I   | ERR_CN | Г   |     |     |     | AR<7:0> |     |     |     |

| Field   | Bits  |                | Description                                         |  |  |  |  |
|---------|-------|----------------|-----------------------------------------------------|--|--|--|--|
| Р       | 15    | Parity bit     |                                                     |  |  |  |  |
| Fmsg    | 14    | Bit = 0        | Parity bit is correct. Previous transfer was valid. |  |  |  |  |
|         |       | Bit = 0        | Normal                                              |  |  |  |  |
| HD_lkg  | 11    | Bit = 1        | High-side driver leakage detected                   |  |  |  |  |
| ERR_CNT | 10:08 | 3 bit error co | unter value of monitoring logic                     |  |  |  |  |
| AR<7:0> | 07:00 | Monitoring re  | Aonitoring result of SB0800                         |  |  |  |  |

# 6.10.3.20 Message #19 to 23

Reserved

### 6.10.3.21 Message #24

#### Table 56. Write message

| E | 315 | B14 | B13 | B12    | B11 | B10 | B09 | B08 | B07 | B06 | B05 | B04 | B03 | B02 | B01 | B00 |
|---|-----|-----|-----|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
|   | Р   |     |     | MSG_ID |     |     | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

| Field  | Bits   | Description               |
|--------|--------|---------------------------|
| Р      | 15     | Parity bit                |
| MSG_ID | 14: 10 | Message Identifier: 11000 |

#### Table 57. Read message

| B15 | B14  | B13   | B12   | B11   | B10    | B09 | B08 | B07 | B06 | B05   | B04     | B03 | B02 | B01 | B00 |
|-----|------|-------|-------|-------|--------|-----|-----|-----|-----|-------|---------|-----|-----|-----|-----|
| Р   | Fmsg | HS_oc | HS_op | HS_ot | vds_HS |     |     |     |     | AD_RS | T1<9:0> |     |     |     |     |

| Field          | Bits  |                     | Description                                                         |  |  |  |
|----------------|-------|---------------------|---------------------------------------------------------------------|--|--|--|
| Р              | 15    | Parity bit          |                                                                     |  |  |  |
| <b>F</b> arran |       | Bit = 0             | Parity bit is correct. Previous transfer was valid.                 |  |  |  |
| Fmsg           | 14    | Bit = 1             | Parity bit is not correct. Error detected during previous transfer. |  |  |  |
| 110            | 40    | Bit = 0             | Normal                                                              |  |  |  |
| HS_oc          | 13    | Bit = 1             | Overcurrent shut down of high-side                                  |  |  |  |
| 110            | 10    | Bit = 0             | Normal                                                              |  |  |  |
| HS_op          | 12    | Bit = 1             | Open load detection of high-side                                    |  |  |  |
| 110 at         | 11    | Bit = 0             | Normal                                                              |  |  |  |
| HS_ot          | 11    | Bit = 1             | Overtemperature shut down of high-side                              |  |  |  |
|                | 10    | Bit = 0             | Normal                                                              |  |  |  |
| vds_HS         | 10    | Bit = 1             | Vds detection of high-side (information only)                       |  |  |  |
| AD_RST1<9:0>   | 09:00 | 10-bit ADC of ADIN1 |                                                                     |  |  |  |

### 6.10.3.22 Message #25

#### Table 58.Write message

| B15 | B14 | B13 | B12    | B11 | B10 | B09 | B08 | B07 | B06 | B05 | B04 | B03 | B02 | B01 | B00 |
|-----|-----|-----|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Р   |     |     | MSG_ID |     |     | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

| Field         Bits         Description |
|----------------------------------------|
|----------------------------------------|

| Р      | 15     | Parity bit                |
|--------|--------|---------------------------|
| MSG_ID | 14: 10 | Message Identifier: 11001 |

### Table 59. Read message

| B15 | B14  | B13 | B12 | B11 | B10 | B09 | B08          | B07 | B06 | B05 | B04 | B03 | B02 | B01 | B00 |
|-----|------|-----|-----|-----|-----|-----|--------------|-----|-----|-----|-----|-----|-----|-----|-----|
| Ρ   | Fmsg |     |     |     |     |     | AD_RST2<9:0> |     |     |     |     |     |     |     |     |

| Field        | Bits  |               | Description                                                         |  |  |  |  |
|--------------|-------|---------------|---------------------------------------------------------------------|--|--|--|--|
| Р            | 15    | Parity bit    | arity bit                                                           |  |  |  |  |
| Emer         | 14    | Bit = 0       | Parity bit is correct. Previous transfer was valid.                 |  |  |  |  |
| Fmsg         | 14    | Bit = 1       | Parity bit is not correct. Error detected during previous transfer. |  |  |  |  |
| AD_RST2<9:0> | 09:00 | 10-bit ADC of | ADIN2                                                               |  |  |  |  |

# 6.10.3.23 Message #26

#### Table 60. Write message

| B15 | B14 | B13 | B12  | B11 | B10 | B09 | B08 | B07 | B06 | B05 | B04 | B03 | B02 | B01 | B00 |
|-----|-----|-----|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Ρ   |     | MSC | G_ID |     |     | х   | х   | х   | х   | х   | х   | х   | х   | х   | х   |

| Field  | Bits   | Description               |
|--------|--------|---------------------------|
| Р      | 15     | Parity bit                |
| MSG_ID | 14: 10 | Message Identifier: 11010 |

### Table 61. Read message

| B15 | B14  | B13 | B12 | B11 | B10 | B09 | B08 | B07 | B06 | B05   | B04     | B03 | B02 | B01 | B00 |
|-----|------|-----|-----|-----|-----|-----|-----|-----|-----|-------|---------|-----|-----|-----|-----|
| Ρ   | Fmsg |     |     |     |     |     |     |     |     | AD_RS | T3<9:0> |     |     |     |     |

| Field        | Bits  |               | Description                                                         |  |  |  |  |  |
|--------------|-------|---------------|---------------------------------------------------------------------|--|--|--|--|--|
| Р            | 15    | Parity bit    | arity bit                                                           |  |  |  |  |  |
| Emag         | 14    | Bit = 0       | Parity bit is correct. Previous transfer was valid.                 |  |  |  |  |  |
| Fmsg         | 14    | Bit = 1       | Parity bit is not correct. Error detected during previous transfer. |  |  |  |  |  |
| AD_RST3<9:0> | 09:00 | 10-bit ADC of | 10-bit ADC of ADIN3                                                 |  |  |  |  |  |

# 7 Typical applications

# 7.1 Application diagrams

This section presents a typical Industrial applications schematic using SB0800, as shown in Figure 20.



Figure 20. Industrial valves and pump control unit simplified diagram

# 8 Packaging

# 8.1 Package mechanical dimensions

Package dimensions are provided in package drawings. To find the most current package outline drawing, go to www.nxp.com and perform a keyword search for the drawing's document number.

| Package                                                                          | Suffix | Package outline drawing number |
|----------------------------------------------------------------------------------|--------|--------------------------------|
| 10 x 10, 64-Pin LQFP Exposed Pad, with 0.5 mm pitch, and a 6.1 x 6.1 exposed pad | AE     | 98ASA10763D                    |

NP



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUT | LINE                            | PRINT VERSION NO | DT TO SCALE |  |
|---------------------------------------------------------|----------------|---------------------------------|------------------|-------------|--|
| TITLE: LQFP, 10 X 10 X                                  | 1.4 PKG,       | DOCUMEN                         | NO: 98ASA10763D  | REV: B      |  |
| 0.5 PITCH, 6                                            | '              | CASE NUMBER: 1899-03 20 SEP 201 |                  |             |  |
| 6.1 x 6.1 EXPOS                                         | ED PAD         | STANDARD: JEDEC MS-026 BCD      |                  |             |  |





| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUTL | LINE                            | PRINT VERSION NO   | DT TO SCALE |
|---------------------------------------------------------|-----------------|---------------------------------|--------------------|-------------|
| TITLE: LQFP, 10 X 10 X                                  | 1.4 PKG,        | DOCUMEN                         | IT NO: 98ASA10763D | REV: B      |
| 0.5 PITCH, 6                                            | ,               | CASE NUMBER: 1899-03 20 SEP 201 |                    |             |
| 6.1 x 6.1 EXPOS                                         | SED PAD         | STANDAR                         | D: JEDEC MS-026 BC | D           |





| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUT                 | 「LINE               | PRINT VERSION NO   | DT TO SCALE |
|---------------------------------------------------------|--------------------------------|---------------------|--------------------|-------------|
| TITLE: LQFP, 10 X 10 X                                  | 1.4 PKG,                       | DOCUMEN             | NT NO: 98ASA10763D | REV: B      |
| 0.5 PITCH, 6                                            | CASE NUMBER: 1899-03 20 SEP 20 |                     |                    |             |
| 6.1 x 6.1 EXPOS                                         | STANDAF                        | RD: JEDEC MS-026 BC | D                  |             |



NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994.
- A DATUMS A, B AND D TO BE DETERMINED AT DATUM PLANE H.
- A. DIMENSIONS TO BE DETERMINED AT SEATING PLANE C.
- DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM DIMENSION BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION 0.07 MM.
- A DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 MM PER SIDE. DIMENSIONS ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH.
- A EXACT SHAPE OF EACH CORNER IS OPTIONAL.
- 8 These dimensions apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip.
- A HATCHED AREA TO BE KEEP OUT ZONE FOR PCB ROUTING.

| FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OU                  | TLINE | PRINT VERSION NE   | IT TO SCALE |
|-------------------------------------------------------|--------------------------------|-------|--------------------|-------------|
| TITLE: LQFP, 10 X 10 X                                | 1.4 PKG,                       |       | NT ND: 98ASA10763D | RE∨: B      |
| 0.5 PITCH, 6                                          | CASE NUMBER: 1899-03 20 SEP 20 |       |                    |             |
| 6.1 x 6.1 EXPOS                                       | STANDARD: JEDEC MS-026 BCD     |       |                    |             |

# 9 Revision history

| Revision | Date    | Description of changes                                                                                                             |
|----------|---------|------------------------------------------------------------------------------------------------------------------------------------|
| 1.0      | 5/2014  | Initial release                                                                                                                    |
|          | 11/2014 | <ul> <li>Increased the operating voltage of the device to 36 V</li> <li>Updated the parameters with new operating value</li> </ul> |
| 2.0      | 4/2015  | Changed doc classification from Product Preview to Advance Information     Corrected form and style                                |
|          | 5/2015  | Updated document title                                                                                                             |
| 3.0      | 5/2015  | Added t <sub>VAM</sub> to <u>Table 20</u> Added <u>Figure 16</u>                                                                   |
|          | 8/2016  | Updated document to NXP form and style                                                                                             |



#### How to Reach Us:

Home Page: NXP.com

Web Support: http://www.nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no expressed or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation, consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by the customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address:

#### http://www.nxp.com/terms-of-use.html.

NXP, the NXP logo, Freescale, the Freescale logo, SafeAssure, the SafeAssure logo, and SMARTMOS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. All rights reserved.

© 2016 NXP B.V.

Document Number: MC34SB0800 Rev. 3.0 8/2016



# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Motor/Motion/Ignition Controllers & Drivers category:

Click to view products by NXP manufacturer:

Other Similar products are found below :

FSB50550TB2FSBF15CH60BTHMSVCPM2-63-12MSVGW45-14-2MSVGW54-14-3MSVGW54-14-5NTE7043LA6565VR-TLM-ELB11650-ELB1837M-TLM-ELB1845DAZ-XELC898300XA-MHSS30-TE-L-E26700LV8281VR-TLM-HBA5839FP-E2IRAM236-1067ALA6584JA-AHLB11847L-ENCV70501DW002R2GAH293-PL-BSTK672-630CN-ETND315S-TL-2HFNA23060FSB50250ABFNA41060MSVB54MSVBTC50EMSVCPM3-54-12MSVCPM3-63-12MSVCPM4-63-12MSVTA120FSB50550ABNCV70501DW002GLC898301XA-MHLV8413GP-TE-L-EMSVGW45-14-3MSVGW45-14-4MSVGW45-14-5MSVGW54-14-4STK984-091A-EMP6519GQ-ZLB11651-EIRSM515-025DA4LV8127T-TLM-HMC33812EKR2NCP81382MNTXGTDA21801LB11851FA-BHNCV70627DQ001R2GKKKKKKKKKK