## NXP Semiconductors

Data Sheet: Technical Data

Document Number: IMX6SLLCEC Rev. 1, 01/2019



MCIMX6V7DVN10AB

# i.MX 6SLL Applications Processors for Consumer Products



Package Information Plastic Package 13 x 13 mm, 0.5 mm pitch BGA

#### **Ordering Information**

See Table 1 on page 2

# 1 Introduction

The i.MX 6SLL processor represents NXP's latest achievement in integrated multimedia applications processors, which are part of a growing family of multimedia-focused products that offer high performance processing and are optimized for lowest power consumption.

The processor features NXP's advanced implementation of a single  $\operatorname{Arm}^{\mathbb{R}}$  Cortex<sup>®</sup>-A9, which operates at speeds up to 1 GHz. The processor provides a 32-bit DDR interface that supports LPDDR2 and LPDDR3. In addition, there are a number of other interfaces for connecting peripherals, such as WLAN, Bluetooth<sup>TM</sup>, GPS, hard drive, displays, and camera sensors.

The i.MX 6SLL processor is specifically useful for applications, such as:

- Color and monochrome eReaders
- Barcode scanners
- Connectivity
- IoT devices

| 1. | Introd |                                               | 1    |
|----|--------|-----------------------------------------------|------|
|    | 1.1.   | Ordering Information                          | 2    |
|    | 1.2.   | Features                                      | 3    |
| 2. | Archi  | tectural Overview                             | 6    |
|    | 2.1.   | Block Diagram                                 | 6    |
| 3. | Modu   | Iles List                                     | 7    |
|    | 3.1.   | Special Signal Considerations                 | . 11 |
|    | 3.2.   | Recommended Connections for Unused Analog     |      |
|    |        | Interfaces                                    | . 13 |
| 4. | Elect  | rical Characteristics                         | . 15 |
|    | 4.1.   | Chip-Level Conditions                         | . 15 |
|    | 4.2.   | Power Supplies Requirements and Restrictions  | . 23 |
|    | 4.3.   | Integrated LDO Voltage Regulator Parameters . |      |
|    | 4.4.   | PLL's Electrical Characteristics              |      |
|    | 4.5.   | On-Chip Oscillators                           |      |
|    | 4.6.   | I/O DC Parameters                             |      |
|    | 4.7.   | I/O AC Parameters                             |      |
|    | 4.8.   | Output Buffer Impedance Parameters            |      |
|    | 4.9.   | System Modules Timing                         |      |
|    |        | External Peripheral Interface Parameters      |      |
| 5. | Boot   | Mode Configuration                            |      |
|    | 5.1.   | Boot Mode Configuration Pins                  |      |
|    | 5.2.   | Boot Devices Interfaces Allocation            |      |
| 6. | Pack   | age Information and Contact Assignments       |      |
|    | 6.1.   | 13 x 13 mm Package Information                | . 68 |





NXP reserves the right to change the production detail specifications as may be required to permit improvements in the design of its products.

#### Introduction

The i.MX 6SLL processor features:

- Applications processor—The i.MX 6SLL incorporates a 996 MHz Cortex A9 with the NEON SIMD engine and a floating point engine that is optimized for low power consumption and includes hardware that allows dynamic voltage and frequency scaling (DVFS). This optimizes the voltage to the processor as the frequency changes with the demands of the application.
- Multilevel memory system—The multilevel memory system for the processor is based on the L1 instruction and data caches, L2 cache, and internal and external memory. The processor supports many types of external memory devices, including LPDDR2, LPDDR3, and eMMC.
- Powerful graphics acceleration—The processor has a 2D graphics processor called the pixel processor (PXP) that can support CSC, dithering, rotation, resize, and overlay.
- Interface flexibility—The processor supports connections to a variety of interfaces: high-speed USB on-the-go with PHY, high-speed USB host PHY, multiple expansion card ports (high-speed MMC/SDIO host and other), and a variety of other popular interfaces (such as UART, I<sup>2</sup>C, and I<sup>2</sup>S).
- Electronic Paper Display Controller—The processor integrates EPD controller that supports E-INK color and monochrome with up to 2332 x 1650 resolution and 5-bit grayscale.
- Advanced security—The processor delivers hardware-enabled security features that enable secure information encryption, secure boot, and secure software downloads. The security features are discussed in the *i.MX 6SLL Security Reference Manual* (IMX6SLLSRM). Contact your local NXP representative for more information.
- GPIO with interrupt capabilities—The GPIO pad design supports configurable dual voltage rails at 1.8 V and 3.3 V supplies. The pad is configurable to interface at either voltage level.

## 1.1 Ordering Information

Table 1 shows the orderable part numbers covered by this data sheet.

| Part Number     | Feature                                                                                                                                                                                                                                                                                                                   | Temperature<br>(Tj) | Package                      |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------|
| MCIMX6V7DVN10AB | <ul> <li>Features supports:</li> <li>996 MHz, commercial grade for general purpose</li> <li>Basic security</li> <li>With LCD/CSI</li> <li>EPDC</li> <li>PXP</li> <li>eMMC 5.0/SD 3.0 x3</li> <li>USB OTG x2</li> <li>UART x5</li> <li>SSI x3</li> <li>Timer x3</li> <li>PWM x4</li> <li>I2C x4</li> <li>SPI x4</li> </ul> | 0 to +95 °C         | 13 x 13 mm, 0.5 mm pitch BGA |

 Table 1. Example Orderable Part Numbers

Figure 1 describes the part number nomenclature so that characteristics of a specific part number can be identified (for example, Cores, Frequency, Temperature Grade, Fuse options, Silicon revision).

• The i.MX 6SLL Applications Processors for Consumer Products data sheet (IMX6SLLCEC) covers parts listed with a "D (Consumer temp)"

Ensure to have the right data sheet for specific part by checking the Temperature Grade (Junction) field and matching it to the right data sheet. If there are any questions, visit the web page NXP.com/imx6series or contact a NXP representative.





## 1.2 Features

The i.MX 6SLL processor is based on Arm Cortex-A9 processor, which has the following features:

- Arm Cortex-A9 MPCore CPU processor (with TrustZone)
- The core configuration is symmetric, where each core includes:
  - 32 KByte L1 Instruction Cache
  - 32 KByte L1 Data Cache
  - Private Timer and Watchdog

#### Introduction

— Cortex-A9 NEON MPE (Media Processing Engine) co-processor

The Arm Cortex-A9 includes:

- General Interrupt Controller (GIC) with 128 interrupt support
- Global Timer
- 256 KB unified I/D L2 cache
- Two Master AXI (64-bit) bus interfaces output of L2 cache
- Frequency of the core (including NEON and L1 cache) as per Table 9, "Operating Ranges," on page 19
- NEON MPE coprocessor
  - SIMD Media Processing Architecture
  - NEON register file with 32x64-bit general-purpose registers
  - NEON Integer execute pipeline (ALU, Shift, MAC)
  - NEON dual, single-precision floating point execute pipeline (FADD, FMUL)
  - NEON load/store and permute pipeline

The SoC-level memory system consists of the following additional components:

- Boot ROM, including HAB (96 KB)
- Internal multimedia / shared, fast access RAM (OCRAM, 128 KB)
- External memory interfaces:
  - 32-bit LPDDR2/LPDDR3

Each i.MX 6SLL processor enables the following interfaces to external devices (some of them are muxed and not available simultaneously):

- Display:
  - EPDC, color, and monochrome E-INK, up to 2332x1650 resolution and 5-bit grayscale
  - 24-bit parallel LCD
- Expansion cards:
  - Three MMC/SD/SDIO card ports all supporting:
    - SD 3.0 support
    - eMMC 5.0 support in HS400 mode
- USB:
  - Two High Speed (HS) USB 2.0 OTG (Up to 480 Mbps), with integrated HS USB PHY
- Miscellaneous IPs and interfaces:
  - SSI block—capable of supporting audio sample frequencies up to 192 kHz stereo inputs and outputs with I<sup>2</sup>S mode
  - Five UARTs, up to 5.0 Mbps each:
    - Providing RS232 interface
    - Supporting 9-bit RS485 multidrop mode

#### Introduction

- One of the five UARTs supports 8-wire, while others four supports 4-wire. This is due to the SoC IOMUX limitation, since all UART IPs are identical.
- Four eCSPI (Enhanced CSPI)
- Three  $I^2C$ , supporting 400 kbps
- Four Pulse Width Modulators (PWM)
- System JTAG Controller (SJC)
- GPIO with interrupt capabilities
- Sony Philips Digital Interface (SPDIF), Rx and Tx
- Two Watchdog timers (WDOG)
- Audio MUX (AUDMUX)

The i.MX 6SLL processor integrates power management unit and controllers:

- Provide PMU, including LDO supplies, for on-chip resources
- Use Temperature Sensor for monitoring the die temperature
- Support DVFS techniques for low power modes
- Use Software State Retention and Power Gating for Arm and NEON
- Support various levels of system power modes
- Use flexible clock gating control scheme

The i.MX 6SLL processor uses dedicated hardware accelerators to meet needs of E-INK Displays. The use of hardware accelerators is a key factor in obtaining high performance at low power consumption numbers, while having the CPU core relatively free for performing other tasks.

The i.MX 6SLL processor incorporates the following hardware accelerators:

• PXP—PiXel Processing Pipeline. Off loading key pixel processing operations are required to support the EPD display applications.

Security functions are enabled and accelerated by the following hardware:

- Arm TrustZone including the TZ architecture (separation of interrupts, memory mapping, etc.)
- SJC—System JTAG Controller. Protecting JTAG from debug port attacks by regulating or blocking the access to the system debug features.
- SNVS—Secure Non-Volatile Storage, including Secure Real Time Clock.
- CSU—Central Security Unit. Enhancement for the IC Identification Module (IIM). Will be configured during boot and by eFUSEs and will determine the security level operation mode as well as the TZ policy.
- A-HAB—Advanced High Assurance Boot—HABv4 with the new embedded enhancements.

The actual feature set depends on the part numbers as described in Table 1, "Example Orderable Part Numbers," on page 2. Functions, such as 2D hardware graphics acceleration or E-Ink may not be enabled for specific part numbers.

The i.MX 6SLL processor is pin-to-pin compatible with i.MX 6SoloLite, software is compatible as well.

Architectural Overview

# 2 Architectural Overview

The following subsections provide an architectural overview of the i.MX 6SLL processor system.

## 2.1 Block Diagram

Figure 2 shows the functional modules in the i.MX 6SLL processor system.



#### Figure 2. i.MX 6SLL System Block Diagram

### NOTE

The numbers in brackets indicate number of module instances. For example, PWM (x4) indicates four separate PWM peripherals.

# 3 Modules List

The i.MX 6SLL processor contains a variety of digital and analog modules. Table 2 describes these modules in alphabetical order.

| Block<br>Mnemonic | Block Name                                                                             | Subsystem                               | Brief Description                                                                                                                                                                                                                                                                                                                                       |
|-------------------|----------------------------------------------------------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Fuse Box          | Electrical Fuse<br>Array                                                               | Security                                | Electrical Fuse Array. Enables to setup Boot Modes, Security Levels, Security Keys, and many other system parameters.                                                                                                                                                                                                                                   |
| Arm               | Arm Platform                                                                           | Arm                                     | The Arm Cortex-A9 platform consists of a Cortex-A9 core and associated sub-blocks, including level 2 cache controller, GIC (General Interrupt Controller), private timers, watchdog, and CoreSight debug modules.                                                                                                                                       |
| AUDMUX            | Digital<br>Audio Mux                                                                   | Multimedia<br>Peripherals               | The Digital Audio Multiplexer (AUDMUX) provides a programmable<br>interconnect device for voice, audio, and synchronous data routing between<br>Synchronous Serial Interface Controller (SSI) and audio/voice codec's (also<br>known as coder-decoders) peripheral serial interfaces.                                                                   |
| CCM<br>GPC<br>SRC | Clock Control<br>Module,<br>General Power<br>Controller,<br>System Reset<br>Controller | Clocks,<br>Resets, and<br>Power Control | These modules are responsible for clock and reset distribution in the system, and also for the system power management.                                                                                                                                                                                                                                 |
| CSI               | Parallel CSI                                                                           | Multimedia<br>Peripherals               | The CSI IP provides parallel CSI standard camera interface port. The CSI parallel data ports are up to 24 bits. It is designed to support 24-bit RGB888/YUV444, CCIR656 video interface, 8-bit YCbCr, YUV or RGB, and 8-bit/10-bit/16-bit Bayer data input.                                                                                             |
| CSU               | Central<br>Security Unit                                                               | Security                                | The Central Security Unit (CSU) is responsible for setting comprehensive security policy within the i.MX 6SLL platform. The Security Control Registers (SCR) of the CSU are set during boot time by the HAB and are locked to prevent further writing.                                                                                                  |
| CTI-1<br>CTI-2    | Cross Trigger<br>Interfaces                                                            | Debug / Trace                           | Cross Trigger Interfaces allows cross-triggering based on inputs from masters attached to CTIs. The CTI module is internal to the Cortex-A9 Core Platform.                                                                                                                                                                                              |
| СТМ               | Cross Trigger<br>Matrix                                                                | Debug / Trace                           | Cross Trigger Matrix IP is used to route triggering events between CTIs. The CTM module is internal to the Cortex-A9 Core Platform.                                                                                                                                                                                                                     |
| DAP               | Debug Access<br>Port                                                                   | System<br>Control<br>Peripherals        | <ul> <li>The DAP provides real-time access for the debugger without halting the core to:</li> <li>System memory and peripheral registers</li> <li>All debug configuration registers</li> <li>The DAP also provides debugger access to JTAG scan chains. The DAP module is internal to the Cortex-A9 Core Platform.</li> </ul>                           |
| DCP               | Data<br>co-processor                                                                   | Security                                | This module provides support for general encryption and hashing functions typically used for security functions. Because its basic job is moving data from memory to memory, it also incorporates a memory-copy (memcopy) function for both debugging and as a more efficient method of copying data between memory blocks than the DMA-based approach. |

#### Table 2. i.MX 6SLL Modules List

| Block<br>Mnemonic                                              | Block Name                                 | Subsystem                        | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------------------------------------------------------------|--------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| eCSPI-1<br>eCSPI-2<br>eCSPI-3<br>eCSPI-4                       | Configurable<br>SPI                        | Connectivity<br>Peripherals      | Full-duplex enhanced Synchronous Serial Interface. It is configurable to support Master/Slave modes, four chip selects to support multiple peripherals.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| EPDC                                                           | Electrophoretic<br>Display<br>Controller   | Peripherals                      | The EPDC is a feature-rich, low power, and high-performance direct-drive, active matrix EPD controller. It is specifically designed to drive E-INK <sup>TM</sup> EPD panels, supporting a wide variety of TFT backplanes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| EPIT-1<br>EPIT-2                                               | Enhanced<br>Periodic<br>Interrupt<br>Timer | Timer<br>Peripherals             | Each EPIT is a 32-bit "set and forget" timer that starts counting after the EPIT is enabled by software. It is capable of providing precise interrupts at regular intervals with minimal processor intervention. It has a 12-bit prescaler for division of input clock frequency to get the required time setting for the interrupts to occur, and counter value can be programmed on the fly.                                                                                                                                                                                                                                                                                                |
| GPIO-1<br>GPIO-2<br>GPIO-3<br>GPIO-4<br>GPIO-5<br>GPIO-6       | General Purpose<br>I/O Modules             | System<br>Control<br>Peripherals | Used for general purpose input/output to external ICs. GPIO module (1 - 5) supports 32 bits of I/O and GPIO6 supports 5 bits of I/O.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| GPT                                                            | General<br>Purpose<br>Timer                | Timer<br>Peripherals             | Each GPT is a 32-bit "free-running" or "set and forget" mode timer with<br>programmable prescaler and compare and capture register. A timer counter<br>value can be captured using an external event and can be configured to<br>trigger a capture event on either the leading or trailing edges of an input pulse.<br>When the timer is configured to operate in "set and forget" mode, it is capable<br>of providing precise interrupts at regular intervals with minimal processor<br>intervention. The counter has output compare logic to provide the status and<br>interrupt at comparison. This timer can be configured to run either on an<br>external clock or on an internal clock. |
| l <sup>2</sup> C-1<br>l <sup>2</sup> C-2<br>l <sup>2</sup> C-3 | I <sup>2</sup> C Interface                 | Connectivity<br>Peripherals      | $\rm I^2C$ provide serial interface for external devices. Data rates of up to 400 kbps are supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| IOMUXC                                                         | IOMUX<br>Control                           | System<br>Control<br>Peripherals | This module enables flexible IO multiplexing. Each IO pad has default and several alternate functions. The alternate functions are software configurable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| LCDIF                                                          | LCD interface                              | Connectivity peripherals         | The LCDIF is a general purpose display controller used to drive a wide range<br>of display devices varying in size and capability. The LCDIF is designed to<br>support dumb (synchronous 24-bit Parallel RGB interface) and smart<br>(asynchronous parallel MPU interface) LCD devices.                                                                                                                                                                                                                                                                                                                                                                                                       |
| MMDC                                                           | Multi-Mode DDR<br>Controller               | Connectivity<br>Peripherals      | <ul><li>DDR Controller has the following features:</li><li>Support 32-bit LPDDR2/LPDDR3</li><li>Supports up to 2 GByte DDR memory space</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

| Block<br>Mnemonic                | Block Name                                   | Subsystem                        | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------|----------------------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OCOTP_<br>CTRL                   | OTP<br>Controller                            | Security                         | The On-Chip OTP controller (OCOTP_CTRL) provides an interface for reading, programming, and/or overriding identification and control information stored in on-chip fuse elements. The module supports electrically-programmable poly fuses (eFUSEs). The OCOTP_CTRL also provides a set of volatile software-accessible signals that can be used for software control of hardware elements, not requiring non-volatility. The OCOTP_CTRL provides the primary user-visible mechanism for interfacing with on-chip fuse elements. Among the uses for the fuses are unique chip identifiers, mask revision numbers, cryptographic keys, JTAG secure mode, boot characteristics, and various control signals, requiring permanent non-volatility. |
| OCRAM                            | On-Chip Memory<br>Controller                 | Data Path                        | The On-Chip Memory controller (OCRAM) module is designed as an interface between system's AXI bus and internal (on-chip) SRAM memory module.<br>In i.MX 6SLL processor, the OCRAM is used for controlling the 128 KB multimedia RAM through a 64-bit AXI bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| OCRAM_L<br>2                     | On-Chip Memory<br>Controller for<br>L2 Cache | Data Path                        | The On-Chip Memory controller for L2 cache (OCRAM_L2) module is designed as an interface between system's AXI bus and internal (on-chip) L2 cache memory module during boot mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| OSC 32<br>kHz                    | OSC 32 kHz                                   | Clocking                         | Generates 32.768 kHz clock from external crystal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| PMU                              | Power-<br>Management<br>functions            | Data Path                        | Integrated power management unit. Used to provide power to various SoC domains.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PWM-1<br>PWM-2<br>PWM-3<br>PWM-4 | Pulse Width<br>Modulation                    | Connectivity<br>Peripherals      | The pulse-width modulator (PWM) has a 16-bit counter and is optimized to generate sound from stored sample audio images and it can also generate tones. It uses 16-bit resolution and a 4x16 data FIFO to generate sound.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| PXP                              | PiXel<br>Processing<br>Pipeline              | Display<br>Peripherals           | A high-performance pixel processor capable of 1 pixel/clock performance for combined operations, such as color-space conversion, alpha blending, gamma-mapping, and rotation. The PXP is enhanced with features specifically for gray scale applications. In addition, the PXP supports traditional pixel/frame processing paths for still-image and video processing applications, allowing it to interface with either of the integrated EPD controllers.                                                                                                                                                                                                                                                                                    |
| RAM<br>128 KB                    | Internal RAM                                 | Internal<br>Memory               | Internal RAM, which is accessed through OCRAM memory controller.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| RNGB                             | Random Number<br>Generator                   | Security                         | Random number generating module.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ROM<br>96KB                      | Boot ROM                                     | Internal<br>Memory               | Supports secure and regular Boot Modes. Includes read protection on 4K region for content protection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| ROMCP                            | ROM Controller<br>with Patch                 | Data Path                        | ROM Controller with ROM Patch support                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| SDMA                             | Smart Direct<br>Memory<br>Access             | System<br>Control<br>Peripherals | The SDMA is multi-channel flexible DMA engine. It helps in maximizing system performance by off-loading the various cores in dynamic data routing.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

#### **Modules List**

| Block<br>Mnemonic                              | Block Name                                | Subsystem                        | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------------------------------------------|-------------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SJC                                            | System JTAG<br>Controller                 | System<br>Control<br>Peripherals | The SJC provides JTAG interface, which complies with JTAG TAP standards, to internal logic. The i.MX 6SLL processor uses JTAG port for production, testing, and system debugging. In addition, the SJC provides BSR (Boundary Scan Register) standard support, which complies with IEEE1149.1 and IEEE1149.6 standards.<br>The JTAG port must be accessible during platform initial laboratory bring-up, for manufacturing tests and troubleshooting, as well as for software debugging by authorized entities. The i.MX 6SLL SJC incorporates three security modes for protecting against unauthorized accesses. Modes are selected through eFUSE configuration. |
| SNVS                                           | Secure<br>Non-Volatile<br>Storage         | Security                         | Secure Non-Volatile Storage, including Secure Real Time Clock, Security State Machine, Master Key Control, and Violation/Tamper Detection and reporting.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| SPDIF                                          | Sony Phillips<br>Digital Interface        | Multimedia<br>Peripherals        | A standard audio file transfer format, developed jointly by the Sony and Phillips corporations. Has Transmitter and Receiver functionality.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| SSI-1<br>SSI-2<br>SSI-3                        | I2S/SSI/AC97<br>Interface                 | Connectivity<br>Peripherals      | The SSI is a full-duplex synchronous interface, which is used on the AP to provide connectivity with off-chip audio peripherals. The SSI supports a wide variety of protocols (SSI normal, SSI network, I2S, and AC-97), bit depths (up to 24 bits per word), and clock / frame sync options.                                                                                                                                                                                                                                                                                                                                                                     |
| TEMPMON                                        | Temperature<br>Monitor                    | System<br>Control<br>Peripherals | The temperature monitor/sensor IP, for detecting high temperature conditions.<br>The Temperature sensor IP for detecting die temperature. The temperature<br>read out does not reflect case or ambient temperature, but the proximity of the<br>temperature sensor location on the die. Temperature distribution may not be<br>uniformly distributed, therefore the read out value may not be the reflection of<br>the temperature value of the entire die.                                                                                                                                                                                                       |
| TZASC                                          | Trust-Zone<br>Address Space<br>Controller | Security                         | The TZASC (TZC-380 by Arm) provides security address region control functions required for intended application. It is used on the path to the DRAM controller.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| UART-1<br>UART-2<br>UART-3<br>UART-4<br>UART-5 | UART<br>Interface                         | Connectivity<br>Peripherals      | <ul> <li>Each of the UARTv2 modules support the following serial data transmit/receive protocols and configurations:</li> <li>7- or 8-bit data words, 1 or 2 stop bits, programmable parity (even, odd or none)</li> <li>Programmable baud rates up to 5 Mbps.</li> <li>32-byte FIFO on Tx and 32 half-word FIFO on Rx supporting auto-baud</li> <li>IrDA 1.0 support (up to SIR speed of 115200 bps)</li> <li>Only one can operate as 8-pins full UART, DCE, or DTE</li> </ul>                                                                                                                                                                                   |
| USBO2                                          | 2x USB 2.0 High<br>Speed OTG              | Connectivity<br>Peripherals      | USBO2 contains:<br>• Two high-speed OTG module with integrated HS USB PHY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

| Block<br>Mnemonic             | Block Name                                                                                | Subsystem                   | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------------------------|-------------------------------------------------------------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| uSDHC-1<br>uSDHC-2<br>uSDHC-3 | SD/MMC and<br>SDXC<br>Enhanced<br>Multi-Media Card<br>/ Secure Digital<br>Host Controller | Connectivity<br>Peripherals | <ul> <li>i.MX 6SLL specific SoC characteristics:</li> <li>All three MMC/SD/SDIO controller IPs are identical and are based on the uSDHC IP. They are:</li> <li>Fully compliant with MMC command/response sets and Physical Layer as defined in the Multimedia Card System Specification, v5.0 including high-capacity (size &gt; 2 GB) cards HC MMC.</li> <li>Fully compliant with SD command/response sets and Physical Layer as defined in the SD Memory Card Specifications, v3.0 including high-capacity SDHC cards up to 32 GB and SDXC cards up to 2 TB.</li> <li>Fully compliant with SDIO command/response sets and interrupt/read-wait mode as defined in the SDIO Card Specification, Part E1, v1.10.</li> <li>Conforms to the SD Host Controller Standard Specification version 3.0.</li> </ul> |
| WDOG-1                        | Watchdog                                                                                  | Timer<br>Peripherals        | The Watchdog Timer supports two comparison points during each counting period. Each of the comparison points is configurable to evoke an interrupt to the Arm core, and a second point evokes an external event on the WDOG line.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| WDOG-2<br>(TZ)                | Watchdog<br>(TrustZone)                                                                   | Timer<br>Peripherals        | The TrustZone Watchdog (TZ WDOG) timer module protects against<br>TrustZone starvation by providing a method of escaping normal mode and<br>forcing a switch to the TZ mode. TZ starvation is a situation where the normal<br>OS prevents switching to the TZ mode. Such situation is undesirable as it can<br>compromise the system's security. Once the TZ WDOG module is activated,<br>it must be serviced by TZ software on a periodic basis. If servicing does not<br>take place, the timer times out. Upon a time-out, the TZ WDOG asserts a TZ<br>mapped interrupt that forces switching to the TZ mode. If it is still not served,<br>the TZ WDOG asserts a security violation signal to the CSU. The TZ WDOG<br>module cannot be programmed or deactivated by a normal mode Software.             |
| XTALOSC                       | Crystal<br>Oscillator I/F                                                                 | Clocking                    | The XTALOSC module enables connectivity to external crystal oscillator device. In a typical application use-case, it is used for 24 MHz oscillator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

## 3.1 Special Signal Considerations

Table 3 lists special signal considerations for the i.MX 6SLL processor. The signal names are listed in alphabetical order.

The package contact assignments can be found in Section 6, Package Information and Contact Assignments." Signal descriptions are provided in the *i.MX 6SLL Reference Manual*.

| Signal Name       | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK1_P/<br>CLK1_N | <ul> <li>One general purpose differential high speed clock Input/output is provided.<br/>It could be used to:</li> <li>To feed external reference clock to the PLLs and further to the modules inside SoC, for example as alternate reference clock for Audio interfaces, etc.</li> <li>To output internal SoC clock to be used outside the SoC as either reference clock or as a functional clock for peripherals.<br/>See the <i>i.MX</i> 6SLL Reference Manual for details on the respective clock trees.<br/>The clock inputs/outputs are LVDS differential pairs compatible with TIA/EIA-644 standard.<br/>The corresponding CLK1_N input should be tied to the constant voltage level equal 1/2 of the input signal swing.<br/>Termination should be provided in case of high frequency signals.<br/>See LVDS pad electrical specification for further details.<br/>After initialization, the CLK1 input/output could be disabled (if not used). If unused, the CLK1_N/P pair may remain unconnected.</li> </ul> |
| DRAM_VREF         | When using DRAM_VREF with DDR I/O, the nominal reference voltage must be half of the NVCC_DRAM supply. The user must tie DRAM_VREF to a precision external resistor divider. Use a 1 k $\Omega$ 0.5% resistor to GND and a 1 k $\Omega$ 0.5% resistor to NVCC_DRAM. Shunt each resistor with a closely-mounted 0.1 $\mu$ F capacitor.<br>To reduce supply current, a pair of 1.5 k $\Omega$ 0.1% resistors can be used. Using resistors with recommended tolerances ensures the ± 2% DRAM_VREF tolerance (per the DDR3 specification) is maintained when four DDR3 ICs plus the i.MX 6SLL are drawing current on the resistor divider.<br>It is recommended to use regulated power supply for "big" memory configurations (more that eight devices).                                                                                                                                                                                                                                                                   |
| JTAG_nnnn         | The JTAG interface is summarized in Table 4. Use of external resistors is unnecessary. However, if external resistors are used, the user must ensure that the on-chip pull-up/down configuration is followed. For example, do not use an external pull down on an input that has on-chip pull-up.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                   | JTAG_TDO is configured with a keeper circuit such that the non-connected condition is eliminated if an external pull resistor is not present. An external pull resistor on JTAG_TDO is detrimental and should be avoided.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                   | JTAG_MODE must be externally connected to GND for normal operation. Termination to GND through an external pull-down resistor (such as 1 k $\Omega$ ) is allowed. JTAG_MODE set to high configures the JTAG interface to mode compliant with IEEE1149.1 standard. JTAG_MODE set to low configures the JTAG interface for common Software debug adding all the system TAPs to the chain.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| NC                | These signals are No Connect (NC) and should be not connected by the user.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| ONOFF             | In normal mode may be connected to ONOFF button (de-bouncing provided at this input). Internally this pad is pulled up. A short duration (<5s) connection to GND in OFF mode causes the internal power management state machine to change the state to ON. In ON mode, a short duration connection to GND generates interrupt (intended to initiate a software controllable power down). A long duration (above ~5s) connection to GND causes "forced" OFF.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| POR_B             | This cold reset negative logic input resets all modules and logic in the IC.<br>May be used in addition to internally generated power on reset signal (logical AND, both internal and<br>external signals are considered active low)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

#### Table 3. Special Signal Considerations

| Table 3. Spec | cial Signal Con | siderations | (continued) |
|---------------|-----------------|-------------|-------------|
|---------------|-----------------|-------------|-------------|

| Signal Name             | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RTC_XTALI/<br>RTC_XTALO | If the user wishes to configure RTC_XTALI and RTC_XTALO as an RTC oscillator, a 32.768 kHz crystal ( $\leq$ 100 k $\Omega$ ESR, 10 pF load) should be connected between RTC_XTALI and RTC_XTALO. Keep in mind the capacitors implemented on either side of the crystal are about twice the crystal load capacitor. To hit the exact oscillation frequency, the board capacitors need to be reduced to account for board and chip parasitics. The integrated oscillation amplifier is self biasing, but relatively weak. Care must be taken to limit parasitic leakage from RTC_XTALI and RTC_XTALO to either power or ground (>100 M $\Omega$ ). This will debias the amplifier and cause a reduction of startup margin. Typically RTC_XTALI and RTC_XTALO should bias to approximately 0.5 V. If it is desired to feed an external low frequency clock into RTC_XTALI, the RTC_XTALO pin must remain unconnected or driven with a complimentary signal. The logic level of this forcing clock should not exceed VDD_SNVS_CAP level and the frequency should be <100 kHz under typical conditions. In the case when a high accuracy real time clock is not required, the system may use an internal low frequency ring oscillator. It is recommended to connect RTC_XTALI to GND and keep RTC_XTALO unconnected. |
| TEST_MODE               | TEST_MODE is for NXP factory use. This signal is internally connected to an on-chip pull-down device. The user must either disconnect this signal or tie it to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| XTALI/XTALO             | A 24.0 MHz crystal should be connected between XTALI and XTALO. level and the frequency should be <32 MHz under typical conditions.<br>The crystal must be rated for a maximum drive level of 250 $\mu$ W. An ESR (equivalent series resistance) of typically 80 $\Omega$ is recommended. NXP BSP (board support package) software requires 24 MHz on XTALI/XTALO.<br>The crystal can be eliminated if an external 24 MHz oscillator is available in the system. In this case, XTALI must be directly driven by the external oscillator and XTALO is not connected. The XTALI signal level must swing from ~0.8 x NVCC_PLL to ~0.2 V.<br>This clock is used as a reference for USB, so there are strict frequency tolerance and jitter requirements. See the XTALOSC chapter and relevant interface specifications chapters of the <i>i.MX</i> 6SLL Reference Manual for details.                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ZQPAD                   | DRAM calibration resistor 240 $\Omega$ 1% used as reference during DRAM output buffer driver calibration should be connected between this pad and GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

#### Table 4. JTAG Controller Interface Summary

| JTAG        | I/O Туре       | On-Chip Termination |
|-------------|----------------|---------------------|
| JTAG_TCK    | Input          | 47 kΩ pull-up       |
| JTAG_TMS    | Input          | 47 kΩ pull-up       |
| JTAG_TDI    | Input          | 47 kΩ pull-up       |
| JTAG_TDO    | 3-state output | Keeper              |
| JTAG_TRST_B | Input          | 47 kΩ pull-up       |
| JTAG_MODE   | Input          | 100 kΩ pull-up      |

## 3.2 Recommended Connections for Unused Analog Interfaces

Table 5 shows the recommended connections for unused analog interfaces.

#### **Modules List**

| Module  | Pad Name                                               | Recommendations if Unused |
|---------|--------------------------------------------------------|---------------------------|
| XTALOSC | CLK1_N, CLK1_P                                         | Not connected             |
| USB     | USB_OTGx_DN, USB_OTGx_DP, USB_OTGx_VBUS, USB_OTG_CHD_B | Not connected             |

#### Table 5. Recommended Connections for Unused Analog Interfaces

# 4 Electrical Characteristics

This section provides the device and module-level electrical characteristics for the i.MX 6SLL.

## 4.1 Chip-Level Conditions

This section provides the device-level electrical characteristics for the IC. See Table 6 for a quick reference to the individual tables and sections.

| For these characteristics      | Topic appears |
|--------------------------------|---------------|
| Absolute Maximum Ratings       | on page 15    |
| Thermal Resistance             | on page 17    |
| Operating Ranges               | on page 19    |
| External Clock Sources         | on page 20    |
| Maximum Supply Currents        | on page 21    |
| Low Power Mode Supply Currents | on page 22    |
| USB PHY Current Consumption    | on page 23    |

Table 6. i.MX 6SLL Chip-Level Conditions

## 4.1.1 Absolute Maximum Ratings

#### CAUTION

Stresses beyond those listed under Table 7 may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

Table 7 shows the absolute maximum operating ratings.

Table 7. Absolute Maximum Ratings

| Parameter Description        | Symbol                         | Min  | Max <sup>1</sup>   | Unit |
|------------------------------|--------------------------------|------|--------------------|------|
| Core supply voltages         | VDD_ARM_IN<br>VDD_SOC_IN       | -0.3 | 1.4                | V    |
| GPIO supply voltage          | Supplies denoted as I/O supply | -0.5 | 3.6                | V    |
| DDR I/O supply voltage       | Supplies denoted as I/O supply | -0.4 | 1.975 (see note 2) | V    |
| VDD_HIGH_IN supply voltage   | VDD_HIGH_IN                    | -0.3 | 3.6                | V    |
| USB_OTG1_VBUS, USB_OTG2_VBUS | USB_OTG1_VBUS<br>USB_OTG2_VBUS | —    | 5.5                | V    |

#### **Electrical Characteristics**

| Parameter Description                                                     | Symbol                                                                  | Min  | Max <sup>1</sup>                      | Unit |  |
|---------------------------------------------------------------------------|-------------------------------------------------------------------------|------|---------------------------------------|------|--|
| Input voltage on USB signals (non-VBUS)                                   | USB_OTG_DP,<br>USB_OTG_DN,<br>USB_H1_DP,<br>USB_H1_DN,<br>USB_OTG_CHD_B | -0.3 | 3.63                                  | V    |  |
| Input/Output Voltage range (Non-DDR pins)                                 | V <sub>in</sub> /V <sub>out</sub>                                       | -0.5 | OVDD + 0.3 <sup>(See</sup> note 3)    | V    |  |
| Input/Output Voltage range (DDR Pins)                                     | V <sub>in</sub> /V <sub>out</sub>                                       | -0.5 | OVDD + 0.4 <sup>(See</sup> note 2, 3) | V    |  |
| ESD Immunity (HBM)<br>All pins except VDD_SNVS_CAP and<br>VDD_ARM_IN pins | Vesd_HBM                                                                | —    | 2000                                  | V    |  |
| ESD Immunity (HBM)<br>VDD_SNVS_CAP and VDD_ARM_IN pins                    | Vesd_HBM                                                                | —    | 1000                                  | V    |  |
| ESD Immunity (CDM)                                                        | Vesd_CDM                                                                | —    | 500                                   | V    |  |
| Storage temperature range                                                 | T <sub>STORAGE</sub>                                                    | -40  | 150                                   | °C   |  |

<sup>1</sup> Exceeding maximum may result in breakdown, or reduction in IC life time, performance, and/or reliability.

<sup>2</sup> The absolute maximum voltage includes an allowance for 400 mV of overshoot on the IO pins. Per JEDEC standards, the allowed signal overshoot must be de-rated if NVCC\_DRAM exceeds 1.575 V.

<sup>3</sup> OVDD is the I/O supply voltage.

### 4.1.2 Thermal Resistance

#### NOTE

Per JEDEC JESD51-2, the intent of thermal resistance measurements is solely for a thermal performance comparison of one package to another in a standardized environment. This methodology is not meant to and will not predict the performance of a package in an application-specific environment.

### 4.1.2.1 13 x 13 mm (VN) Package Thermal Resistance

Table 8 provides the 13 x 13 mm package thermal resistance data.

Table 8. Package Thermal Resistance Data

| Rating                                                    | Board                   | Symbol               | Value | Unit |
|-----------------------------------------------------------|-------------------------|----------------------|-------|------|
| Junction to Ambient <sup>1,2</sup> (natural convection)   | Single layer board (1s) | $R_{	hetaJA}$        | 53.3  | °C/W |
| Junction to Ambient <sup>1,2,3</sup> (natural convection) | Four layer board (2s2p) | $R_{	ext{	heta}JA}$  | 31.6  | °C/W |
| Junction to Ambient <sup>1,3</sup> (at 200 ft/min)        | Single layer board (1s) | R <sub>0JMA</sub>    | 41.6  | °C/W |
|                                                           | Four layer board (2s2p) | R <sub>0JMA</sub>    | 26.7  | °C/W |
| Junction to Board <sup>4</sup>                            | -                       | R <sub>0JB</sub>     | 16.1  | °C/W |
| Junction to Case <sup>5</sup>                             | -                       | $R_{	ext{	heta}JC}$  | 12.0  | °C/W |
| Junction to Package Top <sup>6</sup>                      | Natural Convection      | $\Psi_{JT}$          | 0.2   | °C/W |
| Junction to Package Bottom <sup>7</sup>                   | Natural Convection      | $R_{\theta JB\_CSB}$ | 11.4  | °C/W |

<sup>1</sup> Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

<sup>2</sup> Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal.

- <sup>3</sup> Per JEDEC JESD51-6 with the board horizontal.
- <sup>4</sup> Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- <sup>5</sup> Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- <sup>6</sup> The thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.
- <sup>7</sup> Thermal resistance between the die and the central solder balls on the bottom of the package based on simulation.

### 4.1.3 Operating Ranges

Figure 3 shows major power systems blocks and internal/external connections for the i.MX 6SLL processor.



Figure 3. i.MX 6SLL SoC Power Block Diagram

#### **Electrical Characteristics**

Table 9 provides the operating ranges of the i.MX 6SLL processor.

| Table 9. Operating Rang |
|-------------------------|
|-------------------------|

| Parameter<br>Description      | Symbol                         | Min   | Тур | Max <sup>1</sup> | Unit | Comment                                                                                                                                                                |
|-------------------------------|--------------------------------|-------|-----|------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Run Mode                      | VDD_ARM_IN                     | 1.23  | _   | 1.3              | V    | For operation up to 996 MHz.                                                                                                                                           |
|                               |                                | 1.150 | —   | 1.3              | V    | For operation up to 792 MHz.                                                                                                                                           |
|                               |                                | 1.05  | —   | 1.3              | V    | For operation up to 396 MHz.                                                                                                                                           |
|                               |                                | 0.950 | —   | 1.3              | V    | For operation up to 198 MHz                                                                                                                                            |
|                               |                                | 0.925 | —   | 1.3              | V    | For operation up to 24 MHz                                                                                                                                             |
|                               | VDD_SOC_IN                     | 1.15  | —   | 1.3              | V    | —                                                                                                                                                                      |
| Low Power Run                 | VDD_ARM_IN                     | 0.925 | —   | 1.3              | V    | All PLL bypassed, all clocks running at 24                                                                                                                             |
| Mode                          | VDD_SOC_IN                     | 0.925 | —   | 1.3              | V    | MHz or below.                                                                                                                                                          |
| Standby/DSM Mode              | VDD_ARM_IN                     | 0.9   | _   | 1.3              | V    | See Table 12, "Low Power Mode Current<br>and Power Consumption," on page 22.                                                                                           |
| VDDHIGH internal<br>Regulator | VDD_HIGH_IN <sup>2</sup>       | 2.8   | _   | 3.6              | V    | Must match the range of voltages that the rechargeable backup battery supports.                                                                                        |
| Backup battery supply range   | VDD_SNVS_IN <sup>2</sup>       | 2.4   |     | 3.6              | V    | Should be supplied from the same supply as VDD_HIGH_IN if the system does not require keeping real time and other data on OFF state.                                   |
| USB supply voltages           | USB_OTG1_VBUS<br>USB_OTG2_VBUS | 4.4   | _   | 5.5              | V    | _                                                                                                                                                                      |
| DDR I/O supply                | NVCC_DRAM                      | 1.14  | 1.2 | 1.3              | V    | LPDDR2, LPDDR3                                                                                                                                                         |
|                               | NVCC_DRAM_2P5                  | 2.25  | 2.5 | 2.75             | V    |                                                                                                                                                                        |
| GPIO supplies <sup>3</sup>    | NVCC33_IO <sup>2</sup>         | 3.0   | 3.3 | 3.6              | V    | Worst case, assuming all SOC I/O operating<br>at 1.8V. NVCC33_IO must always be<br>greater than NVCC18_IO.                                                             |
|                               | NVCC18_IO <sup>2</sup>         | 1.65  | 1.8 | 1.95             | V    | —                                                                                                                                                                      |
| Junction<br>temperature       | TJ                             | 0     | —   | 95               | °C   | Commercial<br>See <i>i.MX</i> 6SLL Product Lifetime Usage<br>Estimates Application Note for information<br>on product lifetime (power-on years) for this<br>processor. |

<sup>1</sup> Applying the maximum voltage results in maximum power consumption and heat generation. NXP recommends a voltage set point = (Vmin + the supply tolerance). This results in an optimized power/speed ratio.

<sup>2</sup> Applying the maximum voltage results in shorten lifetime. 3.6 V usage limited to < 1% of the use profile. Rest of profile limited to below 3.49 V.</p>

<sup>3</sup> All digital I/O supplies (NVCC\_xxxx) must be powered under normal conditions whether the associated I/O pins are in use or not, and associated I/O pins need to have a pull-up or pull-down resistor applied to limit any non-connected gate current.

## 4.1.4 External Clock Sources

Each i.MX 6SLL processor has two external input system clocks: a low frequency (RTC\_XTALI) and a high frequency (XTALI).

The RTC\_XTALI is used for low-frequency functions. It supplies the clock for wake-up circuit, power-down real time clock operation, and slow system and watchdog counters. The clock input can be connected to either an external oscillator or a crystal using the internal oscillator amplifier. Additionally, there is an internal ring oscillator, which can substitute the RTC\_XTALI, in case accuracy is not important.

The system clock input XTALI is used to generate the main system clock. It supplies the PLLs and other peripherals. The system clock input can be connected to either an external oscillator or a crystal using the internal oscillator amplifier.

NOTE

The internal RTC oscillator does not provide an accurate frequency and is affected by process, voltage, and temperature variations. NXP strongly recommends using an external crystal as the RTC\_XTALI reference. If the internal oscillator is used instead, careful consideration must be given to the timing implications on all of the SoC modules dependent on this clock.

Table 10 shows the interface frequency requirements.

Table 10. External Input Clock Frequency

| Parameter Description                | Symbol            | Min | Тур                              | Мах | Unit |
|--------------------------------------|-------------------|-----|----------------------------------|-----|------|
| RTC_XTALI Oscillator <sup>1, 2</sup> | f <sub>ckil</sub> | _   | 32.768 <sup>(see 3)</sup> / 32.0 | _   | kHz  |
| XTALI Oscillator <sup>4, 2</sup>     | f <sub>xtal</sub> | _   | 24                               | _   | MHz  |

<sup>1</sup> External oscillator or a crystal with internal oscillator amplifier.

<sup>2</sup> The required frequency stability of this clock source is application dependent.

<sup>3</sup> Recommended nominal frequency 32.768 kHz.

<sup>4</sup> External oscillator or a fundamental frequency crystal with internal oscillator amplifier.

The typical values shown in Table 10 are required for use with NXP BSPs to ensure precise time keeping and USB operation. For RTC\_XTALI operation, two clock sources are available:

- On-chip 40 kHz ring oscillator: This clock source has the following characteristics:
  - Approximately 25 µA more Idd than crystal oscillator
  - Approximately  $\pm 50\%$  tolerance
  - No external component required
  - Starts up quicker than 32 kHz crystal oscillator
- External crystal oscillator with on-chip support circuit
  - At power up, ring oscillator is utilized. After crystal oscillator is stable, the clock circuit switches over to the crystal oscillator automatically.
  - Higher accuracy than ring oscillator
  - If no external crystal is present, then the ring oscillator is utilized

The decision to choose a clock source should be taken based on real-time clock use and precision time-out.

### 4.1.5 Maximum Supply Currents

The numbers shown in Table 11 represent the maximum current consumption possible.

See the i.MX 6SLL Power Consumption Measurement Application Note for more details on typical power consumption under various use case definitions.

| Power Line                     | Conditions                                          | Max Current                          | Unit |  |
|--------------------------------|-----------------------------------------------------|--------------------------------------|------|--|
| VDD_ARM_IN                     | 996 MHz Arm clock based on<br>Power Virus operation | 1100                                 | mA   |  |
| VDD_SOC_IN                     | 996 MHz Arm clock                                   | 650                                  | mA   |  |
| VDD_HIGH_IN                    | —                                                   | 100 <sup>1</sup>                     | mA   |  |
| VDD_SNVS_IN                    | —                                                   | 250 <sup>2</sup>                     | μA   |  |
| USB_OTG1_VBUS<br>USB_OTG2_VBUS | —                                                   | 25 <sup>3</sup>                      | mA   |  |
|                                | Primary Interface (IO) Sup                          | oplies                               | ł    |  |
| NVCC_DRAM                      | —                                                   | (see <sup>4</sup> )                  |      |  |
| NVCC33_IO                      | N=156                                               | Use maximum IO Equation <sup>5</sup> |      |  |
| NVCC18_IO                      | N=156                                               | Use maximum IO Equation <sup>5</sup> | mA   |  |
|                                | MISC                                                |                                      | 1    |  |
| DRAM_VREF                      | _                                                   | 1                                    | mA   |  |

Table 11. Maximum Supply Currents

<sup>1</sup> The actual maximum current drawn from VDD\_HIGH\_IN will be as shown plus any additional current drawn from the VDD\_HIGH\_CAP outputs, depending upon actual application configuration (for example, NVCC\_DRAM\_2P5 supplies).

<sup>2</sup> The maximum VDD\_SNVS\_IN current may be higher depending on specific operating configurations, such as BOOT\_MODE[1:0] not equal to 00, or use of the Tamper feature. During initial power on, VDD\_SNVS\_IN can draw up to 1 mA, if available. VDD\_SNVS\_CAP charge time will increase if less than 1 mA is available.

<sup>3</sup> This is the maximum current per active USB physical interface.

<sup>4</sup> The DRAM power consumption is dependent on several factors, such as external signal termination. DRAM power calculators are typically available from the memory vendors. They take in account factors, such as signal termination. See the i.MX 6SLL Power Consumption Measurement Application Note or examples of DRAM power consumption during specific use case scenarios.

<sup>5</sup> General equation for estimated, maximum power consumption of an IO power supply:

 $Imax = N \times C \times V \times (0.5 \times F)$ 

Where:

N-Number of IO pins supplied by the power line

C—Equivalent external capacitive load

V—IO voltage

(0.5 x F)—Data change rate. Up to 0.5 of the clock rate (F)

In this equation, Imax is in Amps, C in Farads, V in Volts, and F in Hertz.

### 4.1.6 Low Power Mode Supply Currents

Table 12 shows the current core consumption (not including I/O) of i.MX 6SLL processor in selected low power modes.

| Mode               | Test Conditions                                                                                                  | Supply              | Typical <sup>1</sup> | Unit |
|--------------------|------------------------------------------------------------------------------------------------------------------|---------------------|----------------------|------|
| System Idle (WAIT) | CPU is in WFI state, CPU clock is gated                                                                          | VDD_ARM_IN (1.15 V) | 5.00                 | mA   |
|                    | <ul> <li>DDR enters self refresh automatically when no<br/>access</li> </ul>                                     | VDD_SOC_IN (1.15 V) | 8.00                 | 1    |
|                    | <ul> <li>High-speed peripherals are clock gated, but<br/>remain powered</li> </ul>                               | VDD_HIGH_IN (3.0 V) | 7.00                 | 1    |
|                    | <ul> <li>LDO-2P5 set to 2.5 V, LDO_1P1 set to 1.1 V</li> </ul>                                                   | VDD_SNVS_IN(3.0 V)  | 0.05                 | 1    |
|                    | <ul><li> 24 MHz XTAL is ON</li><li> 528 PLL active, other PLLs are power down</li></ul>                          | Total               | 36.1                 | mW   |
| Low Power Idle     | CPU is power gated                                                                                               | VDD_ARM_IN (0.9 V)  | _                    | mA   |
| (STANDBY)          | <ul> <li>DDR is put in self refresh by SW, DDR IO is<br/>disabled</li> </ul>                                     | VDD_SOC_IN (0.9 V)  | 1.60                 | -    |
|                    | <ul> <li>High-speed peripherals are clock gated, but<br/>remain powered</li> </ul>                               | VDD_HIGH_IN (3.0 V) | 0.30                 |      |
|                    | LDO_2P5 and LDO_1P1 are set to weak mode                                                                         | VDD_SNVS_IN (3.0 V) | 0.04                 |      |
|                    | <ul> <li>24 MHz XTAL is off, 24 MHz Hz RCOSC used as clock source</li> <li>All PLL are power down</li> </ul>     | Total               | 2.46                 | mW   |
| Suspend<br>(DSM)   | CPU is power gated                                                                                               | VDD_ARM_IN (0 V)    |                      | mA   |
|                    | <ul> <li>DDR is put in self refresh by SW, DDR IO is<br/>disabled</li> </ul>                                     | VDD_SoC_IN (0.9 V)  | 0.20                 |      |
|                    | <ul> <li>High-speed peripherals are power gated</li> <li>LDO_2P5 and LDO_1P1 are shut off</li> </ul>             | VDD_HIGH_IN (3.0 V) | 0.03                 |      |
|                    | <ul> <li>24 MHz XTAL is off, 24 MHz RCOSC is off</li> </ul>                                                      | VDD_SNVS_IN (3.0 V) | 0.02                 | 1    |
|                    | <ul><li>All PLL are power down</li><li>All clocks are shut off, only except 32 kHz RTC</li></ul>                 | Total               | 0.33                 | mW   |
| SNVS (RTC)         | CPU is power down                                                                                                | VDD_ARM_IN (0 V)    | _                    | mA   |
|                    | <ul> <li>All SOC digital logic is power down</li> <li>All analog circuit is power down except 32K RTC</li> </ul> | VDD_SOC_IN (0 V)    | _                    | 1    |
|                    |                                                                                                                  | VDD_HIGH_IN (0 V)   | —                    |      |
|                    |                                                                                                                  | VDD_SNVS_IN (3.0 V) | 0.02                 | 1    |
|                    |                                                                                                                  | Total               | 0.06                 | mW   |

| Table 12. Low Power Mode Current and Power Consumptio | 'n |
|-------------------------------------------------------|----|
|-------------------------------------------------------|----|

<sup>1</sup> The typical values shown here are for information only and are not guaranteed. These values are average values measured on a typical process wafer at 25°C.

## 4.1.7 USB PHY Current Consumption

### 4.1.7.1 Power Down Mode

In power down mode, everything is powered down, including the USB\_OTGx\_VBUS valid detectors, typical condition. Table 13 shows the USB interface current consumption in power down mode.

|         | VDD_USB_CAP (3.0 V) | VDDHIGH_CAP (2.5 V) | NVCC_PLL (1.1 V) |  |
|---------|---------------------|---------------------|------------------|--|
| Current | 5.1 μΑ              | 1.7 μΑ              | <0.5 μA          |  |

#### NOTE

The currents on the VDD\_HIGH\_CAP and VDD\_USB\_CAP were identified to be the voltage divider circuits in the USB-specific level shifters.

### 4.2 **Power Supplies Requirements and Restrictions**

The system design must comply with power-up sequence, power-down sequence, and steady state guidelines as described in this section to guarantee the reliable operation of the device. Any deviation from these sequences may result in the following situations:

- Excessive current during power-up phase
- Prevention of the device from booting
- Irreversible damage to the processor (worst-case scenario)

### 4.2.1 Power-Up Sequence

For power-up sequence, the restrictions are as follows:

- VDD\_SNVS\_IN supply must be turned ON before any other power supply. It may be connected (shorted) with VDD\_HIGH\_IN supply.
- If a coin cell is used to power VDD\_SNVS\_IN, then ensure it is connected before any other supply is switched on.
- VDD SOC IN must be turned on before any other digital IO power supply.
- POR\_B signal must be immediately asserted at power-up and remain asserted after the last power rail reaches its working voltage.
- VDD\_ARM\_IN may be applied with no restrictions.
- NVCC33\_IO must be applied before NVCC18\_IO.

### NOTE

See the *i.MX 6SLL Reference Manual* (IMX6SLLRM) for further details and to ensure that all necessary requirements are being met.

#### NOTE

Ensure that there is no back voltage (leakage) from any supply on the board towards the 3.3 V supply (for example, from the external components that use both the 1.8 V and 3.3 V supplies).

#### NOTE

USB\_OTG1\_VBUS and USB\_OTG2\_VBUS are not part of the power supply sequence and can be powered at any time.

### 4.2.2 Power-Down Sequence

For power-down sequence, the restrictions are as follows:

- VDD\_SNVS\_IN supply must be turned off after all other power supply. It may be connected (shorted) with VDD\_HIGH\_IN supply.
- If a coin cell is used to power VDD\_SNVS\_IN, then ensure that it is removed after all other supply are switched off.

### 4.2.3 Power Supplies Usage

All I/O pins should not be externally driven while the I/O power supply for the pin (NVCC33\_IO and NVCC18\_IO) is OFF. This can cause internal latch-up and malfunctions due to reverse current flows. For information about I/O power supply of each pin, see "Power Group" column of Table 63, "13 x 13 mm Functional Contact Assignments," on page 72.

## 4.3 Integrated LDO Voltage Regulator Parameters

Various internal supplies can be powered ON from internal LDO voltage regulators. All the supply pins named \*\_CAP must be connected to external capacitors. The onboard LDOs are intended for internal use only and should not be used to power any external circuitry. See the *i.MX 6SLL Reference Manual* for details on the power tree scheme recommended operation.

### NOTE

The \*\_CAP signals should not be powered externally. These signals are intended for internal LDO or LDO bypass operation only.

### 4.3.1 Regulators for Analog Modules

### 4.3.1.1 LDO\_1P1

The LDO\_1P1 regulator implements a programmable linear-regulator function from VDD\_HIGH\_IN (see Table 9 for min and max input requirements). Typical Programming Operating Range is 1.0 V to 1.2 V with the nominal default setting as 1.1 V. LDO\_1P1 supplies the USB Phy and the PLLs. A programmable brown-out detector is included in the regulator that can be used by the system to determine when the load capability of the regulator is being exceeded to take the necessary steps. Current-limiting can be enabled to allow for in-rush current requirements during start-up, if needed. Active-pull-down can also be enabled for systems requiring this feature.

For information on external capacitor requirements for this regulator, see the *Hardware Development Guide for i.MX 6SLL Applications Processors* (IMX6SLLHDG). For additional information, see the *i.MX* 6SLL Reference Manual (IMX6SLLRM).

### 4.3.1.2 LDO\_2P5

The LDO\_2P5 module implements a programmable linear-regulator function from VDD\_HIGH\_IN (see Table 9 for min and max input requirements). Typical programming operating range is 2.25 V to 2.75 V

with the nominal default setting as 2.5 V. LDO\_2P5 supplies the USB Phy, LVDS Phy and PLLs. A programmable brown-out detector is included in the regulator that can be used by the system to determine when the load capability of the regulator is being exceeded, to take the necessary steps. Current-limiting can be enabled to allow for in-rush current requirements during start-up, if needed. Active-pull-down can also be enabled for systems requiring this feature. An alternate self-biased low-precision weak-regulator is included that can be enabled for applications needing to keep the output voltage alive during low-power modes where the main regulator driver and its associated global bandgap reference module are disabled. The output of the weak-regulator is not programmable and is a function of the input supply as well as the load current. Typically, with a 3 V input supply the weak-regulator output is 2.525 V and its output impedance is approximately  $40 \Omega$ .

For information on external capacitor requirements for this regulator, see the *Hardware Development Guide for i.MX 6SLL Applications Processors* (IMX6SLLHDG).

For additional information, see the *i.MX 6SLL Reference Manual* (IMX6SLLRM).

### 4.3.1.3 LDO\_USB

The LDO\_USB module implements a programmable linear-regulator function from the USB\_OTG1\_VBUS and USB\_OTG2\_VBUS voltages (4.4 V–5.5 V) to produce a nominal 3.0 V output voltage. A programmable brown-out detector is included in the regulator that can be used by the system to determine when the load capability of the regulator is being exceeded, to take the necessary steps. This regulator has a built in power-mux that allows the user to select to run the regulator from either VBUS supply, when both are present. If only one of the VBUS voltages is present, then, the regulator automatically selects this supply. Current limit is also included to help the system meet in-rush current targets. If no VBUS voltage is present, then the VBUSVALID threshold setting will prevent the regulator from being enabled.

For information on external capacitor requirements for this regulator, see the *Hardware Development Guide for i.MX 6SLL Applications Processors* (IMX6SLLHDG).

For additional information, see the *i.MX 6SLL Reference Manual* (IMX6SLLRM).

## 4.4 PLL's Electrical Characteristics

### 4.4.1 Audio/Video PLL's Electrical Parameters

| Parameter          | Value                            |  |  |
|--------------------|----------------------------------|--|--|
| Clock output range | 650 MHz ~1.3 GHz                 |  |  |
| Reference clock    | 24 MHz                           |  |  |
| Lock time          | <11250 reference cycles (450 µs) |  |  |

#### Table 14. Audio/Video PLL's Electrical Parameters

## 4.4.2 528 MHz PLL

| Parameter          | Value                           |
|--------------------|---------------------------------|
| Clock output range | 528 MHz PLL output              |
| Reference clock    | 24 MHz                          |
| Lock time          | <11250 reference cycles (15 μs) |

#### Table 15. 528 MHz PLL's Electrical Parameters

### 4.4.3 480 MHz PLL

#### Table 16. 480 MHz PLL's Electrical Parameters

| Parameter          | Value                         |
|--------------------|-------------------------------|
| Clock output range | 480 MHz PLL output            |
| Reference clock    | 24 MHz                        |
| Lock time          | <383 reference cycles (15 µs) |

### 4.4.4 Arm PLL

#### Table 17. Arm PLL's Electrical Parameters

| Parameter          | Value                          |  |  |
|--------------------|--------------------------------|--|--|
| Clock output range | 650 MHz~1.3 GHz                |  |  |
| Reference clock    | 24 MHz                         |  |  |
| Lock time          | <2250 reference cycles (50 µs) |  |  |

### 4.5 **On-Chip Oscillators**

### 4.5.1 OSC24M

This block implements an amplifier that when combined with a suitable quartz crystal and external load capacitors implements an oscillator. It also implements a power mux such that the oscillator can be powered from VDD\_SOC. If the oscillator is required to run in *stop mode* then it is necessary to run from VDD\_SOC, which is 0.9 V in *stop mode*.

The system crystal oscillator consists of a Pierce-type structure running off the digital supply. A straight forward biased-inverter implementation is used.

## 4.5.2 OSC32K

This block implements an amplifier that when combined with a suitable quartz crystal and external load capacitors implements a low power oscillator. It also implements a power mux such that it can be powered from either a ~3 V backup battery (VDD\_SNVS\_IN) or VDD\_HIGH\_IN such as the oscillator consumes power from VDD\_HIGH\_IN when that supply is available and transitions to the back up battery when VDD\_HIGH\_IN is lost.

In addition, if the clock monitor determines that the OSC32K is not present, then the source of the 32 kHz clock will automatically switch to the internal ring oscillator.

#### CAUTION

The internal RTC oscillator does not provide an accurate frequency and is affected by process, voltage and temperature variations. NXP strongly recommends using an external crystal as the RTC\_XTALI reference. If the internal oscillator is used instead, careful consideration must be given to the timing implications on all of the SoC modules dependent on this clock.

| Parameter              | Min | Тур        | Max | Comments                                                                                                                                                                                                                                                                                                                                                             |
|------------------------|-----|------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Fosc                   |     | 32.768 kHz | _   | This frequency is nominal and determined mainly by the crystal selected. 32.0 K would work as well.                                                                                                                                                                                                                                                                  |
| Current<br>consumption | —   | 4 μΑ       | —   | The typical value shown is only for the oscillator, driven by an external crystal. If the internal ring oscillator is used instead of an external crystal, then approximately 25 $\mu$ A should be added to this value.                                                                                                                                              |
| Bias resistor          | _   | 14 MΩ      | _   | This the integrated bias resistor that sets the amplifier into a high gain state.<br>Any leakage through the ESD network, external board leakage, or even a<br>scope probe that is significant relative to this value will debias the amp. The<br>debiasing will result in low gain, and will impact the circuit's ability to start up<br>and maintain oscillations. |
|                        |     |            | -   | Target Crystal Properties                                                                                                                                                                                                                                                                                                                                            |
| Cload                  | -   | 10 pF      | _   | Usually crystals can be purchased tuned for different Cloads. This Cload value is typically 1/2 of the capacitances realized on the PCB on either side of the quartz. A higher Cload will decrease oscillation margin, but increases current oscillating through the crystal.                                                                                        |
| ESR                    | _   | 50 kΩ      | _   | Equivalent series resistance of the crystal. Choosing a crystal with a higher value will decrease the oscillating margin.                                                                                                                                                                                                                                            |

#### Table 18. OSC32K Main Characteristics

### 4.6 I/O DC Parameters

This section includes the DC parameters of the following I/O types:

- Dual Voltage General Purpose I/O cell set (DVGPIO)
- Single Voltage General Purpose I/O cell set (GPIO)
- Double Data Rate I/O (DDR) for LPDDR2 and LPDDR3 modes

#### NOTE

The term OVDD in this section refers to the associated supply rail of an input or output.



Figure 4. Circuit for Parameters Voh and Vol for I/O Cells

### 4.6.1 XTALI and RTC\_XTALI (Clock Inputs) DC Parameters

Table 19 shows the DC parameters for the clock inputs.

| Parameter                             | Symbol                     | Test Conditions                                                                                                                                                                 | Min            | Тур | Мах              | Unit |
|---------------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|------------------|------|
| XTALI high-level DC input voltage     | Vih                        | —                                                                                                                                                                               | 0.8 x NVCC_PLL | _   | NVCC_PLL         | V    |
| XTALI low-level DC input voltage      | Vil                        | —                                                                                                                                                                               | 0              | —   | 0.2              | V    |
| RTC_XTALI high-level DC input voltage | Vih                        | —                                                                                                                                                                               | 0.8            | —   | 1.1 <sup>2</sup> | V    |
| RTC_XTALI low-level DC input voltage  | Vil                        | —                                                                                                                                                                               | 0              | —   | 0.2              | V    |
| Input Capacitance                     | C <sub>IN</sub>            | Simulated data                                                                                                                                                                  | —              | 5   | _                | pF   |
| Startup current                       | I <sub>XTALI_STARTUP</sub> | Power-on startup<br>for 0.15 msec with<br>a driven 24 MHz<br>clock at 1.1 V.<br>This current draw<br>is present even if<br>an external clock<br>source directly<br>drives XTALI | _              | _   | 600              | μΑ   |
| DC input current                      | I <sub>XTALI_DC</sub>      | _                                                                                                                                                                               | _              |     | 2.5              | μA   |

#### Table 19. XTALI and RTC\_XTALI DC Parameters <sup>1</sup>

<sup>1</sup> The DC parameters are for external clock input only.

<sup>2</sup> This voltage specification must not be exceeded and, as such, is an absolute maximum specification.

#### NOTE

The Vil and Vih specifications only apply when an external clock source is used. If a crystal is used, Vil and Vih do not apply.

## 4.6.2 Dual Voltage General Purpose IO cell set (DVGPIO) DC Parameters

Table 20 shows DC parameters for GPIO pads. The parameters in Table 21 are guaranteed per the operating ranges in Table 9, unless otherwise noted.

| Parameter                                   | Symbol | Test Conditions                                                                               | Min                      | Мах                      | Unit |
|---------------------------------------------|--------|-----------------------------------------------------------------------------------------------|--------------------------|--------------------------|------|
| High-level output voltage <sup>1</sup>      | Voh    | loh = -0.1 mA (DSE <sup>2</sup> = 001, 010)<br>loh = -1 mA<br>(DSE = 011, 100, 101, 110, 111) | OVDD - 0.15              |                          | V    |
| Low-level output voltage <sup>1</sup>       | Vol    | lol = 0.1 mA (DSE <sup>2</sup> = 001, 010)<br>lol = 1mA<br>(DSE = 011, 100, 101, 110, 111)    | _                        | 0.15                     | V    |
| High-Level DC input voltage <sup>1, 3</sup> | Vih    | —                                                                                             | $0.7 \times \text{OVDD}$ | OVDD                     | V    |
| Low-Level DC input voltage <sup>1, 3</sup>  | Vil    | _                                                                                             | 0                        | $0.3 \times \text{OVDD}$ | V    |
| Input Hysteresis                            | Vhys   | OVDD = 1.8 V<br>OVDD = 3.3 V                                                                  | 0.25                     | _                        | V    |
| Schmitt trigger VT+ <sup>3, 4</sup>         | VT+    | _                                                                                             | $0.5 \times \text{OVDD}$ | _                        | V    |
| Schmitt trigger VT- <sup>3, 4</sup>         | VT–    | _                                                                                             | —                        | $0.5 \times \text{OVDD}$ | V    |
| Input current (no pull-up/down)             | lin    | Vin = OVDD or 0                                                                               | -1.25                    | 1.25                     | μA   |
| Input current (22 k $\Omega$ pull-up)       | lin    | Vin = 0 V<br>Vin = OVDD                                                                       | —                        | 212<br>1                 | μA   |
| Input current (47 kΩ pull-up)               | lin    | Vin = 0 V<br>Vin = OVDD                                                                       | —                        | 100<br>1                 | μA   |
| Input current (100 kΩ pull-up)              | lin    | Vin = 0 V<br>Vin= OVDD                                                                        | _                        | 48<br>1                  | μA   |
| Input current (100 kΩ pull-down)            | lin    | Vin = 0 V<br>Vin = OVDD                                                                       | _                        | 1<br>48                  | μA   |
| Keeper circuit resistance                   | Rkeep  | Vin = 0.3 x OVDD<br>Vin = 0.7 x OVDD                                                          | 105                      | 205                      | kΩ   |

#### Table 20. DVGPIO I/O DC Parameters

<sup>1</sup> Overshoot and undershoot conditions (transitions above OVDD and below GND) on switching pads must be held below 0.6 V, and the duration of the overshoot/undershoot must not exceed 10% of the system clock cycle. Overshoot/ undershoot must be controlled through printed circuit board layout, transmission line impedance matching, signal line termination, or other methods. Non-compliance to this specification may affect device reliability or cause permanent damage to the device.

<sup>2</sup> DSE is the Drive Strength Field setting in the associated IOMUX control register.

<sup>3</sup> To maintain a valid level, the transition edge of the input must sustain a constant slew rate (monotonic) from the current DC level through to the target DC level, Vil or Vih. Monotonic input transition time is from 0.1 ns to 1 s.

<sup>4</sup> Hysteresis of 250 mV is guaranteed over all operating conditions when hysteresis is enabled.

## 4.6.3 Single Voltage General Purpose I/O (GPIO) DC Parameters

Table 21 shows DC parameters for GPIO pads. The parameters in Table 21 are guaranteed per the operating ranges in Table 9, unless otherwise noted.

**Electrical Characteristics** 

| Parameter                                   | Symbol | Test Conditions                                                                            | Min                      | Max                      | Unit |
|---------------------------------------------|--------|--------------------------------------------------------------------------------------------|--------------------------|--------------------------|------|
| High-level output voltage <sup>1</sup>      | Voh    | loh = -0.1 mA (DSE <sup>2</sup> = 001, 010)<br>loh = -1 mA (DSE = 011, 100, 101, 110, 111) | OVDD - 0.15              | _                        | V    |
| Low-level output voltage <sup>1</sup>       | Vol    | lol = 0.1 mA (DSE <sup>2</sup> = 001, 010)<br>lol = 1mA (DSE = 011, 100, 101, 110, 111)    | —                        | 0.15                     | V    |
| High-Level DC input voltage <sup>1, 3</sup> | Vih    | —                                                                                          | $0.7 \times \text{OVDD}$ | OVDD                     | V    |
| Low-Level DC input voltage <sup>1, 3</sup>  | Vil    | —                                                                                          | 0                        | $0.3 \times \text{OVDD}$ | V    |
| Input Hysteresis                            | Vhys   | OVDD = 3.3 V                                                                               | 0.25                     | —                        | V    |
| Schmitt trigger VT+ <sup>3, 4</sup>         | VT+    | _                                                                                          | $0.5 \times \text{OVDD}$ | —                        | V    |
| Schmitt trigger VT-3, 4                     | VT–    | _                                                                                          | _                        | 0.5 	imes OVDD           | V    |
| Input current (no pull-up/down)             | lin    | Vin = OVDD or 0                                                                            | -1.25                    | 1.25                     | μA   |
| Input current (22 k $\Omega$ pull-up)       | lin    | Vin = 0 V<br>Vin = OVDD                                                                    |                          | 212<br>1                 | μA   |
| Input current (47 k $\Omega$ pull-up)       | lin    | Vin = 0 V<br>Vin = OVDD                                                                    | —                        | 100<br>1                 | μA   |
| Input current (100 k $\Omega$ pull-up)      | lin    | Vin = 0 V<br>Vin= OVDD                                                                     | —                        | 48<br>1                  | μA   |
| Input current (100 k $\Omega$ pull-down)    | lin    | Vin = 0 V<br>Vin = OVDD                                                                    | _                        | 1<br>48                  | μA   |
| Keeper circuit resistance                   | Rkeep  | Vin = 0.3 x OVDD<br>Vin = 0.7 x OVDD                                                       | 105                      | 205                      | kΩ   |

#### Table 21. GPIO I/O DC Parameters

<sup>1</sup> Overshoot and undershoot conditions (transitions above OVDD and below GND) on switching pads must be held below 0.6 V, and the duration of the overshoot/undershoot must not exceed 10% of the system clock cycle. Overshoot/ undershoot must be controlled through printed circuit board layout, transmission line impedance matching, signal line termination, or other methods. Non-compliance to this specification may affect device reliability or cause permanent damage to the device.

<sup>2</sup> DSE is the Drive Strength Field setting in the associated IOMUX control register.

<sup>3</sup> To maintain a valid level, the transition edge of the input must sustain a constant slew rate (monotonic) from the current DC level through to the target DC level, Vil or Vih. Monotonic input transition time is from 0.1 ns to 1 s.

<sup>4</sup> Hysteresis of 250 mV is guaranteed over all operating conditions when hysteresis is enabled.

### 4.6.4 DDR I/O DC Parameters

The DDR I/O pads support LPDDR2 and LPDDR3 operational modes. The Multi-mode DDR Controller (MMDC) is compatible with JEDEC-compliant SDRAMs.

The i.MX 6SLL MMDC supports the following memory types:

- LPDDR2 SDRAM compliant to JESD209-2B LPDDR2 JEDEC standard release June, 2009
- LPDDR3 SDRAM compliant to JESD209-3B LPDDR3 JEDEC standard release August, 2013

MMDC operation with the standards stated above is contingent upon the board DDR design adherence to the DDR design and layout requirements stated in the *Hardware Development Guide for the i.MX 6SLL Applications Processor* (IMX6SLLHDG).

### 4.6.4.1 LPDDR2/LPDDR3 I/O DC Parameters

Table 22 shows the DC parameters for DDR I/O operating in LPDDR2 and LPDDR3 mode.

| Parameters                               | Symbol    | Test Conditions | Min                       | Мах                   | Unit |
|------------------------------------------|-----------|-----------------|---------------------------|-----------------------|------|
| High-level output voltage                | Voh       | loh = -0.1 mA   | $0.9 \times \text{OVDD}$  | —                     | V    |
| Low-level output voltage                 | Vol       | lol = 0.1 mA    | —                         | $0.1 \times OVDD$     | V    |
| Input reference voltage                  | Vref      | —               | $0.49 \times \text{OVDD}$ | $0.51 \times OVDD$    |      |
| DC input High Voltage                    | Vih(dc)   | —               | Vref+0.13V                | OVDD                  | V    |
| DC input Low Voltage                     | Vil(dc)   | —               | OVSS                      | Vref-0.13V            | V    |
| Differential Input Logic High            | Vih(diff) | —               | 0.26                      | See Note <sup>2</sup> |      |
| Differential Input Logic Low             | Vil(diff) | —               | See Note <sup>2</sup>     | -0.26                 |      |
| Input current (no pull-up/down)          | lin       | Vin = 0 or OVDD | -2.5                      | 2.5                   | μA   |
| Pull-up/pull-down impedance Mismatch     | MMpupd    | —               | -15                       | +15                   | %    |
| 240 $\Omega$ unit calibration resolution | Rres      | —               | —                         | 10                    | Ω    |
| Keeper circuit resistance                | Rkeep     | —               | 110                       | 175                   | kΩ   |

Table 22. LPDDR2/LPDDR3 I/O DC Electrical Parameters<sup>1</sup>

<sup>1</sup> Note that the JEDEC LPDDR2 and LPDDR3 specification (JESD209\_2B and JESD209-3) supersedes any specification in this document.

<sup>2</sup> The single-ended signals need to be within the respective limits (Vih(dc) max, Vil(dc) min) for single-ended signals as well as the limitations for overshoot and undershoot (see Table 25).

## 4.7 I/O AC Parameters

This section includes the AC parameters of the following I/O types:

- General Purpose I/O (GPIO)
- Dual Voltage General Purpose I/O (DVGPIO)
- Double Data Rate I/O (DDR) for LPDDR2 and LPDDR3 modes

The GPIO and DDR I/O load circuit and output transition time waveforms are shown in Figure 5 and Figure 6.



CL includes package, probe and fixture capacitance

#### Figure 5. Load Circuit for Output

#### **Electrical Characteristics**



Figure 6. Output Transition Time Waveform

## 4.7.1 General Purpose I/O AC Parameters

The I/O AC parameters for GPIO in slow and fast modes are presented in the Table 23 and Table 24, respectively. Note that the fast or slow I/O behavior is determined by the appropriate control bits in the IOMUXC control registers.

| Parameter                                                             | Symbol | Test Condition                                             | Min | Тур | Мах                    | Unit |
|-----------------------------------------------------------------------|--------|------------------------------------------------------------|-----|-----|------------------------|------|
| Output Pad Transition Times, rise/fall<br>(Max Drive, ipp_dse=111)    | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | —   | _   | 2.72/2.79<br>1.51/1.54 |      |
| Output Pad Transition Times, rise/fall<br>(High Drive, ipp_dse=101)   | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | —   | —   | 3.20/3.36<br>1.96/2.07 | ns   |
| Output Pad Transition Times, rise/fall<br>(Medium Drive, ipp_dse=100) | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | —   | —   | 3.64/3.88<br>2.27/2.53 |      |
| Output Pad Transition Times, rise/fall<br>(Low Drive. ipp_dse=011)    | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | —   | —   | 4.32/4.50<br>3.16/3.17 |      |
| Input Transition Times <sup>1</sup>                                   | trm    | _                                                          |     | _   | 25                     | ns   |

Table 23. General Purpose I/O AC Parameters 1.8 V Mode

<sup>1</sup> Hysteresis mode is recommended for inputs with transition times greater than 25 ns.

### Table 24. General Purpose I/O AC Parameters 3.3 V Mode

| Parameter                                                             | Symbol | Test Condition                                             | Min | Тур | Мах                    | Unit |
|-----------------------------------------------------------------------|--------|------------------------------------------------------------|-----|-----|------------------------|------|
| Output Pad Transition Times, rise/fall<br>(Max Drive, ipp_dse=101)    | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate |     | _   | 1.70/1.79<br>1.06/1.15 | ns   |
| Output Pad Transition Times, rise/fall<br>(High Drive, ipp_dse=011)   | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | —   | —   | 2.35/2.43<br>1.74/1.77 |      |
| Output Pad Transition Times, rise/fall<br>(Medium Drive, ipp_dse=010) | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | —   | —   | 3.13/3.29<br>2.46/2.60 |      |
| Output Pad Transition Times, rise/fall<br>(Low Drive. ipp_dse=001)    | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate |     |     | 5.14/5.57<br>4.77/5.15 |      |
| Input Transition Times <sup>1</sup>                                   | trm    | _                                                          |     | _   | 25                     | ns   |

<sup>1</sup> Hysteresis mode is recommended for inputs with transition times greater than 25 ns.

## 4.7.2 DDR I/O AC Parameters

The Multi-mode DDR Controller (MMDC) is compatible with JEDEC-compliant SDRAMs.

The i.MX 6SLL MMDC supports the following memory types:

- LPDDR2 SDRAM compliant to JESD209-2B LPDDR2 JEDEC standard release June, 2009
- LPDDR3 SDRAM compliant to JESD209-3B LPDDR3 JEDEC standard release August, 2013

MMDC operation with the standards stated above is contingent upon the board DDR design adherence to the DDR design and layout requirements stated in the *Hardware Development Guide for the i.MX 6SLL Applications Processor* (IMX6SLLHDG).

Table 25 shows the AC parameters for DDR I/O operating in LPDDR2 and LPDDR3 mode.

| Parameter                                                          | Symbol           | Test Condition                                                                | Min         | Тур | Мах         | Unit |
|--------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------|-------------|-----|-------------|------|
| AC input logic high                                                | Vih(ac)          | —                                                                             | Vref + 0.22 |     | OVDD        | V    |
| AC input logic low                                                 | Vil(ac)          | —                                                                             | 0           |     | Vref – 0.22 | V    |
| AC differential input high voltage <sup>2</sup>                    | Vidh(ac)         | —                                                                             | 0.44        |     | —           | V    |
| AC differential input low voltage                                  | Vidl(ac)         | —                                                                             | _           |     | 0.44        | V    |
| Input AC differential cross point voltage <sup>3</sup>             | Vix(ac)          | Relative to Vref                                                              | -0.12       |     | 0.12        | V    |
| Over/undershoot peak                                               | Vpeak            | —                                                                             | _           |     | 0.35        | V    |
| Over/undershoot area (above OVDD or below OVSS)                    | Varea            | 400 MHz                                                                       | _           |     | 0.3         | V-ns |
| Single output slew rate, measured<br>between Vol (ac) and Voh (ac) | tsr              | 50 $\Omega$ to Vref.<br>5 pF load.<br>Drive impedance = 4 0 $\Omega \pm 30\%$ | 1.5         | _   | 3.5         | V/ns |
|                                                                    |                  | 50 $\Omega$ to Vref.<br>5pF load.<br>Drive impedance = 60 $\Omega \pm 30\%$   | 1           |     | 2.5         |      |
| Skew between pad rise/fall asymmetry + skew caused by SSN          | t <sub>SKD</sub> | clk = 400 MHz                                                                 | —           | _   | 0.1         | ns   |

Table 25. DDR I/O AC Parameters<sup>1</sup>

Note that the JEDEC LPDDR2 and LPDDR3 specification (JESD209\_2B and JESD209-3B) supersedes any specification in this document.

<sup>2</sup> Vid(ac) specifies the input differential voltage IVtr – Vcpl required for switching, where Vtr is the "true" input signal and Vcp is the "complementary" input signal. The Minimum value is equal to Vih(ac) – Vil(ac).

<sup>3</sup> The typical value of Vix(ac) is expected to be about 0.5 × OVDD. and Vix(ac) is expected to track variation of OVDD. Vix(ac) indicates the voltage at which differential input signal must cross.

## 4.8 Output Buffer Impedance Parameters

This section defines the I/O impedance parameters of the i.MX 6SLL processor for the following I/O types:

- Dual Voltage General Purpose I/O cell set (DVGPIO)
- Single Voltage General Purpose I/O cell set (GPIO)

#### i.MX 6SLL Applications Processors for Consumer Products, Rev. 1, 01/2019

1

• Double Data Rate I/O (DDR)

#### NOTE

GPIO and DDR I/O output driver impedance is measured with "long" transmission line of impedance Ztl attached to I/O pad and incident wave launched into transmission line. Rpu/Rpd and Ztl form a voltage divider that defines specific voltage of incident wave relative to OVDD. Output driver impedance is calculated from this voltage divider (see Figure 7).





### 4.8.1 Dual Voltage GPIO Output Buffer Impedance

Table 26 shows the GPIO output buffer impedance (OVDD 1.8 V).

#### **Electrical Characteristics**

| Parameter     | Symbol | Drive Strength (ipp_dse) | Typ Value | Unit |
|---------------|--------|--------------------------|-----------|------|
| Output Driver | Rdrv   | 001                      | 260       | Ω    |
| Impedance     |        | 010                      | 130       |      |
|               |        | 011                      | 90        |      |
|               |        | 100                      | 60        |      |
|               |        | 101                      | 50        |      |
|               |        | 110                      | 40        |      |
|               |        | 111                      | 33        |      |

 Table 26. DVGPIO Output Buffer Average Impedance (OVDD 1.8 V)

Table 27 shows the GPIO output buffer impedance (OVDD 3.3 V).

Table 27. DVGPIO Output Buffer Average Impedance (OVDD 3.3 V)

| Parameter     | Symbol | Drive Strength (ipp_dse) | Typ Value | Unit |
|---------------|--------|--------------------------|-----------|------|
| Output Driver | Rdrv   | 001                      | 150       | Ω    |
| Impedance     |        | 010                      | 75        |      |
|               |        | 011                      | 50        |      |
|               |        | 100                      | 37        |      |
|               |        | 101                      | 30        |      |
|               |        | 110                      | 25        |      |
|               |        | 111                      | 20        |      |

### 4.8.2 Single Voltage GPIO Output Buffer Impedance

Table 28 shows the GPIO output buffer impedance (OVDD 3.3 V).

| Table 28. GPIO Output Buffer Average | Impedance (OVDD 3.3 V) |
|--------------------------------------|------------------------|
|--------------------------------------|------------------------|

| Parameter     | Symbol | Drive Strength (ipp_dse) | Typ Value | Unit |
|---------------|--------|--------------------------|-----------|------|
| Output Driver | Rdrv   | 001                      | 150       | Ω    |
| Impedance     |        | 010                      | 75        |      |
|               |        | 011                      | 50        |      |
|               |        | 100                      | 37        |      |
|               |        | 101                      | 30        |      |
|               |        | 110                      | 25        |      |
|               |        | 111                      | 20        |      |

### 4.8.3 DDR I/O Output Buffer Impedance

Table 29 shows DDR I/O output buffer impedance of i.MX 6SLL processor.

|               |        |                        | Typical                                             |      |
|---------------|--------|------------------------|-----------------------------------------------------|------|
| Parameter     | Symbol | Test Conditions        | NVCC_DRAM=1.2<br>V<br>(LPDDR2/LPDDR3)<br>DDR_SEL=10 | Unit |
| Output Driver | Rdrv   | Drive Strength (DSE) = |                                                     | Ω    |
| Impedance     |        | 000                    | Hi-Z                                                |      |
|               |        | 001                    | 240                                                 |      |
|               |        | 010                    | 120                                                 |      |
|               |        | 011                    | 80                                                  |      |
|               |        | 100                    | 60                                                  |      |
|               |        | 101                    | 48                                                  |      |
|               |        | 110                    | 40                                                  |      |
|               |        | 111                    | 34                                                  |      |

#### Table 29. DDR I/O Output Buffer Impedance

#### Note:

1. Output driver impedance is controlled across PVTs using ZQ calibration procedure.

2. Calibration is done against 240  $\Omega$  external reference resistor.

3. Output driver impedance deviation (calibration accuracy) is ±5% (max/min impedance) across PVTs.

## 4.9 System Modules Timing

This section contains the timing and electrical parameters for the modules in each i.MX 6SLL processor.

## 4.9.1 Reset Timings Parameters

Figure 8 shows the reset timing and Table 30 lists the timing parameters.



Figure 8. Reset Timing Diagram

#### Table 30. Reset Timing Parameters

| ID  | Parameter                                   | Min | Max | Unit                    |
|-----|---------------------------------------------|-----|-----|-------------------------|
| CC1 | Duration of POR_B to be qualified as valid. | 1   | _   | XTALOSC_RTC_XTALI cycle |

## 4.9.2 WDOG Reset Timing Parameters

Figure 9 shows the WDOG reset timing and Table 31 lists the timing parameters.



Figure 9. WDOG\_B Timing Diagram

| ID  | Parameter                    | Min | Max | Unit                       |
|-----|------------------------------|-----|-----|----------------------------|
| CC3 | Duration of WDOG_B Assertion | 1   | —   | XTALOSC_RTC_XTALI<br>cycle |

#### Table 31. WDOG\_B Timing Parameters

### NOTE

XTALOSC\_RTC\_XTALI is approximately 32 kHz. XTALOSC\_RTC\_XTALI cycle is one period or approximately 30 µs.

### NOTE

WDOG\_B output signals (for each one of the Watchdog modules) do not have dedicated bins, but are muxed out through the IOMUX. See the IOMUX manual for detailed information.

### 4.9.3 DDR SDRAM Specific Parameters (LPDDR2 and LPDDR3)

### 4.9.3.1 LPDDR2 and LPDDR3 Parameters

Figure 10 shows the LPDDR2 and LPDDR3 basic timing diagram. The timing parameters for this diagram appear in Table 32.



Figure 10. LPDDR2 and LPDDR3 Command and Address Timing Diagram

| ID  | Parameter                          | Symbol | CK = 40 | Unit |      |
|-----|------------------------------------|--------|---------|------|------|
|     |                                    | Symbol | Min     | Max  | Unit |
| LP1 | SDRAM clock high-level width       | tсн    | 0.45    | 0.55 | tск  |
| LP2 | SDRAM clock low-level width        | tCL    | 0.45    | 0.55 | tск  |
| LP3 | DRAM_CSx_B, DRAM_SDCKEx setup time | tis    | 380     | _    | ps   |
| LP4 | DRAM_CSx_B, DRAM_SDCKEx hold time  | tıн    | 380     | —    | ps   |

<sup>1</sup> All measurements are in reference to Vref level.

 $^2$  Measurements were done using balanced load and 25  $\Omega$  resistor from outputs to DRAM\_VREF.

Figure 11 shows the LPDDR2 and LPDDR3 write timing diagram. The timing parameters for this diagram appear in Table 33.



Figure 11. LPDDR2 and LPDDR3 Write Cycle

| ID   | Parameter                                                                  |               | CK = 400 MHz |       | Unit |
|------|----------------------------------------------------------------------------|---------------|--------------|-------|------|
|      | i arameter                                                                 | Symbol        | Min          | Мах   | Onit |
| LP17 | DRAM_DATAxx and DRAM_DQMx setup time to DRAM_SDQSx_P (differential strobe) | tDS           | 375          | —     | ps   |
| LP18 | DRAM_DATAxx and DRAM_DQMx hold time to DRAM_SDQSx_P (differential strobe)  | tdн           | 375          | —     | ps   |
| LP21 | DRAM_SDQSx_P latching rising transitions to associated clock edges         | tDQSS         | -0.25        | +0.25 | tCK  |
| LP22 | DRAM_SDQSx_P high level width                                              | <b>t</b> DQSH | 0.4          | —     | tCK  |
| LP23 | DRAM_SDQSx_P low level width                                               | tDQSL         | 0.4          | —     | tCK  |

#### Table 33. LPDDR2 and LPDDR3 Write Cycle

<sup>1</sup> To receive the reported setup and hold values, write calibration should be performed in order to locate the DRAM\_SDQS in the middle of DRAM\_DATAxx window.

<sup>2</sup> All measurements are in reference to Vref level.

 $^3\,$  Measurements were done using balanced load and 25  $\Omega$  resistor from outputs to DRAM\_VREF.

Figure 12 shows the LPDDR2 and LPDDR3 read timing diagram. The timing parameters for this diagram appear in Table 34.



Figure 12. LPDDR2 and LPDDR3 Read Cycle

| Table 34 | . LPDDR2 and | LPDDR3 Read | Cycle |
|----------|--------------|-------------|-------|
|----------|--------------|-------------|-------|

|  | ID   | Parameter                                                             |        | CK = 400 MHz |     | Unit |
|--|------|-----------------------------------------------------------------------|--------|--------------|-----|------|
|  |      | i arameter                                                            | Symbol | Min          | Max | Unit |
|  | LP26 | Minimum required DRAM_DATAxx valid window width for LPDDR2 and LPDDR3 | _      | 270          | —   | ps   |

<sup>1</sup> To receive the reported setup and hold values, read calibration should be performed in order to locate the DRAM\_SDQSx\_P in the middle of DRAM\_DATA\_xx window.

<sup>2</sup> All measurements are in reference to Vref level.

<sup>3</sup> Measurements were done using balanced load and 25  $\Omega$  resistor from outputs to DRAM\_VREF.

## 4.10 External Peripheral Interface Parameters

The following subsections provide information on external peripheral interfaces.

## 4.10.1 AUDMUX Timing Parameters

The AUDMUX provides a programmable interconnect logic for voice, audio, and data routing between internal serial interfaces (SSIs) and external serial interfaces (audio and voice codecs). The AC timing of AUDMUX external pins is governed by the SSI module. For more information, see the respective SSI electrical specifications found within this document.

## 4.10.2 CMOS Sensor Interface (CSI) Timing Parameters

### 4.10.2.1 Gated Clock Mode Timing

Figure 13 and Figure 14 shows the gated clock mode timings for CSI, and Table 35 describes the timing parameters (P1–P7) shown in the figures. A frame starts with a rising/falling edge on CSI\_VSYNC

(VSYNC), then CSI\_HSYNC (HSYNC) is asserted and holds for the entire line. The pixel clock, CSI\_PIXCLK (PIXCLK), is valid as long as HSYNC is asserted.



Figure 13. CSI Gated Clock Mode—Sensor Data at Falling Edge, Latch Data at Rising Edge





| Table 35 | CSI | Gated | Clock | Mode | Timing | Parameters |
|----------|-----|-------|-------|------|--------|------------|
|----------|-----|-------|-------|------|--------|------------|

| ID | Parameter                   | Symbol | Min. | Max. | Units |
|----|-----------------------------|--------|------|------|-------|
| P1 | CSI_VSYNC to CSI_HSYNC time | tV2H   | 33.5 | —    | ns    |
| P2 | CSI_HSYNC setup time        | tHsu   | 1    | —    | ns    |
| P3 | CSI DATA setup time         | tDsu   | 1    | —    | ns    |
| P4 | CSI DATA hold time          | tDh    | 1    | —    | ns    |
| P5 | CSI pixel clock high time   | tCLKh  | 3.75 | —    | ns    |

| ID | Parameter                 | Symbol | Min. | Max.  | Units |
|----|---------------------------|--------|------|-------|-------|
| P6 | CSI pixel clock low time  | tCLKI  | 3.75 | _     | ns    |
| P7 | CSI pixel clock frequency | fCLK   | _    | 133.3 | MHz   |

Table 35. CSI Gated Clock Mode Timing Parameters (continued)

## 4.10.2.2 Ungated Clock Mode Timing

Figure 15 shows the ungated clock mode timings of CSI, and Table 36 describes the timing parameters (P1–P6) that are shown in the figure. In ungated mode the CSI\_VSYNC and CSI\_PIXCLK signals are used, and the CSI\_HSYNC signal is ignored.



Figure 15. CSI Ungated Clock Mode—Sensor Data at Falling Edge, Latch Data at Rising Edge

| ID | Parameter                     | Symbol | Min. | Max.  | Units |
|----|-------------------------------|--------|------|-------|-------|
| P1 | CSI_VSYNC to pixel clock time | tVSYNC | 33.5 | _     | ns    |
| P2 | CSI DATA setup time           | tDsu   | 1    | _     | ns    |
| P3 | CSI DATA hold time            | tDh    | 1    | _     | ns    |
| P4 | CSI pixel clock high time     | tCLKh  | 3.75 | _     | ns    |
| P5 | CSI pixel clock low time      | tCLKI  | 3.75 | _     | ns    |
| P6 | CSI pixel clock frequency     | fCLK   | _    | 133.3 | MHz   |

Table 36. CSI Ungated Clock Mode Timing Parameters

The CSI enables the chip to connect directly to external CMOS image sensors, which are classified as dumb or smart as follows:

- Dumb sensors only support traditional sensor timing (vertical sync (VSYNC) and horizontal sync (HSYNC)) and output-only Bayer and statistics data.
- Smart sensors support CCIR656 video decoder formats and perform additional processing of the image (for example, image compression, image pre-filtering, and various data output formats).

## 4.10.3 ECSPI Timing Parameters

This section describes the timing parameters of the ECSPI block. The ECSPI has separate timing parameters for master and slave modes.

## 4.10.3.1 ECSPI Master Mode Timing

Figure 16 depicts the timing of ECSPI in master mode and Table 37 lists the ECSPI master mode timing characteristics.



Figure 16. ECSPI Master Mode Timing Diagram

| ID  | Parameter                                                                                                                         | Symbol                 | Min                         | Max | Unit |
|-----|-----------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------------|-----|------|
| CS1 | ECSPIx_SCLK Cycle Time-Read<br>• Slow group <sup>1</sup><br>• Fast group <sup>2</sup><br>ECSPIx_SCLK Cycle Time-Write             | t <sub>clk</sub>       | 46<br>40<br>15              | _   | ns   |
| CS2 | ECSPIx_SCLK High or Low Time-Read<br>• Slow group <sup>1</sup><br>• Fast group <sup>2</sup><br>ECSPIx_SCLK High or Low Time-Write | t <sub>SW</sub>        | 22<br>20<br>7               | _   | ns   |
| CS3 | ECSPIx_SCLK Rise or Fall <sup>3</sup>                                                                                             | t <sub>RISE/FALL</sub> | _                           | _   | ns   |
| CS4 | ECSPIx_SSx pulse width                                                                                                            | t <sub>CSLH</sub>      | Half ECSPIx period          | _   | ns   |
| CS5 | ECSPIx_SSx Lead Time (CS setup time)                                                                                              | t <sub>SCS</sub>       | Half ECSPIx_SCLK period - 4 | _   | ns   |
| CS6 | ECSPIx_SSx Lag Time (CS hold time)                                                                                                | t <sub>HCS</sub>       | Half ECSPI_SCLK period - 2  | _   | ns   |
| CS7 | ECSPIx_MOSI Propagation Delay (C <sub>LOAD</sub> = 20 pF)                                                                         | t <sub>PDmosi</sub>    | -0.5                        | 2   | ns   |
| CS8 | ECSPIx_MISO Setup Time<br>• Slow group <sup>1</sup><br>• Fast group <sup>2</sup>                                                  | t <sub>Smiso</sub>     | <br>14<br>12                | _   | ns   |

| ID   | Parameter                                  | Symbol             | Min | Мах | Unit |
|------|--------------------------------------------|--------------------|-----|-----|------|
| CS9  | ECSPIx_MISO Hold Time                      | t <sub>Hmiso</sub> | 0   |     | ns   |
| CS10 | ECSPIx_RDY to ECSPIx_SSx Time <sup>4</sup> | t <sub>SDRY</sub>  | 5   |     | ns   |

#### Table 37. ECSPI Master Mode Timing Parameters (continued)

<sup>1</sup> ECSPI slow group includes:

ECSPI2/EPDC\_SDLE, ECSPI3/EPDC\_D9, ECSPI4/EPDC\_D1

<sup>2</sup> ECSPI fast group includes: ECSPI1/LCD\_DATA01, ECSPI1/ECSPI1\_MISO, ECSPI2/LCD\_DATA10, ECSPI2/ECSPI2\_MISO, ECSPI3/AUDx\_TXC, ECSPI3/SD2\_DAT1, ECSPI4/KEY\_ROW1, ECSPI4

<sup>3</sup> See specific I/O AC parameters Section 4.7, I/O AC Parameters."

<sup>4</sup> ECSPIx\_RDY is sampled internally by ipg\_clk and is asynchronous to all other eCSPI signals.

### 4.10.3.2 ECSPI Slave Mode Timing

Figure 17 depicts the timing of ECSPI in slave mode and Table 38 lists the ECSPI slave mode timing characteristics.



Figure 17. ECSPI Slave Mode Timing Diagram

| ID  | Parameter                                                               | Symbol              | Min              | Max | Unit |
|-----|-------------------------------------------------------------------------|---------------------|------------------|-----|------|
| CS1 | ECSPIx_SCLK Cycle Time-Read<br>ECSPIx_SCLK Cycle Time-Write             | t <sub>clk</sub>    | 40<br>15         | _   | ns   |
| CS2 | ECSPIx_SCLK High or Low Time-Read<br>ECSPIx_SCLK High or Low Time-Write | t <sub>SW</sub>     | 20<br>7          | _   | ns   |
| CS4 | ECSPIx_SSx pulse width                                                  | t <sub>CSLH</sub>   | Half SCLK period | _   | ns   |
| CS5 | ECSPIx_SSx Lead Time (CS setup time)                                    | t <sub>SCS</sub>    | 5                | _   | ns   |
| CS6 | ECSPIx_SSx Lag Time (CS hold time)                                      | t <sub>HCS</sub>    | 5                | _   | ns   |
| CS7 | ECSPIx_MOSI Setup Time                                                  | t <sub>Smosi</sub>  | 4                | _   | ns   |
| CS8 | ECSPIx_MOSI Hold Time                                                   | t <sub>Hmosi</sub>  | 4                | _   | ns   |
| CS9 | ECSPIx_MISO Propagation Delay (C <sub>LOAD</sub> = 20 pF)               | t <sub>PDmiso</sub> | 4                | 17  | ns   |

#### Table 38. ECSPI Slave Mode Timing Parameters

## 4.10.4 Ultra High Speed SD/SDIO/MMC Host Interface (uSDHC) AC Timing

This section describes the electrical information of the uSDHC, which includes SD/eMMC4.3 (Single Data Rate) timing and eMMC4.4/4.41/5.0 (Dual Date Rate) timing.

### 4.10.4.1 SD/eMMC4.3 (Single Data Rate) AC Timing

Figure 18 depicts the timing of SD/eMMC4.3, and Table 39 lists the SD/eMMC4.3 timing characteristics.



Figure 18. SD/eMMC4.3 Timing

#### Table 39. SD/eMMC4.3 Interface Timing Specification

| ID  | Parameter                                       | Symbols                      | Min          | Мах                | Unit |
|-----|-------------------------------------------------|------------------------------|--------------|--------------------|------|
|     | Card Input Cloc                                 | k                            | •            |                    |      |
| SD1 | Clock frequency (low speed)                     | f <sub>PP</sub> <sup>1</sup> | 0            | 400                | kHz  |
|     | Clock frequency (sd/sdio full speed/high speed) | f <sub>PP</sub> <sup>2</sup> | 0            | 25/50              | MHz  |
|     | Clock frequency (mmc full speed/high speed)     | f <sub>₽₽</sub> <sup>3</sup> | 0            | 20/52 <sup>4</sup> | MHz  |
|     | Clock frequency (identification mode)           | f <sub>OD</sub>              | 100          | 400                | kHz  |
| SD2 | Clock low time                                  | t <sub>WL</sub>              | 7            | —                  | ns   |
| SD3 | Clock high time                                 | t <sub>WH</sub>              | 7            | —                  | ns   |
| SD4 | Clock rise time                                 | t <sub>TLH</sub>             | —            | 3                  | ns   |
| SD5 | Clock fall time                                 | t <sub>THL</sub>             | —            | 3                  | ns   |
|     | eSDHC Output/Card Inputs SDx_CMD, SDx           | _DATAx (Refere               | ence to CLK) |                    |      |
| SD6 | eSDHC output delay                              | t <sub>OD</sub>              | -6.6         | 3.6                | ns   |
|     | eSDHC Input/Card Outputs SDx_CMD, SDx           | _DATAx (Refere               | ence to CLK) |                    |      |

| ID  | Parameter                          | Symbols          | Min | Мах | Unit |
|-----|------------------------------------|------------------|-----|-----|------|
| SD7 | eSDHC input setup time             | t <sub>ISU</sub> | 2.5 | —   | ns   |
| SD8 | eSDHC input hold time <sup>5</sup> | t <sub>IH</sub>  | 1.5 | —   | ns   |

| Table 39. SD/eMMC4.3 Interface | Timing Specification | (continued) |
|--------------------------------|----------------------|-------------|
|--------------------------------|----------------------|-------------|

<sup>1</sup> In low speed mode, card clock must be lower than 400 kHz, voltage ranges from 2.7 to 3.6 V.

- <sup>2</sup> In normal (full) speed mode for SD/SDIO card, clock frequency can be any value between 0–25 MHz. In high-speed mode, clock frequency can be any value between 0–50 MHz.
- <sup>3</sup> In normal (full) speed mode for MMC card, clock frequency can be any value between 0-20 MHz. In high-speed mode, clock frequency can be any value between 0-52 MHz.
- <sup>4</sup> uSDHC3 dat4 ~ dat7 have two pad groups. The first group use SD2 pad and run at 52 MHz for output. The second group use KEY pad and only run at 50 MHz for output.
- <sup>5</sup> To satisfy hold timing, the delay difference between clock input and cmd/data input must not exceed 2 ns.

## 4.10.4.2 eMMC4.4/4.41 (Dual Data Rate) eSDHCv3 AC Timing

Figure 19 depicts the timing of eMMC4.4/4.41. Table 40 lists the eMMC4.4/4.41 timing characteristics. Be aware that only SDx\_DATAx is sampled on both edges of the clock (not applicable to SDx\_CMD).



Figure 19. eMMC4.4/4.41 Timing

#### Table 40. eMMC4.4/4.41 Interface Timing Specification

| ID  | Parameter                                                      | Symbols          | Min | Мах | Unit |  |  |
|-----|----------------------------------------------------------------|------------------|-----|-----|------|--|--|
|     | Card Input Clock                                               |                  |     |     |      |  |  |
| SD1 | Clock frequency (eMMC4.4/4.41 DDR)                             | f <sub>PP</sub>  | 0   | 52  | MHz  |  |  |
| SD1 | Clock frequency (SD3.0 DDR)                                    | f <sub>PP</sub>  | 0   | 50  | MHz  |  |  |
|     | uSDHC Output / Card Inputs SD_CMD, SD_DATAx (Reference to CLK) |                  |     |     |      |  |  |
| SD2 | uSDHC output delay                                             | t <sub>OD</sub>  | 2.8 | 6.8 | ns   |  |  |
|     | uSDHC Input / Card Outputs SD_CMD, SD_DATAx (Reference to CLK) |                  |     |     |      |  |  |
| SD3 | uSDHC input setup time                                         | t <sub>ISU</sub> | 1.7 | —   | ns   |  |  |
| SD4 | uSDHC input hold time                                          | t <sub>IH</sub>  | 1.5 | _   | ns   |  |  |

## 4.10.4.3 SDR50/SDR104 AC Timing

Figure 20 depicts the timing of SDR50/SDR104, and Table 41 lists the SDR50/SDR104 timing characteristics.



#### Figure 20. SDR50/SDR104 Timing

| ID  | Parameter                     | Symbols          | Min                     | Мах                     | Unit |
|-----|-------------------------------|------------------|-------------------------|-------------------------|------|
|     | C                             | ard Input Clock  | 1                       |                         |      |
| SD1 | Clock Frequency Period        | t <sub>CLK</sub> | 5.0                     | —                       | ns   |
| SD2 | Clock Low Time                | t <sub>CL</sub>  | 0.46 x t <sub>CLK</sub> | 0.54 x t <sub>CLK</sub> | ns   |
| SD3 | Clock High Time               | t <sub>CH</sub>  | 0.46 x t <sub>CLK</sub> | 0.54 x t <sub>CLK</sub> | ns   |
|     | uSDHC Output/Card Inputs SD_0 | CMD, SDx_DATAx   | in SDR50 (Ref           | erence to CLK)          |      |
| SD4 | uSDHC Output Delay            | t <sub>OD</sub>  | -3                      | 1                       | ns   |
|     | uSDHC Output/Card Inputs SD_C | MD, SDx_DATAx    | in SDR104 (Re           | ference to CLK)         |      |
| SD5 | uSDHC Output Delay            | t <sub>OD</sub>  | -1.6                    | 0.74                    | ns   |
|     | uSDHC Input/Card Outputs SD_0 | CMD, SDx_DATAx   | in SDR50 (Ref           | erence to CLK)          |      |
| SD6 | uSDHC Input Setup Time        | t <sub>ISU</sub> | 2.5                     |                         | ns   |
| SD7 | uSDHC Input Hold Time         | t <sub>IH</sub>  | 1.5                     | —                       | ns   |
|     | uSDHC Input/Card Outputs SD_C | MD, SDx_DATAx i  | n SDR104 (Ref           | erence to CLK)          | 1    |
|     | Card Output Data Window       | t <sub>ODW</sub> | 0.5 x t <sub>CLK</sub>  |                         | ns   |

#### Table 41. SDR50/SDR104 Interface Timing Specification

<sup>1</sup>Data window in SDR104 mode is variable.

## 4.10.4.4 HS200 Mode Timing

Figure 21 depicts the timing of HS200 mode, and Table 42 lists the HS200 timing characteristics.



Figure 21. HS200 Mode Timing

| Table 42. HS200 | Interface | Timing | Specification |
|-----------------|-----------|--------|---------------|
|-----------------|-----------|--------|---------------|

| ID                                                                                  | Parameter                       | Symbols          | Min                  | Max                  | Unit |  |  |
|-------------------------------------------------------------------------------------|---------------------------------|------------------|----------------------|----------------------|------|--|--|
| Card Input Clock                                                                    |                                 |                  |                      |                      |      |  |  |
| SD1                                                                                 | Clock frequency period          | t <sub>CLK</sub> | 5.0                  | —                    | ns   |  |  |
| SD2                                                                                 | Clock low time                  | t <sub>CL</sub>  | $0.46 	imes t_{CLK}$ | $0.54 	imes t_{CLK}$ | ns   |  |  |
| SD3                                                                                 | Clock high time                 | t <sub>CH</sub>  | $0.46 	imes t_{CLK}$ | $0.54 	imes t_{CLK}$ | ns   |  |  |
|                                                                                     | uSDHC Output/Card Inputs SD_CM  | ID, SDx_DATAx    | in HS200 (Ref        | erence to CLK)       |      |  |  |
| SD5                                                                                 | uSDHC output delay <sup>1</sup> | t <sub>OD</sub>  | -1.6                 | 0.74                 | ns   |  |  |
| uSDHC Input/Card Outputs SD_CMD, SDx_DATAx in HS200 (Reference to CLK) <sup>2</sup> |                                 |                  |                      |                      |      |  |  |
| SD8                                                                                 | Card output data window         | t <sub>ODW</sub> | $0.5 	imes t_{CLK}$  | —                    | ns   |  |  |

<sup>1</sup> If using KEY\_COL1, KEY\_ROW1, KEY\_COL2 and KEY\_ROW2 for SD3\_DATA4-SD3\_DATA7, note the difference in timing: t<sub>od</sub> minimum is -1.8 and t<sub>od</sub> maximum is 0.5.

<sup>2</sup> HS200 is for 8 bits while SDR104 is for 4 bits.

### 4.10.4.5 HS400 DDR AC Timing-eMMC5.0 only

Figure 22 depicts the timing of HS400 mode, and Table 43 lists the HS400 timing characteristics. Be aware that only data is sampled on both edges of the clock (not applicable to CMD). The CMD input/output timing for HS400 mode is the same as CMD input/output timing for SDR104 mode. Check

SD5, SD6, and SD7 parameters in Table 41 SDR50/SDR104 Interface Timing Specification for CMD input/output timing for HS400 mode.



#### Figure 22. HS400 Mode Timing

#### Table 43. HS400 Interface Timing Specification<sup>1</sup>

| ID               | Parameter                            | Symbols             | Min                  | Мах                  | Unit |  |  |
|------------------|--------------------------------------|---------------------|----------------------|----------------------|------|--|--|
| Card Input Clock |                                      |                     |                      |                      |      |  |  |
| SD1              | Clock frequency                      | f <sub>PP</sub>     | 0                    | 150                  | MHz  |  |  |
| SD2              | Clock low time                       | t <sub>CL</sub>     | $0.46 	imes t_{CLK}$ | $0.54 	imes t_{CLK}$ | ns   |  |  |
| SD3              | Clock high time                      | t <sub>CH</sub>     | $0.46 	imes t_{CLK}$ | $0.54 	imes t_{CLK}$ | ns   |  |  |
|                  | uSDHC Output/Card                    | Inputs DAT (Ref     | erence to SCK)       |                      |      |  |  |
| SD4              | Output skew from data of edge of SCK | t <sub>OSkew1</sub> | 0.45                 |                      | ns   |  |  |
| SD5              | Output skew from edge of SCk to data | t <sub>OSkew2</sub> | 0.45                 |                      | ns   |  |  |
|                  | uSDHC Input/Card Ou                  | Itputs DAT (Refe    | rence to Strobe)     |                      |      |  |  |
| SD6              | uSDHC input skew                     | t <sub>RQ</sub>     |                      | 0.45                 | ns   |  |  |
| SD7              | uSDHC hold skew                      | t <sub>RQH</sub>    |                      | 0.45                 | ns   |  |  |

<sup>1</sup> Do not support HS400 mode if using KEY pad for SD3\_DATA4 ~ SD3DATA7.

## 4.10.5 I<sup>2</sup>C Bus Characteristics

The Inter-Integrated Circuit ( $I^2C$ ) provides functionality of a standard  $I^2C$  slave and master. The  $I^2C$  is designed to be compatible with the  $I^2C$  Bus Specification, Version 2.1, by Philips Semiconductor.

## 4.10.6 Pulse Width Modulator (PWM) Timing Parameters

This section describes the electrical information of the PWM. The PWM can be programmed to select one of three clock signals as its source frequency. The selected clock signal is passed through a prescaler before being input to the counter. The output is available at the pulse-width modulator output (PWMn\_OUT) external pin (see external signals table in the *i.MX 6SLL Reference Manual* for PWM pin assignments).

Figure 23 depicts the timing of the PWM, and Table 44 lists the PWM timing parameters.



Figure 23. PWM Timing

| Reference Number | Parameter                   | Min    | Мах | Unit |
|------------------|-----------------------------|--------|-----|------|
|                  | PWM Module Clock Frequency  | 0      | 66  | MHz  |
| P1               | PWM output pulse width high | 15     | _   | ns   |
| P2               | PWM output pulse width low  | 9.1591 | _   | ns   |

#### Table 44. PWM Output Timing Parameters

## 4.10.7 LCD Controller (LCDIF) Parameters

Figure 24 shows the LCDIF timing and Table 45 lists the timing parameters.



Figure 24. LCD Timing

| ID | Parameter                                                           | Symbol         | Min | Max | Unit |
|----|---------------------------------------------------------------------|----------------|-----|-----|------|
| L1 | LCD pixel clock frequency                                           | tCLK(LCD)      | _   | 150 | MHz  |
| L2 | LCD pixel clock high (falling edge capture)                         | tCLKH(LCD)     | 3   | —   | ns   |
| L3 | LCD pixel clock low (rising edge capture)                           | tCLKL(LCD)     | 3   | —   | ns   |
| L4 | LCD pixel clock high to data valid (falling edge capture)           | td(CLKH-DV)    | -1  | 1   | ns   |
| L5 | LCD pixel clock low to data valid (rising edge capture)             | td(CLKL-DV)    | -1  | 1   | ns   |
| L6 | LCD pixel clock high to control signal valid (falling edge capture) | td(CLKH-CTRLV) | -1  | 1   | ns   |
| L7 | LCD pixel clock low to control signal valid (rising edge capture)   | td(CLKL-CTRLV) | -1  | 1   | ns   |

### Table 45. LCD Timing Parameters

## 4.10.7.1 LCDIF signal mapping

Table 46 lists the details about the mapping signals.

| Pin name                      | 8-bit DOTCLK LCD<br>IF | 16-bit DOTCLK LCD<br>IF | 18-bit DOTCLK LCD<br>IF | 24-bit DOTCLK LCD<br>IF | 8-bit DVI LCD<br>IF |
|-------------------------------|------------------------|-------------------------|-------------------------|-------------------------|---------------------|
| LCD_RS                        | —                      | _                       | —                       | —                       | CCIR_CLK            |
| LCD_VSYNC*<br>(Two options)   | LCD_VSYNC              | LCD_VSYNC               | LCD_VSYNC               | LCD_VSYNC               | —                   |
| LCD_HSYNC                     | LCD_HSYNC              | LCD_HSYNC               | LCD_HSYNC               | LCD_HSYNC               | —                   |
| LCD_DOTCLK                    | LCD_DOTCLK             | LCD_DOTCLK              | LCD_DOTCLK              | LCD_DOTCLK              | —                   |
| LCD_ENABLE                    | LCD_ENABLE             | LCD_ENABLE              | LCD_ENABLE              | LCD_ENABLE              | —                   |
| LCD_D23                       | —                      | —                       | —                       | R[7]                    | —                   |
| LCD_D22                       | —                      | —                       | —                       | R[6]                    | —                   |
| LCD_D21                       | —                      | _                       | _                       | R[5]                    | —                   |
| LCD_D20                       | —                      | _                       | _                       | R[4]                    | —                   |
| LCD_D19                       | —                      | _                       | _                       | R[3]                    | —                   |
| LCD_D18                       | —                      | _                       | _                       | R[2]                    | —                   |
| LCD_D17                       | —                      | _                       | R[5]                    | R[1]                    | —                   |
| LCD_D16                       | —                      | _                       | R[4]                    | R[0]                    | —                   |
| LCD_D15 /<br>VSYNC*           | _                      | R[4]                    | R[3]                    | G[7]                    | _                   |
| LCD_D14 /<br>HSYNC**          |                        | R[3]                    | R[2]                    | G[6]                    |                     |
| LCD_D13 /<br>LCD_DOTCLK<br>** | —                      | R21]                    | R[1]                    | G[5]                    |                     |

### Table 46. LCD Signal Parameters

|                         |                                        |                                     |                                        | -                                      |        |
|-------------------------|----------------------------------------|-------------------------------------|----------------------------------------|----------------------------------------|--------|
| LCD_D12 /<br>ENABLE**   | —                                      | R[1]                                | R[0]                                   | G[4]                                   | —      |
| LCD_D11                 | _                                      | R[0]                                | G[5]                                   | G[3]                                   | —      |
| LCD_D10                 | _                                      | G[5]                                | G[4]                                   | G[2]                                   | —      |
| LCD_D9                  | _                                      | G[4]                                | G[3]                                   | G[1]                                   | —      |
| LCD_D8                  | _                                      | G[3]                                | G[2]                                   | G[0]                                   | —      |
| LCD_D8                  | _                                      | G[3]                                | G[2]                                   | G[0]                                   | —      |
| LCD_D7                  | R[2]                                   | G[2]                                | G[1]                                   | B[7]                                   | Y/C[7] |
| LCD_D6                  | R[1]                                   | G[1]                                | G[0]                                   | B[6]                                   | Y/C[6] |
| LCD_D5                  | R[0]                                   | G[0]                                | B[5]                                   | B[5]                                   | Y/C[5] |
| LCD_D4                  | G[2]                                   | B[4]                                | B[4]                                   | B[4]                                   | Y/C[4] |
| LCD_D3                  | G[1]                                   | B[3]                                | B[3]                                   | B[3]                                   | Y/C[3] |
| LCD_D2                  | G[0]                                   | B[2]                                | B[2]                                   | B[2]                                   | Y/C[2] |
| LCD_D1                  | B[1]                                   | B[1]                                | B[1]                                   | B[1]                                   | Y/C[1] |
| LCD_D0                  | B[0]                                   | B[0]                                | B[0]                                   | B[0]                                   | Y/C[0] |
| LCD_RESET               | LCD_RESET                              | LCD_RESET                           | LCD_RESET                              | LCD_RESET                              | —      |
| LCD_BUSY /<br>LCD_VSYNC | LCD_BUSY (or<br>optional<br>LCD_VSYNC) | LCD_BUSY (or<br>optional LCD_VSYNC) | LCD_BUSY (or<br>optional<br>LCD_VSYNC) | LCD_BUSY (or<br>optional<br>LCD_VSYNC) | —      |

Table 46. LCD Signal Parameters (continued)

## 4.10.8 SCAN JTAG Controller (SJC) Timing Parameters

Figure 25 depicts the SJC test clock input timing. Figure 26 depicts the SJC boundary scan timing. Figure 27 depicts the SJC test access port. Signal parameters are listed in Table 47.



Figure 25. Test Clock Input Timing Diagram







Figure 28. TRST Timing Diagram

| ID   | Parameter <sup>1,2</sup>                                            | All Freq | uencies | Unit |
|------|---------------------------------------------------------------------|----------|---------|------|
| U    | i uluncter                                                          | Min      | Мах     | Unit |
| SJ0  | JTAG_TCK frequency of operation 1/(3•T <sub>DC</sub> ) <sup>1</sup> | 0.001    | 22      | MHz  |
| SJ1  | JTAG_TCK cycle time in crystal mode                                 | 45       | —       | ns   |
| SJ2  | JTAG_TCK clock pulse width measured at $V_M^2$                      | 22.5     | —       | ns   |
| SJ3  | JTAG_TCK rise and fall times                                        | —        | 3       | ns   |
| SJ4  | Boundary scan input data set-up time                                | 5        | _       | ns   |
| SJ5  | Boundary scan input data hold time                                  | 24       | _       | ns   |
| SJ6  | JTAG_TCK low to output data valid                                   | —        | 40      | ns   |
| SJ7  | JTAG_TCK low to output high impedance                               | —        | 40      | ns   |
| SJ8  | JTAG_TMS, JTAG_TDI data set-up time                                 | 5        | —       | ns   |
| SJ9  | JTAG_TMS, JTAG_TDI data hold time                                   | 25       | —       | ns   |
| SJ10 | JTAG_TCK low to JTAG_TDO data valid                                 | —        | 44      | ns   |
| SJ11 | JTAG_TCK low to JTAG_TDO high impedance                             | —        | 44      | ns   |
| SJ12 | JTAG_TRSTB assert time                                              | 100      | —       | ns   |
| SJ13 | JTAG_TRSTB set-up time to JTAG_TCK low                              | 40       |         | ns   |

Table 47. JTAG Timing

T<sub>DC</sub> = target frequency of SJC

<sup>2</sup>  $V_{M}$  = mid-point voltage

## 4.10.9 SPDIF Timing Parameters

The Sony/Philips Digital Interconnect Format (SPDIF) data is sent using the bi-phase marking code. When encoding, the SPDIF data signal is modulated by a clock that is twice the bit rate of the data signal.

Table 48 and Figure 29 and Figure 30 show SPDIF timing parameters for the Sony/Philips Digital Interconnect Format (SPDIF), including the timing of the modulating Rx clock (SPDIF\_SR\_CLK) for SPDIF in Rx mode and the timing of the modulating Tx clock (SPDIF\_ST\_CLK) for SPDIF in Tx mode.

| Characteristics                                                                         | Symbol  | Timing Para | Unit                |    |
|-----------------------------------------------------------------------------------------|---------|-------------|---------------------|----|
| Cildidcleristics                                                                        | Symbol  | Min         | Max                 |    |
| SPDIF_IN Skew: asynchronous inputs, no specs apply                                      | _       | —           | 0.7                 | ns |
| SPDIF_OUT output (Load = 50pf)<br>• Skew<br>• Transition rising<br>• Transition falling |         |             | 1.5<br>24.2<br>31.3 | ns |
| SPDIF_OUT output (Load = 30pf)<br>• Skew<br>• Transition rising<br>• Transition falling |         |             | 1.5<br>13.6<br>18.0 | ns |
| Modulating Rx clock (SPDIF_SR_CLK) period                                               | srckp   | 40.0        | _                   | ns |
| SPDIF_SR_CLK high period                                                                | srckph  | 16.0        | _                   | ns |
| SPDIF_SR_CLK low period                                                                 | srckpl  | 16.0        | _                   | ns |
| Modulating Tx clock (SPDIF_ST_CLK) period                                               | stclkp  | 40.0        | _                   | ns |
| SPDIF_ST_CLK high period                                                                | stclkph | 16.0        | —                   | ns |
| SPDIF_ST_CLK low period                                                                 | stclkpl | 16.0        | —                   | ns |







Figure 30. STCLK Timing Diagram

## 4.10.10 SSI Timing Parameters

This section describes the timing parameters of the SSI module. The connectivity of the serial synchronous interfaces are summarized in Table 49.

| Port          | Signal Nomenclature | Type and Access                                               |
|---------------|---------------------|---------------------------------------------------------------|
| AUDMUX port 1 | SSI 1               | Internal                                                      |
| AUDMUX port 2 | SSI 2               | Internal                                                      |
| AUDMUX port 3 | AUD3                | External – AUD3 I/O                                           |
| AUDMUX port 4 | AUD4                | External – I2C2 and LCD, or ECSPI1, or SD2 I/O through IOMUXC |
| AUDMUX port 5 | AUD5                | External – EPDC or SD3 I/O through IOMUXC                     |
| AUDMUX port 6 | AUD6                | External – KEY_ROW and KEY_COL through IOMUXC                 |
| AUDMUX port 7 | SSI 3               | Internal                                                      |

#### Table 49. AUDMUX Port Allocation

### NOTE

The terms WL and BL used in the timing diagrams and tables refer to Word Length (WL) and Bit Length (BL).

### 4.10.10.1 SSI Transmitter Timing with Internal Clock

Figure 31 depicts the SSI transmitter internal clock timing and Table 50 lists the timing parameters for the SSI transmitter internal clock.



Figure 31. SSI Transmitter Internal Clock Timing Diagram

| ID   | Parameter                                           | Min  | Max  | Unit |  |
|------|-----------------------------------------------------|------|------|------|--|
|      | Internal Clock Operation                            |      |      |      |  |
| SS1  | AUDx_TXC/AUDx_RXC clock period                      | 81.4 | —    | ns   |  |
| SS2  | AUDx_TXC/AUDx_RXC clock high period                 | 36.0 | —    | ns   |  |
| SS4  | AUDx_TXC/AUDx_RXC clock low period                  | 36.0 | —    | ns   |  |
| SS6  | AUDx_TXC high to AUDx_TXFS (bl) high                | _    | 15.0 | ns   |  |
| SS8  | AUDx_TXC high to AUDx_TXFS (bl) low                 | _    | 15.0 | ns   |  |
| SS10 | AUDx_TXC high to AUDx_TXFS (wI) high                | _    | 15.0 | ns   |  |
| SS12 | AUDx_TXC high to AUDx_TXFS (wl) low                 | _    | 15.0 | ns   |  |
| SS14 | AUDx_TXC/AUDx_RXC Internal AUDx_TXFS rise time      | _    | 6.0  | ns   |  |
| SS15 | AUDx_TXC/AUDx_RXC Internal AUDx_TXFS fall time      | —    | 6.0  | ns   |  |
| SS16 | AUDx_TXC high to AUDx_TXD valid from high impedance | _    | 15.0 | ns   |  |
| SS17 | AUDx_TXC high to AUDx_TXD high/low                  | _    | 15.0 | ns   |  |
| SS18 | AUDx_TXC high to AUDx_TXD high impedance            | _    | 15.0 | ns   |  |
|      | Synchronous Internal Clock Operation                |      |      |      |  |
| SS42 | AUDx_RXD setup before AUDx_TXC falling              | 10.0 | —    | ns   |  |
| SS43 | AUDx_RXD hold after AUDx_TXC falling                | 0.0  | —    | ns   |  |

#### Table 50. SSI Transmitter Timing with Internal Clock

### NOTE

- All the timings for the SSI are given for a non-inverted serial clock polarity (TXC/RXC = 0) and a non-inverted frame sync (TXFS/RXFS = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal TXC/RXC and/or the frame sync TXFS/RXFS shown in the tables and in the figures.
- All timings are on Audiomux Pads when SSI is used for data transfer.
- The terms, WL and BL, refer to Word Length (WL) and Bit Length (BL).
- For internal Frame Sync operation using external clock, the FS timing is same as that of TXD (for example, during AC97 mode of operation).

### 4.10.10.2 SSI Receiver Timing with Internal Clock

Figure 32 depicts the SSI receiver internal clock timing and Table 51 lists the timing parameters for the receiver timing with the internal clock.



Figure 32. SSI Receiver Internal Clock Timing Diagram

| ID   | Parameter                               | Min  | Мах  | Unit |  |  |
|------|-----------------------------------------|------|------|------|--|--|
|      | Internal Clock Operation                |      |      |      |  |  |
| SS1  | AUDx_TXC/AUDx_RXC clock period          | 81.4 | —    | ns   |  |  |
| SS2  | AUDx_TXC/AUDx_RXC clock high period     | 36.0 | _    | ns   |  |  |
| SS3  | AUDx_TXC/AUDx_RXC clock rise time       | —    | 6.0  | ns   |  |  |
| SS4  | AUDx_TXC/AUDx_RXC clock low period      | 36.0 | _    | ns   |  |  |
| SS5  | AUDx_TXC/AUDx_RXC clock fall time       | —    | 6.0  | ns   |  |  |
| SS7  | AUDx_RXC high to AUDx_TXFS (bl) high    | —    | 15.0 | ns   |  |  |
| SS9  | AUDx_RXC high to AUDx_TXFS (bl) low     | —    | 15.0 | ns   |  |  |
| SS11 | AUDx_RXC high to AUDx_TXFS (wl) high    | —    | 15.0 | ns   |  |  |
| SS13 | AUDx_RXC high to AUDx_TXFS (wI) low     | —    | 15.0 | ns   |  |  |
| SS20 | AUDx_RXD setup time before AUDx_RXC low | 10.0 | _    | ns   |  |  |
| SS21 | AUDx_RXD hold time after AUDx_RXC low   | 0.0  | _    | ns   |  |  |

| ID   | Parameter                      | Min   | Мах | Unit |  |  |
|------|--------------------------------|-------|-----|------|--|--|
|      | Oversampling Clock Operation   |       |     |      |  |  |
| SS47 | Oversampling clock period      | 15.04 | —   | ns   |  |  |
| SS48 | Oversampling clock high period | 6.0   | —   | ns   |  |  |
| SS49 | Oversampling clock rise time   | —     | 3.0 | ns   |  |  |
| SS50 | Oversampling clock low period  | 6.0   | _   | ns   |  |  |
| SS51 | Oversampling clock fall time   | _     | 3.0 | ns   |  |  |

#### Table 51. SSI Receiver Timing with Internal Clock (continued)

### NOTE

- All the timings for the SSI are given for a non-inverted serial clock polarity (TXC/RXC = 0) and a non-inverted frame sync (TXFS/RXFS = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal TXC/RXC and/or the frame sync TXFS/RXFS shown in the tables and in the figures.
- All timings are on Audiomux Pads when SSI is being used for data transfer.
- The terms, WL and BL, refer to Word Length (WL) and Bit Length (BL).
- For internal Frame Sync operation using external clock, the FS timing is same as that of TXD (for example, during AC97 mode of operation).

### 4.10.10.3 SSI Transmitter Timing with External Clock

Figure 33 depicts the SSI transmitter external clock timing and Table 52 lists the timing parameters for the transmitter timing with the external clock.



Figure 33. SSI Transmitter External Clock Timing Diagram

| ID   | Parameter                                           | Min   | Мах  | Unit |  |  |
|------|-----------------------------------------------------|-------|------|------|--|--|
|      | External Clock Operation                            |       |      |      |  |  |
| SS22 | AUDx_TXC/AUDx_RXC clock period                      | 81.4  | _    | ns   |  |  |
| SS23 | AUDx_TXC/AUDx_RXC clock high period                 | 36.0  | _    | ns   |  |  |
| SS24 | AUDx_TXC/AUDx_RXC clock rise time                   | _     | 6.0  | ns   |  |  |
| SS25 | AUDx_TXC/AUDx_RXC clock low period                  | 36.0  | _    | ns   |  |  |
| SS26 | AUDx_TXC/AUDx_RXC clock fall time                   | _     | 6.0  | ns   |  |  |
| SS27 | AUDx_TXC high to AUDx_TXFS (bl) high                | -10.0 | 15.0 | ns   |  |  |
| SS29 | AUDx_TXC high to AUDx_TXFS (bl) low                 | 10.0  | —    | ns   |  |  |
| SS31 | AUDx_TXC high to AUDx_TXFS (wl) high                | -10.0 | 15.0 | ns   |  |  |
| SS33 | AUDx_TXC high to AUDx_TXFS (wl) low                 | 10.0  | —    | ns   |  |  |
| SS37 | AUDx_TXC high to AUDx_TXD valid from high impedance | —     | 15.0 | ns   |  |  |
| SS38 | AUDx_TXC high to AUDx_TXD high/low                  | _     | 15.0 | ns   |  |  |
| SS39 | AUDx_TXC high to AUDx_TXD high impedance            | —     | 15.0 | ns   |  |  |
|      | Synchronous External Clock Operation                |       |      |      |  |  |
| SS44 | AUDx_RXD setup before AUDx_TXC falling              | 10.0  | _    | ns   |  |  |
| SS45 | AUDx_RXD hold after AUDx_TXC falling                | 2.0   | —    | ns   |  |  |
| SS46 | AUDx_RXD rise/fall time                             | —     | 6.0  | ns   |  |  |

### NOTE

- All the timings for the SSI are given for a non-inverted serial clock polarity (TXC/RXC = 0) and a non-inverted frame sync (TXFS/RXFS = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal TXC/RXC and/or the frame sync TXFS/RXFS shown in the tables and in the figures.
- All timings are on AUDMUX Pads when SSI is used for data transfer.
- The terms WL and BL refer to Word Length (WL) and Bit Length (BL).
- For internal Frame Sync operation using external clock, the FS timing is same as that of TXD (for example, during AC97 mode of operation).

### 4.10.10.4 SSI Receiver Timing with External Clock

Figure 34 depicts the SSI receiver external clock timing and Table 53 lists the timing parameters for the receiver timing with the external clock.



Figure 34. SSI Receiver External Clock Timing Diagram

| ID   | Parameter                            | Min  | Max  | Unit |  |  |  |  |
|------|--------------------------------------|------|------|------|--|--|--|--|
|      | External Clock Operation             |      |      |      |  |  |  |  |
| SS22 | AUDx_TXC/AUDx_RXC clock period       | 81.4 | —    | ns   |  |  |  |  |
| SS23 | AUDx_TXC/AUDx_RXC clock high period  | 36   | —    | ns   |  |  |  |  |
| SS24 | AUDx_TXC/AUDx_RXC clock rise time    | —    | 6.0  | ns   |  |  |  |  |
| SS25 | AUDx_TXC/AUDx_RXC clock low period   | 36   | —    | ns   |  |  |  |  |
| SS26 | AUDx_TXC/AUDx_RXC clock fall time    | —    | 6.0  | ns   |  |  |  |  |
| SS28 | AUDx_RXC high to AUDx_TXFS (bl) high | -10  | 15.0 | ns   |  |  |  |  |
| SS30 | AUDx_RXC high to AUDx_TXFS (bl) low  | 10   | —    | ns   |  |  |  |  |

#### Table 53. SSI Receiver Timing with External Clock

| ID   | Parameter                                      | Min | Max  | Unit |
|------|------------------------------------------------|-----|------|------|
| SS32 | AUDx_RXC high to AUDx_TXFS (wl) high           | -10 | 15.0 | ns   |
| SS34 | AUDx_RXC high to AUDx_TXFS (wl) low            | 10  | —    | ns   |
| SS35 | AUDx_TXC/AUDx_RXC External AUDx_TXFS rise time | _   | 6.0  | ns   |
| SS36 | AUDx_TXC/AUDx_RXC External AUDx_TXFS fall time | _   | 6.0  | ns   |
| SS40 | AUDx_RXD setup time before AUDx_RXC low        | 10  | _    | ns   |
| SS41 | AUDx_RXD hold time after AUDx_RXC low          | 2   | —    | ns   |

#### Table 53. SSI Receiver Timing with External Clock (continued)

### NOTE

- All the timings for the SSI are given for a non-inverted serial clock polarity (TXC/RXC=0) and a non-inverted frame sync (TXFS/RXFS=0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal TXC/RXC and/or the frame sync TXFS/RXFS shown in the tables and in the figures.
- All timings are on AUDMUX Pads when SSI is being used for data transfer.
- The terms, WL and BL, refer to Word Length (WL) and Bit Length (BL).
- For internal Frame Sync operation using external clock, the FS timing is same as that of TXD (for example, during AC97 mode of operation).

## 4.10.11 UART I/O Configuration and Timing Parameters

### 4.10.11.1 UART RS-232 I/O Configuration in Different Modes

The i.MX 6SLL UART interfaces can serve both as DTE or DCE device. This can be configured by the DCEDTE control bit (default 0 - DCE mode). Table 54 shows the UART I/O configuration based on the enabled mode.

| Port                                 |           | DTE Mode                  | DCE Mode             |                     |  |
|--------------------------------------|-----------|---------------------------|----------------------|---------------------|--|
|                                      | Direction | Description               | Direction            | Description         |  |
| UART_RTS_B                           | Output    | RTS from DTE to DCE       | Input                | RTS from DTE to DCE |  |
| UART_CTS_B                           | Input     | Input CTS from DCE to DTE |                      | CTS from DCE to DTE |  |
| UART_DTR_B                           | Output    | DTR from DTE to DCE       | Input                | DTR from DTE to DCE |  |
| UART_DSR_B                           | Input     | DSR from DCE to DTE       | Output               | DSR from DCE to DTE |  |
| UART_DCD_B                           | Input     | DCD from DCE to DTE       | Output               | DCD from DCE to DTE |  |
| UART_RI_B Input RING from DCE to DTE |           | Output                    | RING from DCE to DTE |                     |  |

Table 54. UART I/O Configuration vs. Mode

| Port         |                                    | DTE Mode                    |           | DCE Mode                    |
|--------------|------------------------------------|-----------------------------|-----------|-----------------------------|
| r on         | Direction                          | Description                 | Direction | Description                 |
| UART_TX_DATA | Input                              | Serial data from DCE to DTE | Output    | Serial data from DCE to DTE |
| UART_RX_DATA | Output Serial data from DTE to DCE |                             | Input     | Serial data from DTE to DCE |

Table 54. UART I/O Configuration vs. Mode (continued)

## 4.10.11.2 UART RS-232 Serial Mode Timing

The following sections describe the electrical information of the UART module in the RS-232 mode.

### 4.10.11.2.1 UART Transmitter

Figure 35 depicts the transmit timing of UART in the RS-232 serial mode, with 8 data bit/1 stop bit format. Table 55 lists the UART RS-232 serial mode transmit timing characteristics.



Figure 35. UART RS-232 Serial Mode Transmit Timing Diagram

Table 55. RS-232 Serial Mode Transmit Timing Parameters

| ſ | ID  | Parameter         | Symbol            | Min                                 | Мах                                             | Unit |
|---|-----|-------------------|-------------------|-------------------------------------|-------------------------------------------------|------|
|   | UA1 | Transmit Bit Time | t <sub>Tbit</sub> | $1/F_{baud_rate}^1 - T_{ref_clk}^2$ | 1/F <sub>baud_rate</sub> + T <sub>ref_clk</sub> |      |

<sup>1</sup> F<sub>baud rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (*ipg\_perclk* frequency)/16.

<sup>2</sup> T<sub>ref clk</sub>: The period of UART reference clock *ref\_clk* (*ipg\_perclk* after RFDIV divider).

### **UART Receiver**

Figure 36 depicts the RS-232 serial mode receive timing with 8 data bit/1 stop bit format. Table 56 lists serial mode receive timing characteristics.



Figure 36. UART RS-232 Serial Mode Receive Timing Diagram

| ID  | Parameter                     | Symbol            | Min                                               | Мах                                             | Unit |
|-----|-------------------------------|-------------------|---------------------------------------------------|-------------------------------------------------|------|
| UA2 | Receive Bit Time <sup>1</sup> | t <sub>Rbit</sub> | $1/F_{baud_rate}^2 - 1/(16 \times F_{baud_rate})$ | $1/F_{baud_rate} + 1/(16 \times F_{baud_rate})$ | _    |

- <sup>1</sup> The UART receiver can tolerate 1/(16 × F<sub>baud\_rate</sub>) tolerance in each bit. But accumulation tolerance in one frame must not exceed 3/(16 × F<sub>baud\_rate</sub>).
- <sup>2</sup> F<sub>baud rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (*ipg\_perclk* frequency)/16.

### 4.10.11.2.2 UART IrDA Mode Timing

The following subsections give the UART transmit and receive timings in IrDA mode.

### **UART IrDA Mode Transmitter**

Figure 37 depicts the UART IrDA mode transmit timing, with 8 data bit/1 stop bit format. Table 57 lists the transmit timing characteristics.



Figure 37. UART IrDA Mode Transmit Timing Diagram

#### Table 57. IrDA Mode Transmit Timing Parameters

| ID  | Parameter                      | Symbol                | Min                                                 | Мах                                             | Unit |
|-----|--------------------------------|-----------------------|-----------------------------------------------------|-------------------------------------------------|------|
| UA3 | Transmit Bit Time in IrDA mode | t <sub>TIRbit</sub>   | 1/F <sub>baud_rate</sub> 1 – T <sub>ref_clk</sub> 2 | 1/F <sub>baud_rate</sub> + T <sub>ref_clk</sub> | —    |
| UA4 | Transmit IR Pulse Duration     | t <sub>TIRpulse</sub> | $(3/16) \times (1/F_{baud_rate}) - T_{ref_clk}$     | $(3/16) \times (1/F_{baud_rate}) + T_{ref_clk}$ | —    |

<sup>1</sup> F<sub>baud rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (*ipg\_perclk* frequency)/16.

<sup>2</sup> T<sub>ref clk</sub>: The period of UART reference clock *ref\_clk* (*ipg\_perclk* after RFDIV divider).

### **UART IrDA Mode Receiver**

Figure 38 depicts the UART IrDA mode receive timing, with 8 data bit/1 stop bit format. Table 58 lists the receive timing characteristics.



Figure 38. UART IrDA Mode Receive Timing Diagram

Table 58. IrDA Mode Receive Timing Parameters

| ID  | Parameter                                  | Symbol                | Min                                               | Мах                                             | Unit |
|-----|--------------------------------------------|-----------------------|---------------------------------------------------|-------------------------------------------------|------|
| UA5 | Receive Bit Time <sup>1</sup> in IrDA mode | t <sub>RIRbit</sub>   | $1/F_{baud_rate}^2 - 1/(16 \times F_{baud_rate})$ | $1/F_{baud_rate} + 1/(16 \times F_{baud_rate})$ | —    |
| UA6 | Receive IR Pulse Duration                  | t <sub>RIRpulse</sub> | 1.41 μs                                           | $(5/16) \times (1/F_{baud_rate})$               | —    |

- <sup>1</sup> The UART receiver can tolerate  $1/(16 \times F_{baud\_rate})$  tolerance in each bit. But accumulation tolerance in one frame must not exceed  $3/(16 \times F_{baud\_rate})$ .
- <sup>2</sup>  $F_{baud_rate}$ : Baud rate frequency. The maximum baud rate the UART can support is (*ipg\_perclk* frequency)/16.

## 4.10.12 USB PHY Parameters

This section describes the USB-OTG PHY parameters.

The USB PHY meets the electrical compliance requirements defined in the Universal Serial Bus Revision 2.0 OTG.

# 5 Boot Mode Configuration

This section provides information on boot mode configuration pins allocation and boot devices interfaces allocation.

## 5.1 Boot Mode Configuration Pins

Table 59 provides boot options, functionality, fuse values, and associated pins. Several input pins are also sampled at reset and can be used to override fuse values, depending on the value of BT\_FUSE\_SEL fuse. The boot option pins are in effect when BT\_FUSE\_SEL fuse is '0' (cleared, which is the case for an unblown fuse). For detailed boot mode options configured by the boot mode pins, see the i.MX 6SLL Fuse Map document and the System Boot chapter of the *i.MX* 6SLL Reference Manual.

| Ball Name           | Direction at Reset        | eFuse Name          |  |  |  |  |  |
|---------------------|---------------------------|---------------------|--|--|--|--|--|
| Boot Mode Selection |                           |                     |  |  |  |  |  |
| BOOT_MODE1          | Input                     | Boot Mode Selection |  |  |  |  |  |
| BOOT_MODE0          | Input                     | Boot Mode Selection |  |  |  |  |  |
|                     | Boot Options <sup>1</sup> |                     |  |  |  |  |  |
| LCD_DAT0            | Input                     | BOOT_CFG1[0]        |  |  |  |  |  |
| LCD_DAT1            | Input                     | BOOT_CFG1[1]        |  |  |  |  |  |
| LCD_DAT2            | Input                     | BOOT_CFG1[2]        |  |  |  |  |  |
| LCD_DAT3            | Input                     | BOOT_CFG1[3]        |  |  |  |  |  |
| LCD_DAT4            | Input                     | BOOT_CFG1[4]        |  |  |  |  |  |
| LCD_DAT5            | Input                     | BOOT_CFG1[5]        |  |  |  |  |  |
| LCD_DAT6            | Input                     | BOOT_CFG1[6]        |  |  |  |  |  |
| LCD_DAT7            | Input                     | BOOT_CFG1[7]        |  |  |  |  |  |
| LCD_DAT8            | Input                     | BOOT_CFG2[0]        |  |  |  |  |  |
| LCD_DAT09           | Input                     | BOOT_CFG2[1]        |  |  |  |  |  |
| LCD_DAT10           | Input                     | BOOT_CFG2[2]        |  |  |  |  |  |
| LCD_DAT11           | Input                     | BOOT_CFG2[3]        |  |  |  |  |  |
| LCD_DAT12           | Input                     | BOOT_CFG2[4]        |  |  |  |  |  |
| LCD_DAT13           | Input                     | BOOT_CFG2[5]        |  |  |  |  |  |
| LCD_DAT14           | Input                     | BOOT_CFG2[6]        |  |  |  |  |  |
| LCD_DAT15           | Input                     | BOOT_CFG2[7]        |  |  |  |  |  |
| LCD_DAT16           | Input                     | BOOT_CFG4[0]        |  |  |  |  |  |
| LCD_DAT17           | Input                     | BOOT_CFG4[1]        |  |  |  |  |  |
| LCD_DAT18           | Input                     | BOOT_CFG4[2]        |  |  |  |  |  |

| Ball Name | Direction at Reset | eFuse Name   |
|-----------|--------------------|--------------|
| LCD_DAT19 | Input              | BOOT_CFG4[3] |
| LCD_DAT20 | Input              | BOOT_CFG4[4] |
| LCD_DAT21 | Input              | BOOT_CFG4[5] |
| LCD_DAT22 | Input              | BOOT_CFG4[6] |
| LCD_DAT23 | Input              | BOOT_CFG4[7] |

 Table 59. Fuses and Associated Pins Used for Boot (continued)

<sup>1</sup> Pin value overrides fuse settings for BT\_FUSE\_SEL = '0'. Signal Configuration as Fuse Override Input at Power Up. These are special I/O lines that control the boot up configuration during product development. In production, the boot configuration can be controlled by fuses.

## 5.2 Boot Devices Interfaces Allocation

Table 60 lists the interfaces that can be used by the boot process in accordance with the specific boot mode configuration. The table also describes the interface's specific modes and IOMUXC allocation, which are configured during boot when appropriate.

| Interface | IP Instance  | Allocated Ball Names During Boot                                                                                                             | Comment                 |
|-----------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| SPI       | ECSPI-1      | ECSPI1_MISO, ECSPI1_MOSI, ECSPI1_SCLK,<br>ECSPI1_SS0, I2C1_SCL, I2C1_SDA, ECSPI2_SS0                                                         | _                       |
| SPI       | ECSPI-2      | ECSPI2_MISO, ECSPI2_MOSI, ECSPI2_SCLK,<br>ECSPI2_SS0, EPDC_SDCE0, EPDC_GDCLK,<br>EPDC_GDOE                                                   | _                       |
| SPI       | ECSPI-3      | EPDC_D9, EPDC_D8, EPDC_D11, EPDC_D10,<br>EPDC_D12, EPDC_D13, EPDC_D14                                                                        | _                       |
| SPI       | ECSPI-4      | EPDC_D1, EPDC_D0, EPDC_D3, EPDC_D2,<br>EPDC_D2, EPDC_D5, EPDC_D6                                                                             | _                       |
| SD/MMC    | USDHC-1      | SD1_CLK, SD1_CMD,SD1_DAT0, SD1_DAT1,<br>SD1_DAT2, SD1_DAT3, SD1_DAT4, SD1_DAT5,<br>SD1_DAT6, SD1_DAT7, GPIO3_IO30, GPIO4_IO7,<br>ECSPI2_MOSI | 1, 4, or 8 bit Fastboot |
| SD/MMC    | USDHC-2      | SD2_CLK, SD2_CMD, SD2_DAT0, SD2_DAT1,<br>SD2_DAT2, SD2_DAT3, SD2_DAT4, SD2_DAT5,<br>SD2_DAT6, SD2_DAT7, SD2_RST, ECSPI1_MOSI                 | 1, 4, or 8 bit Fastboot |
| SD/MMC    | USDHC-3      | SD3_CLK, SD3_CMD, SD3_DAT0, SD3_DAT1,<br>SD3_DAT2, SD3_DAT3, GPIO3_IO26, GPIO3_IO27,<br>GPIO3_IO28, GPIO3_IO29, GPIO4_IO4, GPIO4_IO5         | 1, 4, or 8 bit Fastboot |
| USB       | USB_OTG1_PHY | USB_OTG1_DP<br>USB_OTG1_DN<br>USB_OTG1_VBUS<br>USB_OTG1_CHD_B                                                                                | _                       |

Table 60. Interfaces Allocation During Boot

Package Information and Contact Assignments

# 6 Package Information and Contact Assignments

This section includes the contact assignment information and mechanical package drawing.

## 6.1 13 x 13 mm Package Information

## 6.1.1 13 x 13 mm, 0.5 mm Pitch, 24 x 24 Ball Matrix

Figure 39 shows the top, bottom, and side views of the 13×13 mm BGA package.



Figure 39. 13 x 13, 0.5 mm BGA Package Top, Bottom, and Side Views



#### Package Information and Contact Assignments

### Table 61 shows the 13 x 13 mm BGA package details.

| Demonster                   | Common Dimensions |          |          |         |  |  |
|-----------------------------|-------------------|----------|----------|---------|--|--|
| Parameter                   | Symbol            | Minimum  | Normal   | Maximum |  |  |
| Total Thickness             | А                 | 0.88     | —        | 1.1     |  |  |
| Stand Off                   | A1                | 0.16     | —        | 0.26    |  |  |
| Substrate Thickness         | A2                | 0.26 REF |          |         |  |  |
| Mold Thickness              | A3                |          | 0.54 REF |         |  |  |
| Body Size                   | D                 | 13 BSC   |          |         |  |  |
|                             | E                 |          | 13 BSC   |         |  |  |
| Ball Diameter               |                   | 0.3      |          |         |  |  |
| Ball Opening                |                   | 0.275    |          |         |  |  |
| Ball Width                  | b                 | 0.27 —   |          | 0.37    |  |  |
| Ball Pitch                  | е                 | 0.5 BSC  |          |         |  |  |
| Ball Count                  | n                 | 432      | —        |         |  |  |
| Edge Ball Center to Center  | D1                |          | 11.5 BSC |         |  |  |
|                             | E1                | 11.5 BSC |          |         |  |  |
| Body Center to Contact Ball | SD                |          | 0.25 BSC |         |  |  |
|                             | SE                | 0.25 BSC |          |         |  |  |
| Package Edge Tolerance      | aaa               | 0.1      |          |         |  |  |
| Mold Flatness               | bbb               | 0.1      |          |         |  |  |
| Coplanarity                 | ddd               | 0.08     |          |         |  |  |
| Ball Offset (Package)       | eee               | 0.15     |          |         |  |  |
| Ball Offset (Ball)          | fff               | 0.05     |          |         |  |  |

### Table 61. 13 x 13, 0.5 mm BGA Package Details

## 6.1.2 13 x 13 mm Ground, Power, Sense, Not Connected and Reference Contact Assignments

Table 62 shows the device connection list for ground, power, sense, and reference contact signals.

| Supply Rail Name | Ball(s) Position(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Remark                                                                                                                                             |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| DRAM_VREF        | N5                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _                                                                                                                                                  |  |  |  |
| GND              | A1, A4, A7, A24, C6, C10, C14, C19, D1, D2, E5, G1, G8, G9, G10, G11, G13, G14, G15, G17, G18, H3, H7, H18, H22, J5, K1, L7, L9, L10, L11, L12, L13, L14, L15, L16, M5, M7, M8, M9, M10, M11, M12, M13, M14, M15, M16, M17, N3, N7, N8, N9, N10, N11, N12, N13, N14, N15, N16, N17, N22, P9, P10, P11, P12, P13, P14, P15, P16, R1, T5, U3, U7, U18, U22, V1, V8, V9, V10, V11, V12, V13, V14, V15, V16, V18, Y5, AA1, AA2, AB10, AB14, AB18, AC18, AD1, AD4, AD7, AD24 | _                                                                                                                                                  |  |  |  |
| GND_KEL0         | V17                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Must be connected                                                                                                                                  |  |  |  |
| GPANAIO          | AD22                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Analog output for NXP only. This<br>output must always be left<br>unconnected.                                                                     |  |  |  |
| NVCC_1V8         | E14, E15, M20, Y11                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _                                                                                                                                                  |  |  |  |
| NVCC_3V3         | H10, H11, H14, H15, L18, M18, T19, U10, U11                                                                                                                                                                                                                                                                                                                                                                                                                             | _                                                                                                                                                  |  |  |  |
| DRAM_PWR         | E6, G7, H6, J6, N6, P7, T6, U6, V7, Y6                                                                                                                                                                                                                                                                                                                                                                                                                                  | Supply of the DDR Interface                                                                                                                        |  |  |  |
| DRAM_PWR_2P5     | M6                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | —                                                                                                                                                  |  |  |  |
| NVCC_PLL         | Y19                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                                                                                                                                                  |  |  |  |
| VDD_ARM_IN       | J12, J13, J14, J15, J16, J17, J18, K12, K13, K14, K15, K16,<br>K17, K18                                                                                                                                                                                                                                                                                                                                                                                                 | Primary Supply for the Arm Core                                                                                                                    |  |  |  |
| VDD_HIGH_CAP     | R14, R15, T14, T15                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Secondary Supply for the 2.5 V<br>domain (internal regulator output—<br>requires capacitor if internal regulator<br>is used)                       |  |  |  |
| VDD_HIGH_IN      | R12, R13, T12, T13                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Primary Supply for the 2.5 V Regulator                                                                                                             |  |  |  |
| VDD_SNVS_CAP     | AD20                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Secondary Supply for the SNVS<br>(internal regulator output—requires<br>capacitor if internal regulator is used)                                   |  |  |  |
| VDD_SNVS_IN      | AC20                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Primary Supply for the SNVS<br>Regulator                                                                                                           |  |  |  |
| VDD_SOC_IN       | J7, J8, J9, J10, J11, K7, K8, K9, K10, K11, N18, P18, R116,<br>R17, R18, T16, T17, T18                                                                                                                                                                                                                                                                                                                                                                                  | Primary Supply for the SoC                                                                                                                         |  |  |  |
| VDD_USB_CAP      | U14                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Secondary Supply for the 3V Domain<br>(USBPHY, MLPBPHY, eFuse), internal<br>regulator output, requires capacitor if<br>internal regulator is used. |  |  |  |
| USB_OTG1_VBUS    | AA18                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | —                                                                                                                                                  |  |  |  |
| USB_OTG2_VBUS    | AD18                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | —                                                                                                                                                  |  |  |  |

| Table 62. 13 x 13 mm Supplies Contact Assignment |
|--------------------------------------------------|
|--------------------------------------------------|

#### Package Information and Contact Assignments

| Supply Rail Name | Ball(s) Position(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Remark         |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--|--|
| ZQPAD            | H2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | _              |  |  |
| NC               | C4, C5, C8, C9, C12, C13, C16, C17, C20, C21, D4, D5, D6, D8, D9, D12, D13, D16, D17, D20, D21, E4, E8, E9, E12, E13, E16, E17, F3, F4, F5, F6, F8, F9, F12, F13, F16, F17, F19, F20, F21, F22, G3, G4, G5, G6, G19, G20, G21, G22, H1, H5, H8, H9, H12, H13, H16, H17, J1, J2, K2, K3, K4, K5, K6, K19, K20, K21, K22, L3, L4, L5, L6, L8, L17, L19, L20, L21, L22, N1, P1, P3, P4, P5, P6, P8, P17, P19, P20, P21, P22, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R19, R20, R21, R22, T1, T2, T7, T8, T9, T10, T11, U1, U2, U8, U9, U12, U13, U16, U17, V3, V4, V5, V6, V19, V20, V21, V22, W3, W4, W5, W6, W7, W8, W9, W12, W13, W16, W17, W19, W20, W21, W22, Y4, Y8, Y9, Y12, Y13, Y16, Y17, AA4, AA5, AA6, AA8, AA9, AA12, AA13, AA16, AA17, AA20, AA21, AB4, AB5, AB6, AB8, AB9, AB12, AB13, AB16, AB17 AB20, AB21 | No Connections |  |  |

Table 63 displays an alpha-sorted list of the signal assignments including power rails. The table also includes out of reset pad state.

|            |      |                          |              | Out of Reset Condition <sup>2</sup> |                      |                   |                    |                              |
|------------|------|--------------------------|--------------|-------------------------------------|----------------------|-------------------|--------------------|------------------------------|
| Ball Name  | Ball | Power Group <sup>1</sup> | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode)  | Default Function     | Input /<br>Output | Value <sup>3</sup> | During<br>Reset<br>Condition |
| AUD_MCLK   | H19  | GPIO                     | GPIO         | ALT5                                | GPIO1_GPIO[6]        | Not<br>connected  | Hi-Z               | Hi-Z                         |
| AUD_RXC    | J21  | GPIO                     | GPIO         | ALT5                                | GPIO1_GPIO[1]        | Not<br>connected  | Hi-Z               | Hi-Z                         |
| AUD_RXD    | J20  | GPIO                     | GPIO         | ALT5                                | GPIO1_GPIO[2]        | Not<br>connected  | Hi-Z               | Hi-Z                         |
| AUD_RXFS   | J19  | GPIO                     | GPIO         | ALT5                                | GPIO1_GPIO[0]        | Not<br>connected  | Hi-Z               | Hi-Z                         |
| AUD_TXC    | H20  | GPIO                     | GPIO         | ALT5                                | GPIO1_GPIO[3]        | Not connected     | Hi-Z               | Hi-Z                         |
| AUD_TXD    | J22  | GPIO                     | GPIO         | ALT5                                | GPIO1_GPIO[5]        | Not connected     | Hi-Z               | Hi-Z                         |
| AUD_TXFS   | H21  | GPIO                     | GPIO         | ALT5                                | GPIO1_GPIO[4]        | Not connected     | Hi-Z               | Hi-Z                         |
| BOOT_MODE0 | AC15 | RESET                    | GPIO         | ALT0                                | SRC.BOOT_MODE[<br>0] | Input             | PD<br>(100K)       | PD<br>(100K)                 |
| BOOT_MODE1 | AB15 | RESET                    | GPIO         | ALT0                                | SRC.BOOT_MODE[<br>1] | Input             | PD<br>(100K)       | PD<br>(100K)                 |

Table 63. 13 x 13 mm Functional Contact Assignments

|            |      |                          |              |                                    | Out of Reset Cor | ndition <sup>2</sup> |                    |                              |
|------------|------|--------------------------|--------------|------------------------------------|------------------|----------------------|--------------------|------------------------------|
| Ball Name  | Ball | Power Group <sup>1</sup> | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input /<br>Output    | Value <sup>3</sup> | During<br>Reset<br>Condition |
| CCM_CLK1_N | AD23 | ANATOP                   |              | —                                  | _                |                      | _                  |                              |
| CCM_CLK1_P | AC23 | ANATOP                   |              | —                                  | _                | _                    | _                  | —                            |
| DRAM_A0    | U4   | DRAM                     | DDR          | ALT0                               | DRAM_A[0]        | Output               | 0                  | PU<br>(100K)                 |
| DRAM_A1    | U5   | DRAM                     | DDR          | ALT0                               | DRAM_A[1]        | Output               | 0                  | PU<br>(100K)                 |
| DRAM_A2    | Т3   | DRAM                     | DDR          | ALT0                               | DRAM_A[2]        | Output               | 0                  | PU<br>(100K)                 |
| DRAM_A3    | T4   | DRAM                     | DDR          | ALT0                               | DRAM_A[3]        | Output               | 0                  | PU<br>(100K)                 |
| DRAM_A4    | N4   | DRAM                     | DDR          | ALT0                               | DRAM_A[4]        | Output               | 0                  | PU<br>(100K)                 |
| DRAM_A5    | M3   | DRAM                     | DDR          | ALT0                               | DRAM_A[5]        | Output               | 0                  | PU<br>(100K)                 |
| DRAM_A6    | M4   | DRAM                     | DDR          | ALT0                               | DRAM_A[6]        | Output               | 0                  | PU<br>(100K)                 |
| DRAM_A7    | H4   | DRAM                     | DDR          | ALT0                               | DRAM_A[7]        | Output               | 0                  | PU<br>(100K)                 |
| DRAM_A8    | J3   | DRAM                     | DDR          | ALT0                               | DRAM_A[8]        | Output               | 0                  | PU<br>(100K)                 |
| DRAM_A9    | J4   | DRAM                     | DDR          | ALT0                               | DRAM_A[9]        | Output               | 0                  | PU<br>(100K)                 |
| DRAM_CS0_B | N2   | DRAM                     | DDR          | ALT0                               | DRAM_CS0_B       | Output               | 0                  | PU<br>(100K)                 |
| DRAM_CS1_B | L2   | DRAM                     | DDR          | ALT0                               | DRAM_CS1_B       | Output               | 0                  | PU<br>(100K)                 |
| DRAM_D0    | AC2  | DRAM                     | DDR          | ALT0                               | DRAM_D[0]        | Input                | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D1    | AC1  | DRAM                     | DDR          | ALT0                               | DRAM_D[1]        | Input                | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D10   | E3   | DRAM                     | DDR          | ALT0                               | DRAM_D[10]       | Input                | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D11   | D3   | DRAM                     | DDR          | ALT0                               | DRAM_D[11]       | Input                | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D12   | C1   | DRAM                     | DDR          | ALT0                               | DRAM_D[12]       | Input                | PU<br>(100K)       | PU<br>(100K)                 |

|           |      |                          |             |                                    | Out of Reset Cor | dition <sup>2</sup> |                    |                              |
|-----------|------|--------------------------|-------------|------------------------------------|------------------|---------------------|--------------------|------------------------------|
| Ball Name | Ball | Power Group <sup>1</sup> | Dup' Type ( | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input /<br>Output   | Value <sup>3</sup> | During<br>Reset<br>Condition |
| DRAM_D13  | C2   | DRAM                     | DDR         | ALT0                               | DRAM_D[13]       | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D14  | B1   | DRAM                     | DDR         | ALT0                               | DRAM_D[14]       | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D15  | B2   | DRAM                     | DDR         | ALT0                               | DRAM_D[15]       | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D16  | AD8  | DRAM                     | DDR         | ALT0                               | DRAM_D[16]       | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D17  | AC7  | DRAM                     | DDR         | ALT0                               | DRAM_D[17]       | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D18  | AD6  | DRAM                     | DDR         | ALT0                               | DRAM_D[18]       | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D19  | AC6  | DRAM                     | DDR         | ALT0                               | DRAM_D[19]       | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D2   | AB2  | DRAM                     | DDR         | ALT0                               | DRAM_D[2]        | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D20  | AD5  | DRAM                     | DDR         | ALT0                               | DRAM_D[20]       | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D21  | AC5  | DRAM                     | DDR         | ALT0                               | DRAM_D[21]       | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D22  | AC4  | DRAM                     | DDR         | ALT0                               | DRAM_D[22]       | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D23  | AD3  | DRAM                     | DDR         | ALT0                               | DRAM_D[23]       | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D24  | A3   | DRAM                     | DDR         | ALT0                               | DRAM_D[24]       | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D25  | B4   | DRAM                     | DDR         | ALT0                               | DRAM_D[25]       | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D26  | B5   | DRAM                     | DDR         | ALT0                               | DRAM_D[26]       | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D27  | A5   | DRAM                     | DDR         | ALT0                               | DRAM_D[27]       | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D28  | B6   | DRAM                     | DDR         | ALT0                               | DRAM_D[28]       | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D29  | A6   | DRAM                     | DDR         | ALT0                               | DRAM_D[29]       | Input               | PU<br>(100K)       | PU<br>(100K)                 |

Table 63. 13 x 13 mm Functional Contact Assignments (continued)

|                |      |                          |              |                                    | Out of Reset Con | dition <sup>2</sup> |                    |                              |
|----------------|------|--------------------------|--------------|------------------------------------|------------------|---------------------|--------------------|------------------------------|
| Ball Name      | Ball | Power Group <sup>1</sup> | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input /<br>Output   | Value <sup>3</sup> | During<br>Reset<br>Condition |
| DRAM_D3        | AB1  | DRAM                     | DDR          | ALT0                               | DRAM_D[3]        | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D30       | B7   | DRAM                     | DDR          | ALT0                               | DRAM_D[30]       | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D31       | A8   | DRAM                     | DDR          | ALT0                               | DRAM_D[31]       | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D4        | AA3  | DRAM                     | DDR          | ALT0                               | DRAM_D[4]        | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D5        | Y3   | DRAM                     | DDR          | ALT0                               | DRAM_D[5]        | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D6        | Y1   | DRAM                     | DDR          | ALT0                               | DRAM_D[6]        | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D7        | Y2   | DRAM                     | DDR          | ALT0                               | DRAM_D[7]        | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D8        | E2   | DRAM                     | DDR          | ALT0                               | DRAM_D[8]        | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_D9        | E1   | DRAM                     | DDR          | ALT0                               | DRAM_D[9]        | Input               | PU<br>(100K)       | PU<br>(100K)                 |
| DRAM_DQM0      | V2   | DRAM                     | DDR          | ALT0                               | DRAM_DQM[0]      | Output              | 0                  | PU<br>(100K)                 |
| DRAM_DQM1      | G2   | DRAM                     | DDR          | ALT0                               | DRAM_DQM[1]      | Output              | 0                  | PU<br>(100K)                 |
| DRAM_DQM2      | AB3  | DRAM                     | DDR          | ALT0                               | DRAM_DQM[2]      | Output              | 0                  | PU<br>(100K)                 |
| DRAM_DQM3      | C3   | DRAM                     | DDR          | ALT0                               | DRAM_DQM[3]      | Output              | 0                  | PU<br>(100K)                 |
| DRAM_SDCKE0    | P2   | DRAM                     | DDR          | ALT0                               | DRAM_SDCKE[0]    | Output              | 0                  | PD<br>(100K)                 |
| DRAM_SDCKE1    | M2   | DRAM                     | DDR          | ALT0                               | DRAM_SDCKE[1]    | Output              | 0                  | PD<br>(100K)                 |
| DRAM_SDCLK_0   | L1   | DRAM                     | DDRCL<br>K   | ALT0                               | DRAM_SDCLK[0]    | Output              | 0                  | Low                          |
| DRAM_SDCLK_0_B | M1   | DRAM                     | —            |                                    | _                | —                   | -                  | —                            |
| DRAM_SDQS0     | W2   | DRAM                     | DDRCL<br>K   | ALT0                               | DRAM_SDQS[0]     | Input               | Hi-Z               | Not<br>connected             |
| DRAM_SDQS0_B   | W1   | DRAM                     | _            | _                                  | _                | _                   | _                  | _                            |

Table 63. 13 x 13 mm Functional Contact Assignments (continued)

|              |      |                          |              |                                    | Out of Reset Cor |                   |                    |                              |
|--------------|------|--------------------------|--------------|------------------------------------|------------------|-------------------|--------------------|------------------------------|
| Ball Name    | Ball | Power Group <sup>1</sup> | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input /<br>Output | Value <sup>3</sup> | During<br>Reset<br>Condition |
| DRAM_SDQS1   | F1   | DRAM                     | DDRCL<br>K   | ALT0                               | DRAM_SDQS[1]     | Input             | Hi-Z               | Not<br>connected             |
| DRAM_SDQS1_B | F2   | DRAM                     | —            | —                                  | _                | —                 | —                  | —                            |
| DRAM_SDQS2   | AC3  | DRAM                     | DDRCL<br>K   | ALT0                               | DRAM_SDQS[2]     | Input             | Hi-Z               | Not<br>connected             |
| DRAM_SDQS2_B | AD2  | DRAM                     | —            | —                                  | —                | —                 | —                  | —                            |
| DRAM_SDQS3   | B3   | DRAM                     | DDRCL<br>K   | ALT0                               | DRAM_SDQS[3]     | Input             | Hi-Z               | Not<br>connected             |
| DRAM_SDQS3_B | A2   | DRAM                     | —            | —                                  | —                | —                 | —                  | —                            |
| ECSPI1_MISO  | M19  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[10]   | Not connected     | Hi-Z               | Hi-Z                         |
| ECSPI1_MOSI  | N20  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[9]    | Not connected     | Hi-Z               | Hi-Z                         |
| ECSPI1_SCLK  | N19  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[8]    | Not connected     | Hi-Z               | Hi-Z                         |
| ECSPI1_SS0   | M21  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[11]   | Not connected     | Hi-Z               | Hi-Z                         |
| ECSPI2_MISO  | T20  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[14]   | Not connected     | Hi-Z               | Hi-Z                         |
| ECSPI2_MOSI  | U20  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[13]   | Not connected     | Hi-Z               | Hi-Z                         |
| ECSPI2_SCLK  | U19  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[12]   | Not connected     | Hi-Z               | Hi-Z                         |
| ECSPI2_SS0   | T21  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[15]   | Not connected     | Hi-Z               | Hi-Z                         |
| EPDC_BDR0    | C18  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[5]    | Not connected     | Hi-Z               | Hi-Z                         |
| EPDC_BDR1    | B18  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[6]    | Not<br>connected  | Hi-Z               | Hi-Z                         |
| EPDC_D0      | A18  | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[7]    | Not<br>connected  | Hi-Z               | Hi-Z                         |
| EPDC_D1      | A17  | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[8]    | Not<br>connected  | Hi-Z               | Hi-Z                         |
| EPDC_D10     | G16  | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[17]   | Not connected     | Hi-Z               | Hi-Z                         |

Table 63. 13 x 13 mm Functional Contact Assignments (continued)

|             |      |                          |              |                                    | Out of Reset Co  | ndition <sup>2</sup> |                    |                              |
|-------------|------|--------------------------|--------------|------------------------------------|------------------|----------------------|--------------------|------------------------------|
| Ball Name   | Ball | Power Group <sup>1</sup> | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input /<br>Output    | Value <sup>3</sup> | During<br>Reset<br>Condition |
| EPDC_D11    | F14  | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[18]   | Not connected        | Hi-Z               | Hi-Z                         |
| EPDC_D12    | D14  | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[19]   | Not connected        | Hi-Z               | Hi-Z                         |
| EPDC_D13    | B14  | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[20]   | Not connected        | Hi-Z               | Hi-Z                         |
| EPDC_D14    | A14  | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[21]   | Not connected        | Hi-Z               | Hi-Z                         |
| EPDC_D15    | A13  | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[22]   | Not connected        | Hi-Z               | Hi-Z                         |
| EPDC_D2     | B17  | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[9]    | Not connected        | Hi-Z               | Hi-Z                         |
| EPDC_D3     | A16  | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[10]   | Not connected        | Hi-Z               | Hi-Z                         |
| EPDC_D4     | B16  | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[11]   | Not connected        | Hi-Z               | Hi-Z                         |
| EPDC_D5     | A15  | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[12]   | Not connected        | Hi-Z               | Hi-Z                         |
| EPDC_D6     | B15  | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[13]   | Not connected        | Hi-Z               | Hi-Z                         |
| EPDC_D7     | C15  | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[14]   | Not connected        | Hi-Z               | Hi-Z                         |
| EPDC_D8     | D15  | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[15]   | Not connected        | Hi-Z               | Hi-Z                         |
| EPDC_D9     | F15  | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[16]   | Not connected        | Hi-Z               | Hi-Z                         |
| EPDC_GDCLK  | A12  | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[31]   | Not connected        | Hi-Z               | Hi-Z                         |
| EPDC_GDOE   | B13  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[0]    | Not connected        | Hi-Z               | Hi-Z                         |
| EPDC_GDRL   | B12  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[1]    | Not<br>connected     | Hi-Z               | Hi-Z                         |
| EPDC_GDSP   | A11  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[2]    | Not connected        | Hi-Z               | Hi-Z                         |
| EPDC_PWRCOM | B11  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[11]   | Not<br>connected     | Hi-Z               | Hi-Z                         |

Table 63. 13 x 13 mm Functional Contact Assignments (continued)

|                    |      |                          |              |                                    | Out of Deast Cou | ,                 |                    |                              |
|--------------------|------|--------------------------|--------------|------------------------------------|------------------|-------------------|--------------------|------------------------------|
|                    |      |                          |              |                                    | Out of Reset Co  | ndition           | [                  | During                       |
| Ball Name          | Ball | Power Group <sup>1</sup> | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input /<br>Output | Value <sup>3</sup> | During<br>Reset<br>Condition |
| EPDC_PWRCTRL0      | D11  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[7]    | Not<br>connected  | Hi-Z               | Hi-Z                         |
| EPDC_PWRCTRL1      | E11  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[8]    | Not connected     | Hi-Z               | Hi-Z                         |
| EPDC_PWRCTRL2      | F11  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[9]    | Not<br>connected  | Hi-Z               | Hi-Z                         |
| EPDC_PWRCTRL3      | G12  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[10]   | Not connected     | Hi-Z               | Hi-Z                         |
| EPDC_PWRINT        | F10  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[12]   | Not connected     | Hi-Z               | Hi-Z                         |
| EPDC_PWRSTAT       | E10  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[13]   | Not connected     | Hi-Z               | Hi-Z                         |
| EPDC_PWRWAKEU<br>P | D10  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[14]   | Not connected     | Hi-Z               | Hi-Z                         |
| EPDC_SDCE0         | C11  | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[27]   | Not connected     | Hi-Z               | Hi-Z                         |
| EPDC_SDCE1         | A10  | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[28]   | Not connected     | Hi-Z               | Hi-Z                         |
| EPDC_SDCE2         | B9   | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[29]   | Not connected     | Hi-Z               | Hi-Z                         |
| EPDC_SDCE3         | A9   | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[30]   | Not<br>connected  | Hi-Z               | Hi-Z                         |
| EPDC_SDCLK         | B10  | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[23]   | Not<br>connected  | Hi-Z               | Hi-Z                         |
| EPDC_SDLE          | B8   | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[24]   | Not<br>connected  | Hi-Z               | Hi-Z                         |
| EPDC_SDOE          | E7   | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[25]   | Not connected     | Hi-Z               | Hi-Z                         |
| EPDC_SDSHR         | F7   | GPIO                     | GPIO         | ALT5                               | GPIO1_GPIO[26]   | Not<br>connected  | Hi-Z               | Hi-Z                         |
| EPDC_VCOM0         | C7   | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[3]    | Not<br>connected  | Hi-Z               | Hi-Z                         |
| EPDC_VCOM1         | D7   | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[4]    | Not connected     | Hi-Z               | Hi-Z                         |
| GPIO4_IO16         | W11  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[16]   | Not<br>connected  | Hi-Z               | Hi-Z                         |

Table 63. 13 x 13 mm Functional Contact Assignments (continued)

|            |      |                          |              |                                    | Out of Reset Cor | ndition <sup>2</sup> |                    |                              |
|------------|------|--------------------------|--------------|------------------------------------|------------------|----------------------|--------------------|------------------------------|
| Ball Name  | Ball | Power Group <sup>1</sup> | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input /<br>Output    | Value <sup>3</sup> | During<br>Reset<br>Condition |
| GPIO4_IO17 | AA10 | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[17]   | Not<br>connected     | Hi-Z               | Hi-Z                         |
| GPIO4_IO18 | AC10 | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[18]   | Not connected        | Hi-Z               | Hi-Z                         |
| GPIO4_IO19 | AD9  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[19]   | Not<br>connected     | Hi-Z               | Hi-Z                         |
| GPIO4_IO20 | AB7  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[20]   | Not connected        | Hi-Z               | Hi-Z                         |
| GPIO4_IO21 | AC8  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[21]   | Not connected        | Hi-Z               | Hi-Z                         |
| GPIO4_IO22 | AD10 | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[22]   | Not connected        | Hi-Z               | Hi-Z                         |
| GPIO4_IO23 | AA7  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[23]   | Not connected        | Hi-Z               | Hi-Z                         |
| GPIO4_IO24 | Y10  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[24]   | Not connected        | Hi-Z               | Hi-Z                         |
| GPIO4_IO25 | AC9  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[25]   | Not connected        | Hi-Z               | Hi-Z                         |
| GPIO4_IO26 | W10  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[26]   | Not connected        | Hi-Z               | Hi-Z                         |
| I2C1_SCL   | AC13 | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[12]   | Not connected        | Hi-Z               | Hi-Z                         |
| I2C1_SDA   | AD13 | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[13]   | Not connected        | Hi-Z               | Hi-Z                         |
| I2C2_SCL   | E18  | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[14]   | Not connected        | Hi-Z               | Hi-Z                         |
| I2C2_SDA   | D18  | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[15]   | Not connected        | Hi-Z               | Hi-Z                         |
| JTAG_MOD   | Y14  | GPIO                     | GPIO         | ALT5                               | SJC.MOD          | Input                | PU<br>(100K)       | PU<br>(100K)                 |
| JTAG_TCK   | AA14 | GPIO                     | GPIO         | ALT5                               | SJC.TCK          | Input                | PU<br>(47K)        | PU<br>(47K)                  |
| JTAG_TDI   | W14  | GPIO                     | GPIO         | ALT5                               | SJC.TDI          | Input                | PU<br>(47K)        | PU<br>(47K)                  |
| JTAG_TDO   | W15  | GPIO                     | GPIO         | ALT5                               | SJC.TDO          | Input                | 0                  | Input<br>keeper              |

Table 63. 13 x 13 mm Functional Contact Assignments (continued)

|            |      |                          |              |                                    | Out of Reset Co  | ndition <sup>2</sup> |             |                              |
|------------|------|--------------------------|--------------|------------------------------------|------------------|----------------------|-------------|------------------------------|
| Ball Name  | Ball | Power Group <sup>1</sup> | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input /<br>Output    |             | During<br>Reset<br>Condition |
| JTAG_TMS   | Y15  | GPIO                     | GPIO         | ALT5                               | SJC.TMS          | Input                | PU<br>(47K) | PU<br>(47K)                  |
| JTAG_TRSTB | AA15 | GPIO                     | GPIO         | ALT5                               | SJC.TRSTB        | Input                | PU<br>(47K) | PU<br>(47K)                  |
| KEY_COL0   | G23  | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[24]   | Not connected        | Hi-Z        | Hi-Z                         |
| KEY_COL1   | F23  | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[26]   | Not<br>connected     | Hi-Z        | Hi-Z                         |
| KEY_COL2   | E23  | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[28]   | Not connected        | Hi-Z        | Hi-Z                         |
| KEY_COL3   | E22  | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[30]   | Not connected        | Hi-Z        | Hi-Z                         |
| KEY_COL4   | E20  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[0]    | Not<br>connected     | Hi-Z        | Hi-Z                         |
| KEY_COL5   | D24  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[2]    | Not<br>connected     | Hi-Z        | Hi-Z                         |
| KEY_COL6   | D22  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[4]    | Not<br>connected     | Hi-Z        | Hi-Z                         |
| KEY_COL7   | C23  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[6]    | Not<br>connected     | Hi-Z        | Hi-Z                         |
| KEY_ROW0   | G24  | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[25]   | Not<br>connected     | Hi-Z        | Hi-Z                         |
| KEY_ROW1   | F24  | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[27]   | Not<br>connected     | Hi-Z        | Hi-Z                         |
| KEY_ROW2   | E24  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[29]   | Not<br>connected     | Hi-Z        | Hi-Z                         |
| KEY_ROW3   | E21  | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[31]   | Not<br>connected     | Hi-Z        | Hi-Z                         |
| KEY_ROW4   | E19  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[1]    | Not connected        | Hi-Z        | Hi-Z                         |
| KEY_ROW5   | D23  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[3]    | Not connected        | Hi-Z        | Hi-Z                         |
| KEY_ROW6   | C24  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[5]    | Not connected        | Hi-Z        | Hi-Z                         |
| KEY_ROW7   | B24  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[7]    | Not connected        | Hi-Z        | Hi-Z                         |

 Table 63. 13 x 13 mm Functional Contact Assignments (continued)

|           |      |                          |              |                                    | Out of Reset Cor | ndition <sup>2</sup> |                    |                              |
|-----------|------|--------------------------|--------------|------------------------------------|------------------|----------------------|--------------------|------------------------------|
| Ball Name | Ball | Power Group <sup>1</sup> | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input /<br>Output    | Value <sup>3</sup> | During<br>Reset<br>Condition |
| LCD_CLK   | T22  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[15]   | Not<br>connected     | Hi-Z               | Hi-Z                         |
| LCD_DAT0  | Y24  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[20]   | Input                | PD<br>(100K)       | PD<br>(100K)                 |
| LCD_DAT1  | W23  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[21]   | Input                | PD<br>(100K)       | PD<br>(100K)                 |
| LCD_DAT10 | R23  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[30]   | Input                | PD<br>(100K)       | PD<br>(100K)                 |
| LCD_DAT11 | R24  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[31]   | Input                | PD<br>(100K)       | PD<br>(100K)                 |
| LCD_DAT12 | P23  | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[0]    | Input                | PD<br>(100K)       | PD<br>(100K)                 |
| LCD_DAT13 | P24  | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[1]    | Input                | PD<br>(100K)       | PD<br>(100K)                 |
| LCD_DAT14 | N21  | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[2]    | Input                | PD<br>(100K)       | PD<br>(100K)                 |
| LCD_DAT15 | N23  | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[3]    | Input                | PD<br>(100K)       | PD<br>(100K)                 |
| LCD_DAT16 | N24  | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[4]    | Input                | PD<br>(100K)       | PD<br>(100K)                 |
| LCD_DAT17 | M22  | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[5]    | Input                | PD<br>(100K)       | PD<br>(100K)                 |
| LCD_DAT18 | M23  | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[6]    | Input                | PD<br>(100K)       | PD<br>(100K)                 |
| LCD_DAT19 | M24  | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[7]    | Input                | PD<br>(100K)       | PD<br>(100K)                 |
| LCD_DAT2  | W24  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[22]   | Input                | PD<br>(100K)       | PD<br>(100K)                 |
| LCD_DAT20 | L23  | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[8]    | Input                | PD<br>(100K)       | PD<br>(100K)                 |
| LCD_DAT21 | L24  | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[9]    | Input                | PD<br>(100K)       | PD<br>(100K)                 |
| LCD_DAT22 | K23  | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[10]   | Input                | PD<br>(100K)       | PD<br>(100K)                 |
| LCD_DAT23 | K24  | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[11]   | Input                | PD<br>(100K)       | PD<br>(100K)                 |

Table 63. 13 x 13 mm Functional Contact Assignments (continued)

|               |      |                          |              |                                    | Out of Reset Con                          | dition <sup>2</sup> |                                    |                    |
|---------------|------|--------------------------|--------------|------------------------------------|-------------------------------------------|---------------------|------------------------------------|--------------------|
|               |      |                          |              |                                    | Out of Reset Coll                         |                     |                                    | During             |
| Ball Name     | Ball | Power Group <sup>1</sup> | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function                          | Input /<br>Output   | Value <sup>3</sup>                 | Reset<br>Condition |
| LCD_DAT3      | V23  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[23]                            | Input               | PD<br>(100K)                       | PD<br>(100K)       |
| LCD_DAT4      | V24  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[24]                            | Input               | PD<br>(100K)                       | PD<br>(100K)       |
| LCD_DAT5      | U21  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[25]                            | Input               | PD<br>(100K)                       | PD<br>(100K)       |
| LCD_DAT6      | U23  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[26]                            | Input               | PD<br>(100K)                       | PD<br>(100K)       |
| LCD_DAT7      | U24  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[27]                            | Input               | PD<br>(100K)                       | PD<br>(100K)       |
| LCD_DAT8      | T23  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[28]                            | Input               | PD<br>(100K)                       | PD<br>(100K)       |
| LCD_DAT9      | T24  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[29]                            | Input               | PD<br>(100K)                       | PD<br>(100K)       |
| LCD_ENABLE    | J24  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[16]                            | Not<br>connected    | Hi-Z                               | Hi-Z               |
| LCD_HSYNC     | H23  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[17]                            | Not<br>connected    | Hi-Z                               | Hi-Z               |
| LCD_RESET     | H24  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[19]                            | Not<br>connected    | Hi-Z                               | Hi-Z               |
| LCD_VSYNC     | J23  | GPIO                     | GPIO         | ALT5                               | GPIO2_GPIO[18]                            | Not<br>connected    | Hi-Z                               | Hi-Z               |
| ONOFF         | W18  | RESET                    | GPIO         |                                    | SRC.RESET_B                               | Input               | PU<br>(100K)                       | PU<br>(100K)       |
| PMIC_ON_REQ   | AD15 | RESET                    | GPIO         | ALT0                               | SNVS_LP_WRAPPE<br>R.SNVS_WAKEUP_<br>ALARM | Output              | Open<br>Drain<br>with PU<br>(100K) | PU<br>(100K)       |
| PMIC_STBY_REQ | AD16 | RESET                    | GPIO         | ALT0                               | CCM.PMIC_VSTBY-<br>REQ                    | Output              | 0                                  | Not<br>connected   |
| POR_B         | AC16 | RESET                    | GPIO         | ALT0                               | SRC.POR_B                                 | Input               | PU<br>(100K)                       | PU<br>(100K)       |
| PWM1          | Y7   | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[23]                            | Not<br>connected    | Hi-Z                               | Hi-Z               |
| REF_CLK_24M   | AC14 | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[21]                            | Not<br>connected    | Hi-Z                               | Hi-Z               |

Table 63. 13 x 13 mm Functional Contact Assignments (continued)

|             |      |                          |              |                                    | Out of Reset Co  | ndition <sup>2</sup> |                    |                              |
|-------------|------|--------------------------|--------------|------------------------------------|------------------|----------------------|--------------------|------------------------------|
| Ball Name   | Ball | Power Group <sup>1</sup> | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input /<br>Output    | Value <sup>3</sup> | During<br>Reset<br>Condition |
| REF_CLK_32K | AD14 | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[22]   | Not<br>connected     | Hi-Z               | Hi-Z                         |
| RTC_XTALI   | AB19 | ANATOP                   |              | —                                  | _                | -                    |                    | —                            |
| RTC_XTALO   | AA19 | ANATOP                   | -            | —                                  | _                | _                    | —                  | —                            |
| SD1_CLK     | B20  | GPIO                     | GPIO         | ALT5                               | GPIO5_GPIO[15]   | Not<br>connected     | Hi-Z               | Hi-Z                         |
| SD1_CMD     | B21  | GPIO                     | GPIO         | ALT5                               | GPIO5_GPIO[14]   | Not<br>connected     | Hi-Z               | Hi-Z                         |
| SD1_DAT0    | B23  | GPIO                     | GPIO         | ALT5                               | GPIO5_GPIO[11]   | Not<br>connected     | Hi-Z               | Hi-Z                         |
| SD1_DAT1    | A23  | GPIO                     | GPIO         | ALT5                               | GPIO5_GPIO[8]    | Not connected        | Hi-Z               | Hi-Z                         |
| SD1_DAT2    | C22  | GPIO                     | GPIO         | ALT5                               | GPIO5_GPIO[13]   | Not<br>connected     | Hi-Z               | Hi-Z                         |
| SD1_DAT3    | B22  | GPIO                     | GPIO         | ALT5                               | GPIO5_GPIO[6]    | Not<br>connected     | Hi-Z               | Hi-Z                         |
| SD1_DAT4    | A22  | GPIO                     | GPIO         | ALT5                               | GPIO5_GPIO[12]   | Not connected        | Hi-Z               | Hi-Z                         |
| SD1_DAT5    | A21  | GPIO                     | GPIO         | ALT5                               | GPIO5_GPIO[9]    | Not<br>connected     | Hi-Z               | Hi-Z                         |
| SD1_DAT6    | A20  | GPIO                     | GPIO         | ALT5                               | GPIO5_GPIO[7]    | Not<br>connected     | Hi-Z               | Hi-Z                         |
| SD1_DAT7    | A19  | GPIO                     | GPIO         | ALT5                               | GPIO5_GPIO[10]   | Not<br>connected     | Hi-Z               | Hi-Z                         |
| SD2_CLK     | AC24 | GPIO                     | GPIO         | ALT5                               | GPIO5_GPIO[5]    | Not<br>connected     | Hi-Z               | Hi-Z                         |
| SD2_CMD     | AB24 | GPIO                     | GPIO         | ALT5                               | GPIO5_GPIO[4]    | Not<br>connected     | Hi-Z               | Hi-Z                         |
| SD2_DAT0    | AB22 | GPIO                     | GPIO         | ALT5                               | GPIO5_GPIO[1]    | Not<br>connected     | Hi-Z               | Hi-Z                         |
| SD2_DAT1    | AB23 | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[30]   | Not<br>connected     | Hi-Z               | Hi-Z                         |
| SD2_DAT2    | AA22 | GPIO                     | GPIO         | ALT5                               | GPIO5_GPIO[3]    | Not<br>connected     | Hi-Z               | Hi-Z                         |
| SD2_DAT3    | AA23 | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[28]   | Not<br>connected     | Hi-Z               | Hi-Z                         |

Table 63. 13 x 13 mm Functional Contact Assignments (continued)

|                |      |                          |              |                                    | <b>•</b> • • • • • •         |                   |                    |                              |
|----------------|------|--------------------------|--------------|------------------------------------|------------------------------|-------------------|--------------------|------------------------------|
|                |      |                          |              |                                    | Out of Reset Con             | dition            |                    |                              |
| Ball Name      | Ball | Power Group <sup>1</sup> | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function             | Input /<br>Output | Value <sup>3</sup> | During<br>Reset<br>Condition |
| SD2_DAT4       | AA24 | GPIO                     | GPIO         | ALT5                               | GPIO5_GPIO[2]                | Not<br>connected  | Hi-Z               | Hi-Z                         |
| SD2_DAT5       | Y20  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[31]               | Not<br>connected  | Hi-Z               | Hi-Z                         |
| SD2_DAT6       | Y21  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[29]               | Not<br>connected  | Hi-Z               | Hi-Z                         |
| SD2_DAT7       | Y22  | GPIO                     | GPIO         | ALT5                               | GPIO5_GPIO[0]                | Not<br>connected  | Hi-Z               | Hi-Z                         |
| SD2_RST        | Y23  | GPIO                     | GPIO         | ALT5                               | GPIO4_GPIO[27]               | Not<br>connected  | Hi-Z               | Hi-Z                         |
| SD3_CLK        | AB11 | GPIO                     | GPIO         | ALT5                               | GPIO5_GPIO[18]               | Not<br>connected  | Hi-Z               | Hi-Z                         |
| SD3_CMD        | AA11 | GPIO                     | GPIO         | ALT5                               | GPIO5_GPIO[21]               | Not<br>connected  | Hi-Z               | Hi-Z                         |
| SD3_DAT0       | AC11 | GPIO                     | GPIO         | ALT5                               | GPIO5_GPIO[19]               | Not<br>connected  | Hi-Z               | Hi-Z                         |
| SD3_DAT1       | AD11 | GPIO                     | GPIO         | ALT5                               | GPIO5_GPIO[20]               | Not<br>connected  | Hi-Z               | Hi-Z                         |
| SD3_DAT2       | AC12 | GPIO                     | GPIO         | ALT5                               | GPIO5_GPIO[16]               | Not<br>connected  | Hi-Z               | Hi-Z                         |
| SD3_DAT3       | AD12 | GPIO                     | GPIO         | ALT5                               | GPIO5_GPIO[17]               | Not<br>connected  | Hi-Z               | Hi-Z                         |
| TAMPER         | Y18  | RESET                    | GPIO         | ALT0                               | SNVS_LP_WRAPPE<br>R.SNVS_TD1 | Input             | _                  | PD<br>(100K)                 |
| TEST_MODE      | U15  | RESET                    | GPIO         | ALT0                               | TCU.TEST_MODE                | Input             | _                  | PD<br>(100K)                 |
| UART1_RXD      | B19  | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[16]               | Not<br>connected  | Hi-Z               | Hi-Z                         |
| UART1_TXD      | D19  | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[17]               | Not<br>connected  | Hi-Z               | Hi-Z                         |
| USB_OTG1_CHD_B | AC22 | ANATOP                   | _            | —                                  |                              | —                 | —                  | —                            |
| USB_OTG1_DN    | AD19 | ANATOP                   |              | —                                  |                              | —                 | —                  | —                            |
| USB_OTG1_DP    | AC19 | ANATOP                   | —            | -                                  | _                            | _                 | —                  | —                            |

 Table 63. 13 x 13 mm Functional Contact Assignments (continued)

|             |      |                          |              |                                    | Out of Reset Con |                   |                    |                              |
|-------------|------|--------------------------|--------------|------------------------------------|------------------|-------------------|--------------------|------------------------------|
| Ball Name   | Ball | Power Group <sup>1</sup> | Ball<br>Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input /<br>Output | Value <sup>3</sup> | During<br>Reset<br>Condition |
| USB_OTG2_DN | AD17 | ANATOP                   |              | —                                  | _                | _                 | —                  | _                            |
| USB_OTG2_DP | AC17 | ANATOP                   | _            | —                                  | _                | —                 | _                  | —                            |
| WDOG_B      | F18  | GPIO                     | GPIO         | ALT5                               | GPIO3_GPIO[18]   | Not<br>connected  | Hi-Z               | Hi-Z                         |
| XTALI       | AD21 | GPIO                     |              | —                                  | _                | —                 | —                  | —                            |
| XTALO       | AC21 | GPIO                     | —            | —                                  | _                | —                 | —                  | —                            |
| ZQPAD       | H2   | DRAM                     | _            | —                                  |                  | Input             | Hi-Z               | Not<br>connected             |

Table 63. 13 x 13 mm Functional Contact Assignments (continued)

<sup>1</sup> All balls marked Power Group NVCC33\_IO or NVCC18\_IO are dual-voltage IOs. The user supplies NVCC33\_IO and NVCC18\_IO. In the IOMUX for each ball, the user selects either 3.3 V or 1.8 V operation using the LVE field in the Pad Control Register for each ball.

<sup>2</sup> The state immediately after reset and before ROM firmware or software has executed.

<sup>3</sup> Variance of the pull-up and pull-down strengths are shown in the tables as follows:

- Table 20, "DVGPIO I/O DC Parameters," on page 29.
- Table 21, "GPIO I/O DC Parameters," on page 30

• Table 22, "LPDDR2/LPDDR3 I/O DC Electrical Parameters," on page 31

# 6.1.3 13 x 13 mm, 0.5 mm Pitch Ball Map

Table 64 shows the MAPBGA 13 x 13 mm, 0.5 mm pitch ball map.

|   | 1          | 2            | 2         | 4        | 5        | e        | 7          | 8         | ٩          | 10             | 11            | 12         | 13        | 14         | 15         | 16      | 17      | 18        | 19        | 20       | 21       | 22       | 23       | 24       |
|---|------------|--------------|-----------|----------|----------|----------|------------|-----------|------------|----------------|---------------|------------|-----------|------------|------------|---------|---------|-----------|-----------|----------|----------|----------|----------|----------|
|   |            | 2            | 3         | 4        | Э        | 6        | <i>'</i>   | Ő         | 9          | 10             |               | 12         | 13        | 14         | 15         | Ö       | 17      | 10        | 19        | 20       | 21       | ~~       | 23       | 24       |
| A | GND        | DRAM_SDQS3_B | DRAM_D24  | GND      | DRAM_D27 | DRAM_D29 | GND        | DRAM_D31  | EPDC_SDCE3 | EPDC_SDCE1     | EPDC_GDSP     | EPDC_GDCLK | EPDC_D15  | EPDC_D14   | EPDC_D5    | EPDC_D3 | EPDC_D1 | EPDC_D0   | SD1_DAT7  | SD1_DAT6 | SD1_DAT5 | SD1_DAT4 | SD1_DAT1 | GND      |
| ۵ | DRAM_D14   | DRAM_D15     | DRAM_SDQ3 | DRAM_D25 | DRAM_D26 | DRAM_D28 | DRAM_D30   | EPDC_SDLE | EPDC_SDCE2 | EPDC_SDCLK     | EPDC_PWRCOM   | EPDC_GDRL  | EPDC_GDOE | EPDC_D13   | EPDC_D6    | EPDC_D4 | EPDC_D2 | EPDC_BDR1 | UART1_RXD | SD1_CLK  | SD1_CMD  | SD1_DAT3 | SD1_DAT0 | KEY_ROW7 |
| υ | DRAM_D12   | DRAM_D13     | DRAM_DQM3 |          |          | GND      | EPDC_VCOM0 |           |            | GND            | EPDC_SDCE0    |            |           | GND        | EPDC_D7    |         |         | EPDC_BDR0 | GND       |          |          | SD1_DAT2 | KEY_COL7 | KEY_ROW6 |
| D | GND        | GND          | DRAM_D11  |          |          | NC       | EPDC_VCOM1 |           |            | EPDC_PWRWAKEUP | EPDC_PWRCTRL0 |            |           | EPDCD12    | EPDC_D8    |         |         | I2C2_SDA  | UART1_TXD |          |          | KEY_COL6 | KEY_ROW5 | KEY_COL5 |
| ш | DRAM_D9    | DRAM_D8      | DRAM_D10  | NC       | GND      | DRAM_PWR | EPDC_SDOE  |           |            | EPDC_PWRSTAT   | EPDC_PWRCTRL1 |            |           | NVCC_1V8_1 | NVCC_1V8_1 |         |         | I2C2_SCL  | KEY_ROW4  | KEY_COL4 | KEY_ROW3 | KEY_COL3 | KEY_COL2 | KEY_ROW2 |
| Ŀ | DRAM_SDQS1 | DRAM_SDQS1_B |           |          |          |          | EPDC_SDSHR |           |            | EPDC_PWRINT    | EPDC_PWRCTRL2 |            |           | EPDC_D11   | EPDC_D9    |         |         | WDOG_B    |           |          |          |          | KEY_COL1 | KEY_ROW1 |

Table 64. 13 x 13 mm, 0.5 mm Pitch Ball Map

|          | 1              | 2           | 3       | 4       | 5         | 6            | 7          | 8          | 9          | 10         | 11         | 12            | 13                    | 14         | 15                    | 16         | 17         | 18         | 19          | 20          | 21         | 22        | 23        | 24         |
|----------|----------------|-------------|---------|---------|-----------|--------------|------------|------------|------------|------------|------------|---------------|-----------------------|------------|-----------------------|------------|------------|------------|-------------|-------------|------------|-----------|-----------|------------|
| U        | GND            | DRAM_DQM1   |         |         |           |              | DRAM_PWR   | GND        | GND        | NGD        | GND        | EPDC_PWRCTRL3 | GND                   | GND        | GND                   | EPDC_D10   | GND        | GND        |             |             |            |           | KEY_COL0  | KEY_ROW0   |
| т        | NC             | ZQPAD       | GND     | DRAM_A7 | NC        | DRAM_PWR     | GND        |            |            | NVCC_3V3   | NVCC_3V3   |               |                       | NVCC_3V3   | NVCC_3V3              |            |            | GND        | AUD_MCLK    | AUD_TXC     | AUD_TXFS   | GND       | LCD_HSYNC | LCD_RESET  |
| <b>,</b> | NC             | NC          | DRAM_A8 | DRAM_A9 | GND       | DRAM_PWR     | VDD_SOC_IN | VDD_SOC_IN | VDD_SOC_IN | VDD_SOC_IN | VDD_SOC_IN | VDD_ARM_IN    | VDD_ARM_IN            | VDD_ARM_IN | VDD_ARM_IN VDD_ARM_IN | VDD_ARM_IN | VDD_ARM_IN | VDD_ARM_IN | AUD_RXFs    | AUD_RXD     | AUD_RXC    | AUD_TXD   | LCD_VSYNC | LCD_ENABLE |
| ×        | GND            | NC          |         |         |           |              | VDD_SOC_IN | VDD_SOC_IN | VDD_SOC_IN | VDD_SOC_IN | VDD_SOC_IN | VDD_ARM_IN    | VDD_ARM_IN VDD_ARM_IN | VDD_ARM_IN | VDD_ARM_IN            | VDD_ARM_IN | VDD_ARM_IN | VDD_ARM_IN |             |             |            |           | LCD_DAT22 | LCD_DAT23  |
|          | DRAM_SDCLK_0   | DRAM_CS1_B  |         |         |           |              | GND        |            | GND        | GND        | GND        | GND           | GND                   | GND        | GND                   | GND        |            | NVCC_3V3   |             |             |            |           | LCD_DAT20 | LCD_DAT21  |
| Σ        | DRAM_SDCLK_0_B | DRAM_SDCKE1 | DRAM_A5 | DRAM_A6 | GND       | DRAM_PWR_2P5 | GND        | GND        | GND        | GND        | GND        | GND           | GND                   | GND        | GND                   | GND        | GND        | NVCC_3V3   | ECSPI1_MISO | NVCC_1V8_2  | ECSPI1_SS0 | LCD_DAT17 | LCD_DAT18 | LCD_DAT19  |
| z        | NC             | DRAM_CS0_B  | GND     | DRAM_A4 | DRAM_VREF | DRAM_PWR     | GND        | GND        | GND        | GND        | GND        | GND           | GND                   | GND        | GND                   | GND        | GND        | VDD_SOC_IN | ECSPI1_SCLK | ECSPI1_MOSI | LCD_DAT14  | GND       | LCD_DAT15 | LCD_DAT16  |
| ٩        | NC             | DRAM_SDCKE0 |         |         |           |              | DRAM_PWR   |            | GND        | GND        | GND        | GND           | GND                   | GND        | GND                   | GND        |            | VDD_SOC_IN |             |             |            |           | LCD_DAT12 | LCD_DAT13  |

#### i.MX 6SLL Applications Processors for Consumer Products, Rev. 1, 01/2019

|    | 1            | 2          | 3         | 4       | 5       | 6        | 7          | 8   | 9   | 10         | 11         | 12          | 13          | 14           | 15           | 16         | 17         | 18            | 19          | 20          | 21         | 22       | 23        | 24        |
|----|--------------|------------|-----------|---------|---------|----------|------------|-----|-----|------------|------------|-------------|-------------|--------------|--------------|------------|------------|---------------|-------------|-------------|------------|----------|-----------|-----------|
| ۲  | GND          | NC         |           |         |         |          | NC         | NC  | NC  | NC         | NC         | VDD_HIGH_IN | VDD_HIGH_IN | VDD_HIGH_CAP | VDD_HIGH_CAP | VDD_SOC_IN | VDD_SOC_IN | VDD_SOC_IN    |             |             |            |          | LCD_DAT10 | LCD_DAT11 |
| F  | NC           | NC         | DRAM_A2   | DRAM_A3 | GND     | DRAM_PWR | NC         | NC  | NC  | NC         | NC         | VDD_HIGH_IN | VDD_HIGH_IN | VDD_HIGH_CAP | VDD_HIGH_CAP | VDD_SOC_IN | VDD_SOC_IN | VDD_SOC_IN    | NVCC_3V3    | ECSPI2_MISO | ECSPI2_SS0 | LCD_CLK  | LCD_DAT8  | LCD_DAT9  |
| 5  | NC           | NC         | GND       | DRAM_A0 | DRAM_A1 | DRAM_PWR | GND        |     |     | NVCC_3V3   | NVCC_3V3   |             |             | VDD_USB_CAP  | TEST_MODE    |            |            | GND           | ECSPI2_SCLK | ECSPI2_MOSI | LCD_DAT5   | GND      | LCD_DAT6  | LCD_DAT7  |
| >  | GND          | DRAM_DQM0  |           |         |         |          | DRAM_PWR   | GND | GND | GND        | GND        | GND         | GND         | GND          | GND          | GND        | NGND_KEL0  | GND           |             |             |            |          | LCD_DAT3  | LCD_DAT4  |
| ×  | DRAM_SDQS0_B | DRAM_SDQS0 |           |         |         |          | NC         |     |     | GPI04_I026 | GPI04_I016 |             |             | JTAG_TDI     | JTAG_TDO     |            |            | ONOFF         |             |             |            |          | LCD_DAT1  | LCD_DAT2  |
| 7  | DRAM_D6      | DRAM_D7    | DRAM_D5   | NC      | GND     | DRAM_PWR | PWM1       |     |     | GPI04_1024 | NVCC_1V8_3 |             |             | JTAG_MOd     | JTAG_TMS     |            |            | TAMPER        | NVCC_PLL    | SD2_DAT5    | SD2_DAT6   | SD2_DAT7 | SD2_RST   | LCD_DAT0  |
| AA | GND          | GND        | DRAM_D4   |         |         | NC       | GPI04_1023 |     |     | GPI04_1017 | SD3_CMD    |             |             | JTAG_TCK     | JTAG_TRSTB   |            |            | USB_OTG1_VBUS | RTC_XTALO   |             |            | SD2_DAT2 | SD2_DAT3  | SD2_DAT4  |
| AB | DRAM_D3      | DRAM_D2    | DRAM_DQM2 |         |         | NC       | GPI04_1020 |     |     | GND        | SD3_CLK    |             |             | GND          | BOOT_MODE1   |            |            | GND           | RTC_XTALI   |             |            | SD2_DAT0 | SD2_DAT1  | SD2_CMD   |

Table 64. 13 x 13 mm, 0.5 mm Pitch Ball Map (continued)

|    | 1       | 2            | 3          | 4        | 5        | 6        | 7        | 8          | 9          | 10         | 11       | 12       | 13       | 14          | 15          | 16            | 17          | 18            | 19          | 20           | 21    | 22             | 23         | 24      |
|----|---------|--------------|------------|----------|----------|----------|----------|------------|------------|------------|----------|----------|----------|-------------|-------------|---------------|-------------|---------------|-------------|--------------|-------|----------------|------------|---------|
| AC | DRAM_D1 | DRAM_D0      | DRAM_SDQS2 | DRAM_D22 | DRAN_D21 | DRAM_D19 | DRAN_D17 | GPI04_I021 | GPI04_I025 | GPI04_I018 | SD3_DAT0 | SD3_DAT2 | I2C1_SCL | REF_CLK_24M | BOOT_MODE0  | POR_B         | USB_OTG2_DP | GND           | USB_OTG1_DP | VDD_SNVS_IN  | XTALO | USB_OTG1_CHD_B | CCM_CLK1_P | SD2_CLK |
| AD | GND     | DRAM_SDQS2_B | DRAM_D23   | GND      | DRAM_D20 | DRAM_D18 | GND      | DRAM_D16   | GPI04_I019 | GPI04_1022 | SD3_DAT1 | SD3_DAT3 | I2C1_SDA | REF_CLK_32K | PMIC_ON_REQ | PMIC_STBY_REQ | USB_OTG2_DN | USB_OTG2_VBUS | USB_OTG1_DN | VDD_SNVS_CAP | XTALI | GPANAIO        | CCM_CLK1_N | GND     |

Table 64. 13 x 13 mm, 0.5 mm Pitch Ball Map (continued)

# 7 Revision History

Table 65 provides a history for this data sheet.

## Table 65. i.MX 6SLL Data Sheet Document Revision History

| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. 1         | 01/2019 | <ul> <li>Added the SD Host Controller information in the Table 2, "i.MX 6SLL Modules List"</li> <li>Updated the input voltages for non-VBUS USB signals in the Table 7, "Absolute Maximum Ratings"</li> <li>Added Vin/Vout for non-DDR pins in the Table 7, "Absolute Maximum Ratings"</li> <li>Added a note in the Section 4.1.2, Thermal Resistance</li> <li>Updated the Table 19, "XTALI and RTC_XTALI DC Parameters"</li> <li>Updated the SD2 min and max values in the Table 40, "eMMC4.4/4.41 Interface Timing Specification"</li> <li>Updated the remark of GPANAIO in the Table 62, "13 x 13 mm Supplies Contact Assignment"</li> <li>Updated the IO and value of DRAM_SDCLK_0 in the Table 63, "13 x 13 mm Functional Contact Assignments"</li> </ul> |
| Rev. 0.2       | 11/2017 | <ul> <li>Removed the HBM note in the Table 7, "Absolute Maximum Ratings and updated the ESD HBM values</li> <li>Added a not in the Table 7, "Absolute Maximum Ratings</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Rev. 0.1       | 09/2017 | Added a note for HBM in the Table 7, "Absolute Maximum Ratings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Rev. 0         | 04/2017 | Initial version                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



How to Reach Us:

Home Page: nxp.com

Web Support: nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals" must be validated for each customer application by customer, customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions.

While NXP has implemented advanced security features, all products may be subject to unidentified vulnerabilities. Customers are responsible for the design and operation of their applications and products to reduce the effect of these vulnerabilities on customer's applications and products, and NXP accepts no liability for any vulnerability that is discovered. Customers should implement appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, COOLFLUX, EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C-5, CodeTEST, CodeWarrior, ColdFire, ColdFire+, C-Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorlQ, QorlQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. These are contained within the 6 series RMs Arm, AMBA, Arm Powered, Cortex, Jazelle, Thumb, and TrustZone are registered trademarks of Arm Limited (or its subsidiaries) in the EU and/or elsewhere. CoreLink, CoreSight, and NEON are trademarks of Arm Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2017-2019 NXP B.V.

Document Number: IMX6SLLCEC Rev. 1 01/2019





# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Microprocessors - MPU category:

Click to view products by NXP manufacturer:

Other Similar products are found below :

A2C00010998 A ALXD800EEXJCVD C3 A2C00010729 A TS68040MF33A BOXSTCK1A8LFCL UPD78F0503AMCA-CAB-G Z8018008VEG T1024NXN7MQA T2080NXE8PTB T2080NSE8PTB T1024NXE7MQA CM8063501521600S R19L T2080NXE8T1B LS1043AXE7MQB LS1043ASE7QQB LS1012AXE7HKA T4240NSN7PQB MVF30NN152CKU26 FH8067303534005S R3ZM R9A07G044L24GBG#AC0 HW8076502640002S R38F R7S721030VLFP#AA0 MCIMX6U5DVM10AC TEN54LSDV23GME MPC8314VRAGDA MPC8315VRAGDA PIC16F1828-I/SS PIC16F690T-I/SS PIC16F877-20/PQ PIC16F1823-I/SL PIC18LF14K50-I/SS LS1021AXN7HNB AT91SAM9XE256-CU NS7520B-1-I46 AT91SAM9G35-CU AT91SAM9X25-CU ST7FLIT35F2DAKTR Z84C0006PEG AM1808EZWT4 MPC8347CVRADDB MCIMX6V7DVN10AB LS1043ASN7PQB GD32F303RCT6 MPC5121YVY400B SMS3700HAX4DQE ADD4200IAA5DOE ST7PLITE05OBXTR AT91RM9200-CJ-002 AT91RM9200-QU-002 AT91SAM9CN12B-CFU