High-voltage I<sup>2</sup>C controlled OVP load switch with OTG

Rev. 1 — 16 August 2018

Product data sheet

## 1. General description

The NX30P6093A is a 5.6A I<sup>2</sup>C controlled overvoltage protection Load switch for USB Type-C and PD applications. It includes undervoltage lockout, overvoltage lockout and overtemperature protection circuits, designed to automatically isolate the power switch terminals when a fault condition occurs. It features input pin impedance detection function, providing USB power supply pin status to system to avoid short circuit damage for the Type-C port power supply pin.

NX30P6093A has a default overvoltage protection threshold, and the OVLO threshold can be adjusted by both external resistor divider on ADJ pin and internal I<sup>2</sup>C register. A 13ms debounce time is deployed every time before the device is switched ON, followed by a soft start to limit the inrush current.

USB OTG is supported when the plugged accessory is recognized as an OTG device by system and a 5V source is applied on VOUT pin of NX30P6093A. The current capability in USB OTG mode is limited to max 1.5A.

Designed for operation from 2.8V to 20.0V, it can be used in USB Type-C and PD power control applications to offer essential protection and enhance system reliability.

NX30P6093A is offered in a small 20-bump 1.7 x 2.16 mm, 0.4mm pitch WLCSP package.

## 2. Features and benefits

- Wide supply voltage range for VIN from 2.8V to 20.0V
- System Power supply VDD from 3.0V to 4.5V
- I<sub>SW</sub> maximum 5.6A continuous current for OVP mode
- Support 1.5A USB OTG
- 29V tolerance on VIN pin
- 16mΩ (typical) ultra-low ON resistance
- Adjustable VIN overvoltage protection by both external resistor and I<sup>2</sup>C
- Built-in slew rate control for inrush current limit
- Integrated current source for VIN pin impedance detection
- Protection circuitry
  - Overtemperature protection
  - Overvoltage protection
  - Undervoltage lockout



- Surge protection:
  - IEC61000-4-5 exceeds ±100V on VIN
- ESD protection
  - IEC61000-4-2 contact discharge exceeds 8kV on VIN
  - IEC61000-4-2 air discharge exceeds 15kV on VIN
  - ◆ HBM ANSI/ESDA/JEDEC JS-001 Class 2 exceeds 3kV on all pins
  - MM Class B exceeds 100 V on all the pins
- Specified from -40 °C to +85 °C

## 3. Applications

- Smart and feature phones
- Tablets, eBooks
- Notebook

## 4. Ordering information

#### Table 1.Ordering information

| Type number  | Package              |         |                                                                                                               |           |  |
|--------------|----------------------|---------|---------------------------------------------------------------------------------------------------------------|-----------|--|
|              | Temperature<br>range | Name    | Description                                                                                                   | Version   |  |
| NX30P6093AUK | –40 °C to +85 °C     | WLCSP20 | wafer level chip-scale package; 20 bumps;<br>1.70 mm x 2.16 mm x 0.525 mm body (backside<br>coating included) | SOT1397-6 |  |

## 4.1 Ordering options

#### Table 2.Ordering options

| Type number  | Orderable<br>part number | Package | Packing method                             | Minimum<br>order quantity | Temperature                                             |
|--------------|--------------------------|---------|--------------------------------------------|---------------------------|---------------------------------------------------------|
| NX30P6093AUK | NX30P6093AUKZ            | WLCSP20 | REEL 7" Q1/T1<br>*SPECIAL MARK<br>CHIPS DP | 4000                      | $T_{amb} = -40 \ ^{\circ}C \text{ to } +85 \ ^{\circ}C$ |

## 5. Marking

| Table 3. Marking |         |                 |
|------------------|---------|-----------------|
| Line             | Marking | Description     |
| 1                | X30AP2  | basic type name |

| Table 3.         Markingcontinued |         |                                                 |  |  |  |
|-----------------------------------|---------|-------------------------------------------------|--|--|--|
| Line                              | Marking | Description                                     |  |  |  |
| 2                                 | mmmmnn  | wafer lot code (mmmmm) and wafer<br>number (nn) |  |  |  |
| 3                                 | ZAYWW   | manufacturing code:                             |  |  |  |
|                                   |         | Z = foundry location                            |  |  |  |
|                                   |         | A = assembly location                           |  |  |  |
|                                   |         | Y = assembly year code                          |  |  |  |
|                                   |         | WW = assembly week code                         |  |  |  |
| 4                                 | CCC-RRR | Die X-Y Coordinate                              |  |  |  |

# 6. Functional diagram



## High-voltage I<sup>2</sup>C controlled OVP load switch with OTG

# 7. Pinning information

## 7.1 Pinning



## 7.2 Pin description

| Symbol | Pin                      | Туре      | Description                                                                                                                                                                   |
|--------|--------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VIN    | B3, B4, B5<br>C3, C4, C5 | Power I/O | Power Input pins, these pins should be connected together on PCB                                                                                                              |
| VOUT   | A3, A4, A5<br>D3, D4, D5 | Power I/O | Power Input pins, these pins should be connected together on PCB                                                                                                              |
| GND    | B2, C2                   | Ground    | Ground pin, these pins should be connected to system ground with good connection for surge protection discharge current                                                       |
| EN     | A1                       | Input     | Enable pin, active low. When it is tied to high, the device enters low power standby mode and VOUT is disconnected from VIN. Internal pull down resistor integrated           |
| INT    | B1                       | Output    | I <sup>2</sup> C-bus interface interrupt to be connected to the I <sup>2</sup> C-bus master of the host processor                                                             |
| VDD    | C1                       | Power     | System Power supply for chip                                                                                                                                                  |
| SDA    | D2                       | I/O       | I <sup>2</sup> C-bus interface serial data to be connected to the I <sup>2</sup> C-bus master of the host processor                                                           |
| SCL    | D1                       | Input     | I <sup>2</sup> C-bus interface serial clock to be connected to the I <sup>2</sup> C-bus master of the host processor                                                          |
| ADJ    | A2                       | Input     | External OVLO adjust pin. Connect to OVLO resistor divider when select OVLO level by this pin. Connect to ground when it is not used, in this case OVLO determined internally |

#### Table 4. Pin description

## 8. Functional description

NX30P6093A is an integrated device with three major functions: programmable overvoltage protection, VIN pin impedance detection and USB OTG. It protects USB Type-C power supply pin and internal system by isolating high voltage when it is exceeds OVLO threshold. The VIN pin impedance detection provides a status monitoring for system to avoid damage by short circuit of USB Type-C power supply pin.

The impedance detection feature is activated when VIN <V<sub>UVLO</sub>, in this case NX30P6093A supplied by system power VDD. When VIN>V<sub>UVLO</sub>, this feature is disabled automatically.

USB OTG is supported when the plugged accessory is recognized as an OTG device by system and a 5V source is applied on VOUT pin of NX30P6093A.

## 8.1 EN input

A HIGH on  $\overline{EN}$  disables the channel MOSFET, all protection circuits, and VIN impedance detection circuits, putting the device into a low power mode. A LOW on  $\overline{EN}$  enables the protection circuits and the MOSFET. There is an internal 1 M $\Omega$  pull-down resistor on the  $\overline{EN}$  pin to ensure the power switch conducting in a dead-battery situation. A 13ms debounce time has been deployed before device turning on.

## 8.2 OTG Mode

USB OTG is supported when the plugged accessory is recognized as an OTG device by system and a 5V source is applied on VOUT pin of NX30P6093A. The EN pin and VOUT\_EN bit in register 0x01 must to be set LOW to support USB OTG mode. If EN pin or VOUT\_EN bit is HIGH, the current is conducted by body diode that will induce much higher power dissipation due to body diode forward voltage and more heating in NX30P6093A. The overtemperature protection will not disable the main switch for the same reason, but only report interrupt to system. In this case, the system should turn off the power source of USB OTG to protect the device and system.

## 8.3 Slew Rate Tune

The slew rate control is integrated to avoid inrush current when the load switch turns on. It protects the internal circuits or blocks follow NX30P6093A. In order to increase the design flexibility on system level, the slew rate can be tuned through I<sup>2</sup>C through register 0x0F as follows:

| Register Value SRT[2:0] | Switch turn on slew rate (TYP) |  |  |  |
|-------------------------|--------------------------------|--|--|--|
| 000                     | 0.42ms                         |  |  |  |
| 001                     | 0.44ms                         |  |  |  |
| 010                     | 0.5ms                          |  |  |  |
| 011                     | 0.65ms                         |  |  |  |
| 100                     | 0.9ms (Default)                |  |  |  |
| 101                     | 1.5ms                          |  |  |  |
| 110                     | 2.8ms                          |  |  |  |
| 111                     | 5.6ms                          |  |  |  |

#### Table 5. Slew rate tune setting by I<sup>2</sup>C register

## 8.4 Undervoltage lockout

When  $\overline{EN}$  is LOW and VIN < V<sub>UVLO</sub>, the Undervoltage Lockout (UVLO) circuit disables the power MOSFET. Once VIN exceeds V<sub>UVLO</sub>, if no other protection circuit is active and  $\overline{EN}$  is LOW, the MOSFET is turned on automatically regardless of the status of VOUT\_EN in register 0x01h. If  $\overline{EN}$  is HIGH, the MOSFET remains at off and at low power mode.

## 8.5 Overvoltage lockout

When EN is LOW and VIN >  $V_{OVLO}$ , the overvoltage lockout (OVLO) circuit disables the power MOSFET. The OV\_FLG in register 0x03h is set as "1" and an interrupt is issued to notify the host. Once VIN drops below  $V_{OVLO}$  and no other protection circuit is active, the power MOSFET resumes operation.

The OVLO feature can be adjusted by both external resistor divider with ADJ pin and internal I<sup>2</sup>C register. The sequences are:

- When NX30P6093A is powering up, the initial OVLO threshold is set by ADJ pin. If there is a resistor divider connected to ADJ pin, the OVLO threshold is set by resistor divider value. If ADJ is floating or pull to ground, the OVLO threshold is set by default value in <u>Table 6</u>.
- After power up, the OVLO threshold can be adjusted by system through the I<sup>2</sup>C register 0x05h according to the flow chart in Figure 4.

### High-voltage I<sup>2</sup>C controlled OVP load switch with OTG



When the overvoltage threshold is set by the ADJ pin with the connected resistor divider (see Figure 7), the overvoltage threshold is adjustable from 4V to 23V with below equation

 $Vovlo = Vth(ovlo) \times (R1 + R2)/(R2)$ 

(1)

If the voltage on ADJ pin is below 0.1V, the device uses internal default OVLO threshold.

When the overvoltage threshold is set by system through  $I^2C$ -bus, it is set by bit0 and bit1 of register 0x05h. The OVLO thresholds are shown in <u>Table 6</u>.

| Register Value OV[1:0] | OVLO Threshold |  |  |  |
|------------------------|----------------|--|--|--|
| 00                     | 6.8V (default) |  |  |  |
| 01                     | 11.5V          |  |  |  |
| 10                     | 17V            |  |  |  |
| 11                     | 23V            |  |  |  |

 Table 6.
 OVLO threshold setting by I<sup>2</sup>C register

In additional, NX30P6093A provides two additional OVLO thresholds by bit0, bit1 of register 0x0Eh. The additional OVLO thresholds are shown in <u>Table 7</u>.

| Register Value AOVP[1:0] | OVLO Threshold       |
|--------------------------|----------------------|
| 00                       | OVLO set by Table 6. |
| 01                       | OVLO set by Table 6. |
| 10                       | 10V                  |
| 11                       | 14V                  |

#### Table 7. Additional OVLO threshold setting by I<sup>2</sup>C register

Furthermore when the OVLO threshold is set by  $I^2C$  register, it can be fine tuned by bit6-bit4 of register 0x05h. The fine tune values are shown in <u>Table 8</u>.

| Register Value RNG[2:0] | OVLO Threshold Fine Tune value |
|-------------------------|--------------------------------|
| 000                     | -600mV                         |
| 001                     | -400mV                         |
| 010                     | -200mV                         |
| 011                     | 0mV (default)                  |
| 100                     | +200mV                         |
| 101                     | +400mV                         |
| 110                     | +600mV                         |
| 111                     | +800mV                         |

#### Table 8. OVLO threshold fine tune setting by I<sup>2</sup>C register

## 8.6 Overtemperature protection

When  $\overline{EN}$  is LOW and the device temperature exceeds 140 °C the Overtemperature protection (OTP) circuit disables the power MOSFET and an interrupt is issued by setting OT\_FLG as "1" in register 0x03h. Once the device temperature decreases below 120 °C and no other protection circuit is active, the state of the N-channel MOSFET is controlled by the  $\overline{EN}$  pin again.

## 8.7 Short circuit protection

NX30P6093A has short circuit protection; after the MOSFET is fully turned on and when the current through it exceeds 10.5A typically, it turns the MOSFET off to protect the device and system. An interrupt is issued when short circuit protection is triggered by setting OC\_FLG as "1" in register 0x03h. Once the short circuit condition is removed and no other protection circuit is active, the state of the N-channel MOSFET is controlled by the EN pin again.

## 8.8 VIN impedance detection

An VIN impedance detection function is integrated in NX30P6093A. When  $\overline{\text{EN}}$  is LOW and VIN <V<sub>UVLO</sub>, NX30P6093A enters VIN detection sleep mode. The host can start the VIN impedance detection according to the following sequences. First, the host can write DETC\_EN bit to "1" through I<sup>2</sup>C, activating NX30P6093A to VIN detection standby mode. In this mode, NX30P6093A turns on internal function circuits and is ready to run detection. After a wake up time t<sub>WAKEUP</sub>, the host can configure t<sub>DET</sub>, t<sub>DUTY</sub> and Tag voltage by writing the register 0x07h and 0x09h through I<sup>2</sup>C. When I<sub>source</sub> is changed from default 0µA to any of valid current values in <u>Table 8</u>, NX30P6093A starts the VIN detection according to configured t<sub>DET</sub> and t<sub>DUTY</sub> time.

In any of VIN detection modes, while a VIN is plugged and the voltage on VIN pin exceeds  $V_{UVLO}$ , NX30P6093A will exit from VIN detection modes to OVP operation modes immediately.

When the VIN detection ADC result is valid after  $t_{DET}$  timer out, the TMR\_OUT\_STS is set to "1" and an interrupt is issued. The host can read the VIN detection voltage at register 0x08h by then. Meanwhile, NX30P6093A can compare the detection result versus the host set VIN TAG voltage in register 0x09h. When the detected voltage is less than the set VIN TAG voltage, the OVER\_TAG\_STS is set to "1" in register 0x02h and an interrupt is issued.

The VIN pin impedance can be the following two different cases according to the application in system,

- When there is no resistor divider connected to VIN and ADJ pins, the measured impedance (RM) is VIN impedance (RP).
- When an OVLO resistor divider is connected to VIN and ADJ pins, the measured impedance (RM) is VIN impedance (RP) parallels with external OVLO resistor divider R1+R2, (see Figure 7).

<u>Table 9</u> shows the current source values, which can be programmed by bit3-bit0 of register 0x06h. Please be note there are several internal circuits connected to VIN pin, for example, Surge protection and UVLO resistor ladder. That generates a leakage current according to different VIN voltage specified in <u>Table 28</u> as I<sub>DET\_LEACKAGE</sub>. This leakage should be excluded in the resistor calculation of VIN impedance detection.

| Register Value ISRC[3:0] | Current source value |
|--------------------------|----------------------|
| 0000                     | 0μA (default)        |
| 0001                     | 1μΑ                  |
| 0010                     | 2μΑ                  |
| 0011                     | 3μA                  |
| 0100                     | 4μΑ                  |
| 0101                     | 5μΑ                  |
| 0110                     | 10μΑ                 |
| 0111                     | 20μΑ                 |
| 1000                     | 50μΑ                 |
| 1001                     | 100μΑ                |
| 1010                     | 200μΑ                |
| 1011                     | 500μΑ                |
| 1100                     | 1000μΑ               |
| 1101                     | 2000μΑ               |
| 1110                     | 5000μΑ               |
| 1111                     | 10000μΑ              |

#### Table 9. Current source set by I<sup>2</sup>C register

NX30P6093A turns on the  $\mathsf{I}_{\mathsf{source}}$  according to the following system required timing sequence.

## High-voltage I<sup>2</sup>C controlled OVP load switch with OTG



#### Fig 5. VIN Impedance detection timing sequence

The current source turn on pulse width  $t_{\text{DET}}$  is set by bit7 - bit4 of register 0x07h as follows.

| Register Value TDET[3:0] | I <sub>source</sub> Turn on Pulse Width (t <sub>DET</sub> ) |
|--------------------------|-------------------------------------------------------------|
| 0000                     | 200µs (default)                                             |
| 0001                     | 400µs                                                       |
| 0010                     | 1000µs                                                      |
| 0011                     | 2000µs                                                      |
| 0100                     | 4000µs                                                      |
| 0101                     | 10000µs                                                     |
| 0110                     | 20000µs                                                     |
| 0111                     | 40000µs                                                     |
| 1000                     | 100000µs                                                    |
| 1001                     | 200000µs                                                    |
| 1010                     | 400000µs                                                    |
| 1011                     | 1000000µs                                                   |
| 1100                     | 200000µs                                                    |
| 1101                     | 4000000µs                                                   |
| 1110                     | 1000000μs                                                   |
| 1111                     | Always on                                                   |

Table 10. Current source turn-on pulse width setting by I<sup>2</sup>C register

The detection duty cycle is set by bit3 to bit0 of register 0x07h according to the following table.

| Table 11. | Detection | duty | cycle | setting | by I <sup>2</sup> C | register |
|-----------|-----------|------|-------|---------|---------------------|----------|
|-----------|-----------|------|-------|---------|---------------------|----------|

| Register Value DUTY[3:0] | Detection duty cycle (t <sub>DUTY</sub> ) |  |  |  |
|--------------------------|-------------------------------------------|--|--|--|
| 0000                     | single pulse (default)                    |  |  |  |
| 0001                     | 10ms                                      |  |  |  |
| 0010                     | 20ms                                      |  |  |  |
| 0011                     | 50ms                                      |  |  |  |
| 0100                     | 100ms                                     |  |  |  |
| 0101                     | 200ms                                     |  |  |  |
| 0110                     | 500ms                                     |  |  |  |
| 0111                     | 1000ms                                    |  |  |  |
| 1000                     | 2000ms                                    |  |  |  |
| 1001                     | 3000ms                                    |  |  |  |
| 1010                     | 6000ms                                    |  |  |  |

| Register Value DUTY[3:0] | Detection duty cycle (t <sub>DUTY</sub> ) |
|--------------------------|-------------------------------------------|
| 1011                     | 12000ms                                   |
| 1100                     | 30000ms                                   |
| 1101                     | 60000ms                                   |
| 1110                     | 120000ms                                  |
| 1111                     | 300000ms                                  |

 Table 11.
 Detection duty cycle setting by I<sup>2</sup>C register ...continued

## 8.9 Interrupt

NX30P6093A has two types of interrupt. One is the interrupt generated by Flag register 0x03h, which includes the alarms of overvoltage, overtemperature and short circuit. The second type of interrupt is generated by Status register 0x02h. The following is a detailed description of the two interrupts.



- The interrupt trigger is by all 3 bits of Flag register (0x03h) and 4 bits of Status register (0x02h) except for OTG\_STS. Whenever one of them is changed from "0" to "1", the interrupt will be triggered. An event will be latched and only the first occurrence triggers an interrupt (if not masked). Reoccurring events will not trigger an additional interrupt.
- The interrupt release of Flag register is by read on clear, t<sub>DET</sub> timer start, the interrupt status over 1000ms or NX30P6093A disabled by EN. For OV\_FLG and OT\_FLG interrupt, if it is not read by host and the fault condition is back to normal in 1000ms, the INT will be released. The bit values of the register 0x03h are cleared only by host read or VIN drop below UVLO.
- The interrupt release of Status register is by read on clear, <u>tDET</u> timer start, the interrupt status over 1000ms or NX30P6093A disabled by EN. The 4 bit values are the real status of the circuit status and will not be cleared when host read them after interrupt.

## 8.10 I<sup>2</sup>C-bus interface

NX30P6093A implements I<sup>2</sup>C-bus slave interface which interfaces with the host system. The host processor can issue commands, monitor status and receive response through this bus. A detailed description of the I<sup>2</sup>C-bus specification, with applications, is given in *UM10204, "I<sup>2</sup>C-bus specification and user manual"*. NX30P6093A supports I<sup>2</sup>C-bus data transfers in both Standard-mode (100 kbit/s), Fast-mode (400 kbit/s) and Fast-mode (2 Mbit/s).

As an exception to the I<sup>2</sup>C-bus specification, the NX30P6093A does not support the I<sup>2</sup>C 'General Call' address (and therefore does not issue an Acknowledge), clock stretching, Software Reset command, nor 10-bit address.The various registers, address offsets and bit definitions are shown in Table 12.

The I<sup>2</sup>C address at Power-On Reset is as follows:

- Write address: 0x6C
- Read address: 0x6D

| - |
|---|
| 0 |
| 0 |
| 2 |
| អ |
| Q |
| 2 |
| a |
| 0 |

# Table 12. NX30P6093A Register map NX30P6093A

| Addr  | Name                                | Туре | Reset<br>Value | Bit 7         | Bit 6            | Bit 5           | Bit 4    | Bit 3    | Bit 2    | Bit  |
|-------|-------------------------------------|------|----------------|---------------|------------------|-----------------|----------|----------|----------|------|
| 0x00h | Device ID<br>Register               | R    | -              |               | Vendor ID        |                 |          |          |          |      |
| 0x01h | Enable Register                     | R/W  | 00h            | VOUT_EN       | DETC_EN          | Reserved        | Reserved | Reserved | Reserved | Rese |
| 0x02h | Status Register                     | R    | 00h            | PWRON_ST<br>S | OVER_TAG<br>_STS | TMR_OUT_<br>STS | SWON_STS | OTG_STS  | Reserved | Rese |
| 0x03h | Flag                                | C/R  | 00h            | Reserved      | Reserved         | Reserved        | Reserved | Reserved | OV_FLG   | OC_  |
| 0x04h | Interrupt Mask                      | R/W  | F7h            | PWRON_ST<br>S | OVER_TAG<br>_STS | TMR_OUT_<br>STS | SWON_STS | Reserved | OV_FLG   | OC_  |
| 0x05h | OVLO Trigger<br>level               | R/W  | 30h            | Reserved      | RNG2             | RNG1            | RNG0     | OV_SEL   | Reserved | 0\   |
| 0x06h | I <sub>source</sub> to VIN          | R/W  | 00h            | Reserved      | Reserved         | Reserved        | Reserved | ISRC3    | ISRC2    | ISR  |
| 0x07h | I <sub>source</sub> working<br>time | R/W  | 00h            | TDET3         | TDET2            | TDET1           | TDET0    | DUTY3    | DUTY2    | DUT  |
| 0x08h | Voltage to VIN                      | R    | 00h            | VIN7          | VIN6             | VIN5            | VIN4     | VIN3     | VIN2     | VI   |
| 0x09h | Set Tag on VIN                      | R/W  | 00h            | TVIN7         | TVIN6            | TVIN5           | TVIN4    | TVIN3    | TVIN2    | TVI  |
| 0x0Ah | Reserved                            | R/W  | 00h            | Reserved      | Reserved         | Reserved        | Reserved | Reserved | Reserved | Rese |
| 0x0Bh | Reserved                            | R/W  | 00h            | Reserved      | Reserved         | Reserved        | Reserved | Reserved | Reserved | Rese |
| 0x0Ch | Reserved                            | R/W  | 00h            | Reserved      | Reserved         | Reserved        | Reserved | Reserved | Reserved | Rese |
| 0x0Dh | Reserved                            | R/W  | 00h            | Reserved      | Reserved         | Reserved        | Reserved | Reserved | Reserved | Rese |
| 0x0Eh | Additional OVP                      | R/W  | 00h            | Reserved      | Reserved         | Reserved        | Reserved | Reserved | Reserved | AO۱  |
| 0x0Fh | Slew rate Tune                      | R/W  | 04h            | Reserved      | Reserved         | Reserved        | Reserved | Reserved | SRT2     | SR   |

### 8.10.1 Device ID Register (Address 0x00h)

#### Table 13. Device ID Register

| Bit | Name       | Туре | Reset<br>Value | Description                |
|-----|------------|------|----------------|----------------------------|
| 7:3 | Vendor ID  | R    | 00001          | NXP Vendor ID 00001        |
| 2:0 | Version ID | R    | 001            | Device revision number 001 |

## 8.10.2 Enable Register (Address 0x01h)

#### Table 14. Enable Register

| Bit | Name     | Туре | Reset<br>Value | Description                                      |
|-----|----------|------|----------------|--------------------------------------------------|
| 7   | VOUT_EN  | R/W  | 0h             | 0h = Main switch MOSFET turned on                |
|     |          |      |                | 1h = Main switch MOSFET turned off               |
| 6   | DETC_EN  | R/W  | /W Oh          | 0h = ISOURCE VIN impedance detection<br>turn off |
|     |          |      |                | 1h = ISOURCE VIN impedance detection<br>turn on  |
| 5:0 | Reserved | R/W  | 0h             | 0h = default                                     |

## 8.10.3 Status Register (Address 0x02h)

## Table 15. Status Register

| Bit | Name         | Туре | Reset<br>Value | Description                                                                                                               |
|-----|--------------|------|----------------|---------------------------------------------------------------------------------------------------------------------------|
| 7   | PWRON_STS    | R    | 0h             | $0h = VIN voltage less than V_{UVLO}$                                                                                     |
|     |              |      |                | 1h= VIN voltage larger than V <sub>UVLO</sub> . An interrupt will be issued                                               |
| 6   | OVER_TAG_STS | R    | 0h             | 0h = VIN detected voltage larger than Tag voltage                                                                         |
|     |              |      |                | 1h = VIN detected voltage less than Tag voltage. An interrupt will be issued, please refer to Section 8.8 for the details |
| 5   | TMR_OUT_STS  | R    | 0h             | 0h = t <sub>DET</sub> timer is not out                                                                                    |
|     |              |      |                | $1h = t_{DET}$ timer out. An interrupt will be issued, please refer to <u>Section 8.8</u> for the details                 |
| 4   | SWON_STS     | R    | 0h             | 0h = The main switch is turn off                                                                                          |
|     |              |      |                | 1h= The main switch is turn on. An interrupt will be issued                                                               |
| 3   | OTG_STS      | R    | 0h             | 0h = The device is not in OTG mode                                                                                        |
|     |              |      |                | 1h = The device is in OTG mode                                                                                            |
| 3:0 | Reserved     | R    | 0h             | 0h = default                                                                                                              |

## 8.10.4 Flag Register (Address 0x03h)

This is the interrupt register, when one of the FLAGs is "1", the  $\overline{INT}$  pin will be pulled LOW. Please refer to <u>Section 8.8</u>.

| Bit | Name     | Туре   | Reset<br>Value | Description                                                     |                               |
|-----|----------|--------|----------------|-----------------------------------------------------------------|-------------------------------|
| 7:3 | Reserved | C/R    | 0h             | 0h = Default                                                    |                               |
| 2   | OV_FLG   | C/R    | 0h             | Overvoltage protection flag                                     |                               |
|     |          |        |                | When overvoltage protection triggered, set this bit as "1"      |                               |
| 1   | OC_FLG   | C/R    | C/R            | 0h                                                              | Short circuit protection flag |
|     |          |        |                | When short circuit protection triggered, set this bit as "1"    |                               |
| 0   | OT_FLG   | C/R 0h | 0h             | Over temperature protection flag                                |                               |
|     |          |        |                | When Over temperature protection triggered, set this bit as "1" |                               |

### Table 16. FLAG Register

## 8.10.5 Interrupt Mask Register (Address 0x04h)

This is the register to enable masking of the interrupts of both Flag Register and Status Register.

| Bit | Name         | Туре   | Reset<br>Value                   | Description                                |
|-----|--------------|--------|----------------------------------|--------------------------------------------|
| 7   | PWRON_STS    | R/W    | W 1h                             | 0h = mask OVER_TAG_STS interrupt           |
|     |              |        |                                  | 1h = Do not mask OVER_TAG_STS<br>interrupt |
| 6   | OVER_TAG_STS | R/W 1h | 0h = mask OVER_TAG_STS interrupt |                                            |
|     |              |        |                                  | 1h = Do not mask OVER_TAG_STS<br>interrupt |
| 5   | TMR_OUT_STS  | R/W    | R/W 1h                           | 0h = mask TMR_OUT_STS interrupt            |
|     |              |        |                                  | 1h = Do not mask TMR_OUT_STS interrupt     |
| 4   | SWON_STS     | R/W    | R/W 1h                           | 0h = mask OVER_TAG_STS interrupt           |
|     |              |        |                                  | 1h = Do not mask OVER_TAG_STS<br>interrupt |
| 3   | Reserved     | R/W    | 0h                               | 0h = Default                               |
| 2   | OV_FLG       | R/W    | 1h                               | 0h = mask OV_FLG interrupt                 |
|     |              |        |                                  | 1h = Do not mask OV_FLG interrupt          |
| 1   | OC_FLG       | R/W    | 1h                               | 0h = mask OC_FLG interrupt                 |
|     |              |        |                                  | 1h = Do not mask OC_FLG interrupt          |
| 0   | OT_FLG       | R/W    | 1h                               | 0h = mask OT_FLG interrupt                 |
|     |              |        |                                  | 1h = Do not mask OT_FLG interrupt          |

#### Table 17. Interrupt Mask Register

## 8.10.6 OVLO trig level Register (Address 0x05h)

This is the register to set OVLO trig level and also another 2 bits for enable signal.

## Table 18. OVLO trig level Register

| Bit | Name     | Туре | Reset<br>Value | Description                                             |
|-----|----------|------|----------------|---------------------------------------------------------|
| 7   | Reserved | R/W  | 0h             | 0h = Default                                            |
| 6:4 | RNG[2:0] | R/W  | 03h            | OVLO fine tune bits, please refer to<br>Section 8.5     |
| 3   | OV_SEL   | R/W  | R/W 0h         | 0h= OVLO level adjusted by ADJ pin                      |
|     |          |      |                | 1h=OVLO level adjusted by I <sup>2</sup> C register bit |
| 2   | Reserved | R/W  | 0h             | 0h = Default                                            |
| 1:0 | OV[1:0]  | R/W  | 0h             | OVLO threshold set bits, please refer to Section 8.5    |

### 8.10.7 Isource to VIN Register (Address 0x06h)

This is the register to set  $I_{source}$  value for VIN impedance detection, please refer to Section 8.8.

#### Table 19. Isource to VIN Register

| Bit | Name      | Туре | Reset<br>Value | Description                                    |
|-----|-----------|------|----------------|------------------------------------------------|
| 7:4 | Reserved  | R/W  | 0h             | 0h = Default                                   |
| 3:0 | ISRC[3:0] | R/W  | 0h             | I <sub>source</sub> current value setting bits |

## 8.10.8 I<sub>source</sub> timing Register (Address 0x07h)

This is the register to set I<sub>source</sub> timing for VIN impedance detection, please refer to Section 8.8.

#### Table 20.Isource timing Register

| Bit | Name      | Туре | Reset<br>Value | Description                                          |
|-----|-----------|------|----------------|------------------------------------------------------|
| 7:4 | TDET[3:0] | R/W  | 0h             | I <sub>source</sub> current pulse width setting bits |
| 3:0 | DUTY[3:0] | R/W  | 0h             | VIN Impedance detection duty cycle setting bits      |

## 8.10.9 Voltage on VIN Register (Address 0x08h)

This is the register to store the VIN voltage detection results from ADC, please refer to <u>Section 8.8</u>.

#### Table 21. Voltage on VIN Register

| Bit | Name     | Туре | Reset<br>Value | Description                                                                                                                                                                              |
|-----|----------|------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | VIN[7:0] | R    | Oh             | VIN voltage detection results. The detected<br>VIN voltage can be calculated as:<br>$V_{DET} = 2.7 \times \frac{VIN[7;0]}{256}$<br>Where, VIN[7:0] is decimal value of this<br>register. |

## 8.10.10 Set tag on VIN Register (Address 0x09h)

This is the register to set the tag of VIN voltage in VIN impedance detection, please refer to <u>Section 8.8</u>.

#### Table 22.Set tag on VIN Register

| Bit | Name      | Туре | Reset<br>Value | Description                                                                                          |
|-----|-----------|------|----------------|------------------------------------------------------------------------------------------------------|
| 7:0 | TVIN[7:0] | R/W  | 00h            | Set tag of VIN voltage bits. The TVIN [7:0]<br>can be calculated as:<br>$TVIN = \frac{V_{TAG}}{2.7}$ |
|     |           |      |                | Where, TVIN is decimal data and should be transfer to binary to TVIN[7:0]                            |

### 8.10.11 Additional OVP Register (Address 0x0Eh)

This is the register to set additional OVLO trip level; please refer to <u>Section 8.5</u> for more details.

#### Table 23. Additional OVP Register

| Bit | Name      | Туре | Reset<br>Value | Description                    |
|-----|-----------|------|----------------|--------------------------------|
| 7:2 | Reserved  | R/W  | 00h            | 00h = Default                  |
| 1:0 | AOVP[1:0] | R/W  | 00h            | Set additional OVLO trip level |

### 8.10.12 Slew rate tune Register (Address 0x0Fh)

This is the register to set the load switch slew rate; please refer to <u>Section 8.3</u> for more details.

#### Table 24. Additional OVP Register

| Bit | Name     | Туре | Reset<br>Value | Description        |
|-----|----------|------|----------------|--------------------|
| 7:3 | Reserved | R/W  | 00h            | 00h = Default      |
| 2:0 | SRT[2:0] | R/W  | 02h            | Set slew rate tune |

## 9. Application diagram

The NX30P6093 is typically used on a USB port charging path in a portable, battery operated device. The I<sup>2</sup>C signals require an external pull-up resistor which should be connected to a supply voltage matching the logic input pin supply level that it is connected to.

When the default internal OVLO threshold is used, the ADJ pin shall be shorted to GND. While OVLO threshold is adjusted by ADJ pin, a resister divider shall be connected.

In order to have better VIN pin impedance detection range, it is recommended that the total resistance of R1 and R2 are larger than  $1M\Omega$ .

For the best performance, it is recommended to keep input and output trace short and capacitors as close to the device as possible. Regarding the thermal performance, it is recommended to increase the PCB area around VIN and VOUT pins.



# 10. Limiting values

#### Table 25. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol                                                                                                                           | Parameter                          | Conditions                           |     | Min  | Max  | Unit |
|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--------------------------------------|-----|------|------|------|
| VI                                                                                                                               | input voltage                      | VIN                                  | [1] | -2   | +29  | V    |
|                                                                                                                                  |                                    | VDD                                  |     | -0.3 | +7.0 | V    |
|                                                                                                                                  |                                    | VOUT, as an input pin in OTG mode    |     | -0.3 | +7.0 | V    |
|                                                                                                                                  |                                    | ADJ                                  |     | -0.3 | VIN  | V    |
|                                                                                                                                  |                                    | ĒN                                   | [2] | -0.3 | +7.0 | V    |
|                                                                                                                                  |                                    | SCL, SDA                             |     | -0.3 | +7.0 | V    |
| Vo                                                                                                                               | output voltage                     | VOUT, as an output pin in OVP mode   |     | -0.3 | +22  | V    |
| V <sub>I</sub> inpu<br>V <sub>O</sub> outp<br>I <sub>IK</sub> inpu<br>I <sub>SK</sub> swit<br>I <sub>SW</sub> OVF<br>swit<br>OVF |                                    | EN                                   |     | -0.3 | +7.0 | V    |
| I <sub>IK</sub>                                                                                                                  | input clamping current             | <u>EN</u> : V <sub>I</sub> < -0.5 V  |     | -50  | -    | mA   |
| I <sub>SK</sub>                                                                                                                  | switch clamping current            | VIN; VOUT; V <sub>I</sub> < $-0.5$ V |     | -50  | -    | mA   |
| I <sub>SW</sub>                                                                                                                  | OVP mode continuous switch current | T <sub>amb</sub> = 85 °C             |     | -    | 5.6  | A    |
|                                                                                                                                  | OVP mode peak switch<br>current    | 100μs pulse, 2% duty cycle           |     | -    | 7    | A    |

#### Table 25. Limiting values ... continued

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter                             | Conditions               |     | Min | Мах  | Unit |
|------------------|---------------------------------------|--------------------------|-----|-----|------|------|
|                  | OTG mode continuous<br>switch current | T <sub>amb</sub> = 85 °C |     | -   | 1.5  | A    |
| T <sub>stg</sub> | storage temperature                   |                          |     | -65 | +150 | °C   |
| P <sub>tot</sub> | total power dissipation               |                          | [3] | -   | 1.7  | W    |

[1] The -2V limiting value is 200ms non-repetitive pulse

[2] The minimum input voltage rating may be exceeded if the input current rating is observed.

[3] The (absolute) maximum power dissipation depends on the junction temperature  $T_j$ . Higher power dissipation is allowed in conjunction with lower ambient temperatures. The conditions to determine the specified values are  $T_{amb} = 25$  °C and the use of a 4 layer PCB.

# **11. Recommended operating conditions**

#### Table 26. Recommended operating conditions

| Symbol              | Parameter                    | Conditions                    | Min | Max  | Unit |
|---------------------|------------------------------|-------------------------------|-----|------|------|
| VI                  | input voltage                | VIN                           | 0   | 20   | V    |
|                     |                              | VOUT (OTG Mode input voltage) | 4.5 | 5.5  | V    |
|                     |                              | ĒN                            | 0   | 5.5  | V    |
|                     |                              | VDD                           | 3.0 | 4.5  | V    |
| Vo                  | output voltage               | INT                           | 0   | 5.5  | V    |
| T <sub>j(max)</sub> | maximum junction temperature |                               | -40 | +125 | °C   |
| T <sub>amb</sub>    | ambient temperature          |                               | -40 | +85  | °C   |

## **12. Thermal characteristics**

#### Table 27. Thermal characteristics

| Symbol               | Parameter                                   | Conditions |        | Тур  | Unit |
|----------------------|---------------------------------------------|------------|--------|------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient |            | [1][2] | 58.6 | K/W  |

[1] The overall Rth(j-a) can vary depending on the board layout. To minimize the effective Rth(j-a), all pins must have a solid connection to larger Cu layer areas e.g. to the power and ground layer. In multi-layer PCB applications, the second layer should be used to create a large heat spreader area right below the device. If this layer is either ground or power, it should be connected with several vias to the top layer connecting to the device ground or supply. Try not to use any solder-stop varnish under the chip.

[2] Rth(j-a) is calculated based on JEDEX2S2P board. The actual Rth(j-a) value may vary in applications using different layer stacks and layouts.

# **13. Static characteristics**

#### Table 28. Static characteristics

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol Parameter Conditions |                                            | Conditions                                                                                                               | T <sub>amb</sub> = 25 °C |       |     | $^{\circ}$ C T <sub>amb</sub> = -40 $^{\circ}$ C to +85 $^{\circ}$ C |                                                                                                                                                                                                                                                      |    |
|-----------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------|-------|-----|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|                             |                                            |                                                                                                                          | Min                      | Тур   | Max | Min                                                                  | Max                                                                                                                                                                                                                                                  | -  |
| V <sub>IH</sub>             | HIGH-level input voltage                   | $\overline{\text{EN}}$ pin; $V_{I(VIN)} = 2.8V$ to 20V                                                                   | 1.2                      | -     | -   | 1.2                                                                  | -                                                                                                                                                                                                                                                    | V  |
| V <sub>IL</sub>             | LOW-level input voltage                    | $\overline{\text{EN}}$ pin; $V_{I(VIN)} = 2.8V$ to 20V                                                                   | -                        | -     | 0.4 | -                                                                    | 0.4                                                                                                                                                                                                                                                  | V  |
| I <sub>EN</sub>             | Input leakage<br>current                   | EN pin; V <sub>I(ΕΝ)</sub> =0V                                                                                           | -                        | 0.1   | -   | -1                                                                   | 1                                                                                                                                                                                                                                                    | μΑ |
| CI                          | input capacitance                          | EN pin; V <sub>I(VIN)</sub> = 5V                                                                                         | -                        | 5     | -   | -                                                                    | -                                                                                                                                                                                                                                                    | pF |
| R <sub>pd</sub>             | pull-down resistance                       | EN pin;                                                                                                                  | -                        | 1     | -   | -                                                                    | -                                                                                                                                                                                                                                                    | MΩ |
| I <sub>q</sub>              | VIN quiescent<br>current                   | $\overline{\text{EN}} = 0 \text{ V}; \text{ V}_{I(\text{VIN})} = 5.0 \text{ V}; \text{ I}_{O} = 0 \text{ A};$            | -                        | 150   | -   | -                                                                    | 200                                                                                                                                                                                                                                                  | μΑ |
|                             |                                            | $\overline{\text{EN}} = 5.0 \text{ V}; \text{ V}_{\text{I(VIN)}} = 5.0 \text{ V}; \\ \text{I}_{\text{O}} = 0 \text{ A};$ | -                        | 1     | -   | -                                                                    | 3                                                                                                                                                                                                                                                    | μΑ |
| I <sub>q_SLEEP</sub>        | VDD Sleep mode<br>current                  | $\overline{\text{EN}} = 0 \text{ V}; \text{ V}_{I(\text{VIN})} < \text{V}_{UVLO};$<br>VDD=3.0V; DETC_EN=0                | -                        | 12.5  | -   | -                                                                    | 20.5                                                                                                                                                                                                                                                 | μΑ |
| I <sub>q_OTG</sub>          | VOUT quiescent<br>current                  | $\overline{\text{EN}} = 0 \text{ V}; \text{ V}_{I(\text{VOUT})} = 5.0 \text{ V}; \\ I_{O} = 0 \text{ A};$                | -                        | 160   | -   | -                                                                    | 210                                                                                                                                                                                                                                                  | μΑ |
| I <sub>DET_LEAKAGE</sub>    | VIN Pin leakage in<br>detection mode       | $\overline{EN} = 0 \text{ V}; \text{ V}_{I(VIN)} = 1\text{ V};$<br>DETC_EN=1                                             | -                        | 0.2   | -   | -                                                                    | 0.5                                                                                                                                                                                                                                                  | μΑ |
| I <sub>S(OFF)</sub>         | VOUT OFF-state<br>leakage current          | $\overline{EN} = 5.0 \text{ V}; \text{ V}_{\text{I(VIN)}} = 5.0 \text{ V}; \\ \text{VOUT} = 0 \text{ V}$                 | -                        | 0.5   | -   | -                                                                    | 2                                                                                                                                                                                                                                                    | μΑ |
| V <sub>UVLO</sub>           | undervoltage lockout release voltage       | VIN Rising; $\overline{EN} = 0 V$                                                                                        | -                        | 2.65  | -   | 2.5                                                                  | 2.8                                                                                                                                                                                                                                                  | V  |
| V <sub>hys(UVLO)</sub>      | undervoltage lockout<br>hysteresis voltage | VIN Falling;                                                                                                             | -                        | 100   | -   |                                                                      |                                                                                                                                                                                                                                                      | mV |
| I <sub>OVLO</sub>           | ADJ pin input<br>leakage Current           | VIN=5V, V <sub>ADJ</sub> =3V apply<br>after power up                                                                     | -                        | 3     | -   | -                                                                    | 6                                                                                                                                                                                                                                                    | μΑ |
|                             |                                            | VIN=5V, V <sub>ADJ</sub> =3V apply<br>before power up                                                                    | -                        | 10    | -   | -                                                                    | Max         -         0.4         1         -         200         3         20.5         210         0.5         210         0.5         2         2.8         6         100         7.0         2.7         1.224         -         0.4         0.3 | nA |
| V <sub>OVLO</sub>           | Default overvoltage<br>lockout voltage     | VIN Rising; $\overline{EN} = 0$ V; ADJ short to GND                                                                      | -                        | 6.8   | -   | 6.6                                                                  | 7.0                                                                                                                                                                                                                                                  | V  |
| V <sub>hys(OVLO)</sub>      | Overvoltage lockout<br>hysteresis voltage  | VIN Falling; $\overline{EN} = 0$ V; ADJ short to GND                                                                     | -                        | 2     | -   | 1.3                                                                  | 2.7                                                                                                                                                                                                                                                  | %  |
| V <sub>th(OVLO)</sub>       | external OVLO set<br>threshold voltage     | $V_{I(VIN)} = 2.8V$ to 20V; $\overline{EN} = 0$ V                                                                        | -                        | 1.204 | -   | 1.175                                                                | 1.224                                                                                                                                                                                                                                                | V  |
| I <sup>2</sup> C-bus Interf | ace Specifications                         | 1                                                                                                                        |                          |       |     |                                                                      | l                                                                                                                                                                                                                                                    |    |
| V <sub>IH</sub>             | HIGH-level input voltage                   | SCL, SDA; VDD= 3.0V to<br>4.5V                                                                                           | 1.2                      | -     | -   | 1.2                                                                  | -                                                                                                                                                                                                                                                    | V  |
| V <sub>IL</sub>             | LOW-level input voltage                    | SCL, SDA; VDD= 3.0V to<br>4.5V                                                                                           | -                        | -     | 0.4 | -                                                                    | 0.4                                                                                                                                                                                                                                                  | V  |
| V <sub>OL</sub>             | LOW-level output voltage                   | $\overline{\text{INT}}$ pin; VDD= 3.0V to<br>4.5V; I <sub>load</sub> = 1mA                                               | -                        | -     | 0.3 | -                                                                    | 0.3                                                                                                                                                                                                                                                  | V  |

#### Table 28. Static characteristics ...continued

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol                   | Parameter                                                                | Conditions        | Т   | <sub>amb</sub> = 2 | 5 °C | $T_{amb}$ = -40 ° | Unit |     |
|--------------------------|--------------------------------------------------------------------------|-------------------|-----|--------------------|------|-------------------|------|-----|
|                          |                                                                          |                   | Min | Тур                | Max  | Min               | Max  |     |
| f <sub>CLK_I2C</sub>     | I <sup>2</sup> C-bus clock<br>frequency                                  |                   | 0   | -                  | 1    | 0                 | 1    | MHz |
| ISOURCE ADC S            | Specifications                                                           |                   |     |                    |      |                   |      |     |
| I <sub>SOURCE</sub> _ACC | Current source<br>accuracy                                               | VDD= 3.0V to 4.5V | -   | -                  | 5    | -                 | 5    | %   |
| V <sub>ADC</sub>         | ADC input voltage range                                                  | VDD= 3.0V to 4.5V | 0   |                    | 2.5  | 0                 | 2.5  | V   |
| V <sub>ADC</sub>         | ADC reference<br>voltage                                                 | VDD= 3.0V to 4.5V | -   | 2.7                | -    | 2.64              | 2.76 | V   |
| Resolution               | ADC bits                                                                 | VDD= 3.0V to 4.5V | -   | 8                  | -    | -                 | -    | bit |
| Thermal Prote            | ection                                                                   |                   |     |                    |      |                   |      |     |
| T <sub>th(otp)</sub>     | over temperature<br>shutdown threshold<br>temperature                    | VIN=2.8V to 20V   | -   | 140                | -    | -                 | -    | °C  |
| T <sub>th(otp)hys</sub>  | hysteresis of over<br>temperature<br>protection threshold<br>temperature | VIN=2.8V to 20V   | -   | 25                 | -    | -                 | -    | °C  |

## High-voltage I<sup>2</sup>C controlled OVP load switch with OTG



13.1 Graphs

## High-voltage I<sup>2</sup>C controlled OVP load switch with OTG



## 13.2 ON resistance

#### Table 29. ON resistance

At recommended operating conditions; voltages are referenced to GND (ground = 0 V)

| Symbol          | Parameter     | Conditions                  | T <sub>amb</sub> = 25 °C |      | $T_{amb} = -40$ | Unit |     |    |
|-----------------|---------------|-----------------------------|--------------------------|------|-----------------|------|-----|----|
|                 |               |                             | Min                      | Тур  | Max             | Min  | Мах |    |
| R <sub>ON</sub> | ON resistance | I <sub>LOAD</sub> = 1 A     |                          |      |                 |      |     |    |
|                 |               | V <sub>I(VIN)</sub> = 5.0 V | -                        | 15.5 | 20              | -    | 25  | mΩ |
|                 |               | V <sub>I(VIN)</sub> = 20 V  | -                        | 15.5 | 20              | -    | 25  | mΩ |

## 13.3 ON resistance test circuit and graphs





# **14. Dynamic characteristics**

#### Table 30. Dynamic characteristics

At recommended operating conditions; voltages are referenced to GND (ground = 0 V); for test circuit see Figure 17.

| Symbol                 | Parameter                                    | Conditions                                                                                                                                                                                                                                          | Ta  | T <sub>amb</sub> = 25 °C |     | T <sub>amb</sub> = -40 °C | C to +85 °C | Unit |
|------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------|-----|---------------------------|-------------|------|
|                        |                                              |                                                                                                                                                                                                                                                     | Min | Тур                      | Max | Min                       | Max         |      |
| t <sub>en</sub>        | Enable Time                                  | $ \begin{array}{l} \mbox{From $\overline{EN}$ to $V_{(VOUT)} = 10 \%$ of} \\ \mbox{$V_{(VIN)}$; (Including debounce} \\ \mbox{time}); $V_{I(VIN)} = 5 $V$; $C_{Load} = \\ \mbox{$22 $ \mu$F}; $R_{Load} = 100 $\Omega$ \\ \end{array} $             | -   | 15                       | -   | 10                        | 20          | ms   |
| t <sub>тLH</sub>       | VOUT rise<br>time                            |                                                                                                                                                                                                                                                     |     |                          |     |                           |             |      |
|                        |                                              | $V_{I(VIN)} = 5 V$                                                                                                                                                                                                                                  | -   | 0.9                      | -   | -                         | 2           | ms   |
|                        |                                              | V <sub>I(VIN)</sub> = 20 V                                                                                                                                                                                                                          | -   | 1.8                      | -   | -                         | 3           | ms   |
| t <sub>dis(OVP)</sub>  | OVLO turn off<br>time                        | $ \begin{array}{l} \mbox{From $V_{(VIN)}$>V_{OVLO}$ to $V_{(VOUT)}$ = 80 % of $V_{(VIN)}$; $R_{load}$ = $100 $\Omega_{,}$; $C_{load}$ = $0 $\mu$F; $V_{I(VIN)}$ = $20 $V$; $ADJ$ pin short to $GND$; $VIN rise $>2 $V$/us } } \label{eq:stability}$ | -   | 30                       | -   | -                         | 100         | ns   |
| t <sub>start</sub>     | VIN start time                               | $\overline{\text{EN}}$ = 0; from VIN > V <sub>UVLO</sub> to<br>V <sub>(VOUT)</sub> = 10 % of V <sub>(VIN)</sub>                                                                                                                                     | -   | 15                       | -   | 10                        | 20          | ms   |
| t <sub>dis</sub>       | Disable time                                 | From $\overline{\text{EN}}$ to $V_{(\text{VOUT})} = 90 \%$ of<br>$V_{(\text{VIN})}$ ; $V_{I(\text{VIN})} = 5 \text{ V}$ ; $C_{\text{Load}} = 0 \ \mu\text{F}$ ; $R_{\text{Load}} = 100 \ \Omega$                                                    | -   | 0.2                      | -   | 0.1                       | 0.5         | μS   |
| t <sub>DEB</sub>       | Debounce<br>time                             | Time from V <sub>UVLO</sub> < VIN < V <sub>OVLO</sub> to V <sub>(VOUT)</sub> = 10 % of V <sub>(VIN)</sub>                                                                                                                                           | -   | 13.5                     | -   | -                         | -           | ms   |
| twakeup <sup>[1]</sup> | Sleep to VIN<br>detection<br>wake up time    | Time from DETC_EN = 1 to<br>device ready for VIN<br>impedance detection                                                                                                                                                                             | -   | 1.5                      | 3   | -                         | 3           | ms   |
| t <sub>SCP</sub>       | Short circuit<br>protection<br>response time | VIN=5 V; Time from short<br>circuit happened to switch<br>turn off                                                                                                                                                                                  | -   | 3                        | -   | -                         | -           | μs   |
| tvindischarge          | Time taken for<br>VIN discharge              | VDD = 3.3 V;<br>Load Capacitance = 10 µF<br>VBUS pin going down below<br>Vsafe0V after VBUS<br>detached and switch disabled                                                                                                                         | -   | -                        | -   | -                         | 650         | ms   |
|                        |                                              | VDD = 3.3 V;<br>Load Capacitance = $10 \mu$ F<br>VBUS pin going down below<br>Vsafe5V (when initial voltage<br>is >5 V) after VBUS detached<br>and switch disabled                                                                                  | -   | -                        | -   | -                         | 275         | ms   |

[1] Guaranteed by design

### Table 31. I<sup>2</sup>C-bus interface timing requirements

At recommended operating conditions;  $T_{amb} = -40 \degree C$  to +85  $\degree C$ ; voltages are referenced to GND (ground = 0 V).

| Symbol              | Parameter                                                         | Conditions                               | Standa | rd Mode | Fast Mode                           |      | Unit |
|---------------------|-------------------------------------------------------------------|------------------------------------------|--------|---------|-------------------------------------|------|------|
|                     |                                                                   |                                          | Min    | Max     | Min                                 | Max  |      |
| f <sub>SCL</sub>    | I <sup>2</sup> C SCL clock frequency                              |                                          | 0      | 100     | 0                                   | 1000 | kHz  |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock                                      |                                          | 4      | -       | 0.6                                 | -    | μs   |
| t <sub>LOW</sub>    | LOW period of the SCL clock                                       |                                          | 4.7    | -       | 1.3                                 | -    | μs   |
| t <sub>SP</sub>     | pulse width of spikes that will be suppressed by the input filter |                                          | -      | 50      | -                                   | 50   | ns   |
| t <sub>SU;DAT</sub> | data set-up time                                                  |                                          | 250    | -       | 100                                 | -    | ns   |
| t <sub>r</sub>      | rise time of both SDA and SCL signals                             |                                          | -      | 1000    | 20+0.1Cb <sup>[1]</sup>             | 300  | ns   |
| t <sub>f</sub>      | fall time of both SDA and SCL signals                             |                                          | -      | 300     | 20+0.1C <sub>b</sub> <sup>[1]</sup> | 300  | ns   |
| t <sub>BUF</sub>    | bus free time between a STOP and START condition                  |                                          | 4.7    | -       | 1.3                                 | -    | μS   |
| t <sub>SU;STA</sub> | set-up time for a repeated START condition                        |                                          | 4.7    | -       | 0.6                                 | -    | μS   |
| t <sub>HD;STA</sub> | hold time (repeated) START condition                              |                                          | 4      | -       | 0.6                                 | -    | μs   |
| t <sub>SU;STO</sub> | set-up time for STOP condition                                    |                                          | 4      | -       | 0.6                                 | -    | μs   |
| t <sub>VD;DAT</sub> | data valid time                                                   | SCL LOW to SDA output valid              | -      | 3.45    | -                                   | 0.9  | μS   |
| t <sub>VD;ACK</sub> | data valid acknowledge time                                       | ACK signal from<br>SCL LOW to SDA<br>LOW | -      | 3.45    | -                                   | 0.9  | μS   |

[1]  $C_b = total capacitance of one bus line in pF.$ 

## 14.1 Waveforms and test circuit



## High-voltage I<sup>2</sup>C controlled OVP load switch with OTG



# Table 32. Test Condition

| Supply voltage V <sub>EXT</sub> Load |       |       |  |  |  |  |  |
|--------------------------------------|-------|-------|--|--|--|--|--|
| VIN                                  | CL    | RL    |  |  |  |  |  |
| 2.8 V to 20V                         | 22 μF | 100 Ω |  |  |  |  |  |



## High-voltage I<sup>2</sup>C controlled OVP load switch with OTG



## High-voltage I<sup>2</sup>C controlled OVP load switch with OTG

# 15. Package outline





DIMENSIONS (mm are the original dimensions)

| UNIT |      | А     | A <sub>1</sub> | A <sub>2</sub> | q     | D    | Ш    | æ   | e <sub>1</sub> | e <sub>2</sub> | v    | w    | У    |
|------|------|-------|----------------|----------------|-------|------|------|-----|----------------|----------------|------|------|------|
| mm   | MAX. | 0.565 | 0.230          | 0.350          | 0.290 | 2.19 | 1.73 |     |                |                |      |      |      |
|      | NOM. | 0.525 | 0.200          | 0.325          | 0.260 | 2.16 | 1.70 | 0.4 | 1.6            | 1.2            | 0.15 | 0.05 | 0.03 |
|      | MIN. | 0.485 | 0.170          | 0.300          | 0.230 | 2.13 | 1.67 |     |                |                |      |      |      |

NOTE: Backside coating 25 um

#### Fig 22. Package outline SOT1397-6 (WLCSP20)

# 16. Revision history

| Document ID    | Release date | Data sheet status  | Change notice | Supersedes |
|----------------|--------------|--------------------|---------------|------------|
| NX30P6093A v.1 | 20180816     | Product data sheet | -             | -          |

# 17. Legal information

## 17.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

## 17.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

## 17.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### High-voltage I<sup>2</sup>C controlled OVP load switch with OTG

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

# **18. Contact information**

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

## 17.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

## High-voltage I<sup>2</sup>C controlled OVP load switch with OTG

## **19. Contents**

| 1                      | General description 1                                  |
|------------------------|--------------------------------------------------------|
| 2                      | Features and benefits 1                                |
| 3                      | Applications                                           |
| 4                      | Ordering information 2                                 |
| 4.1                    | Ordering options 2                                     |
| 5                      | Marking 2                                              |
| 6                      | Functional diagram 3                                   |
| 7                      | Pinning information 4                                  |
| 7.1                    | Pinning 4                                              |
| 7.2                    | Pin description 4                                      |
| 8                      | Functional description 5                               |
| 8.1                    | EN input                                               |
| 8.2                    | OIG Mode                                               |
| 0.3<br>8 /             | Siew Rale Turie                                        |
| 0. <del>4</del><br>8.5 | Overvoltage lockout                                    |
| 8.6                    | Overtemperature protection                             |
| 8.7                    | Short circuit protection                               |
| 8.8                    | VIN impedance detection                                |
| 8.9                    | Interrupt 11                                           |
| 8.10                   | I <sup>2</sup> C-bus interface 11                      |
| 8.10.1                 | Device ID Register (Address 0x00h) 14                  |
| 8.10.2                 | Enable Register (Address 0x01h)                        |
| 8.10.3                 | Status Register (Address 0x02h)                        |
| 0.10.4<br>8 10 5       | Interrupt Mask Register (Address 0x031)                |
| 8.10.6                 | OVI O trig level Register (Address 0x04n) 15           |
| 8.10.7                 | I <sub>source</sub> to VIN Register (Address 0x06h) 16 |
| 8.10.8                 | I <sub>source</sub> timing Register (Address 0x07h) 16 |
| 8.10.9                 | Voltage on VIN Register (Address 0x08h) 16             |
| 8.10.10                | Set tag on VIN Register (Address 0x09h) 17             |
| 8.10.11                | Additional OVP Register (Address 0x0Eh) 17             |
| 8.10.12                | Slew rate tune Register (Address 0x0Fh) 17             |
| 9                      | Application diagram 17                                 |
| 10                     | Limiting values 18                                     |
| 11                     | Recommended operating conditions 19                    |
| 12                     | Thermal characteristics 19                             |
| 13                     | Static characteristics 20                              |
| 13.1                   | Graphs                                                 |
| 13.2                   | ON resistance                                          |
| 13.3                   | UN resistance test circuit and graphs 24               |
| 14                     | Dynamic characteristics                                |
| 14.1                   | vvaverorms and test circuit                            |
| 15                     | Package outline                                        |
| 16                     | Revision history 30                                    |
|                        |                                                        |

| 17   | Legal information   | 31 |
|------|---------------------|----|
| 17.1 | Data sheet status   | 31 |
| 17.2 | Definitions         | 31 |
| 17.3 | Disclaimers         | 31 |
| 17.4 | Trademarks          | 32 |
| 18   | Contact information | 32 |
| 19   | Contents            | 33 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2018.

# /. 2018. All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 16 August 2018 Document identifier: NX30P6093A

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Power Switch ICs - Power Distribution category:

Click to view products by NXP manufacturer:

Other Similar products are found below :

TCK111G,LF(SFPF1018DS1222TCK2065G,LFSZNCP3712ASNT3GMIC2033-05BYMT-T5MIC2033-12AYMT-T5MIC2033-05BYM6-T5SLG5NT1437VTRSZNCP3712ASNT1GDML1008LDS-7KTS1670EDA-TRKTS1640QGDV-TRKTS1641QGDV-TRNCV459MNWTBGFPF2260ATMXU6513AMIC2012YM-TRNCP45780IMN24RTWGAP22953CW12-7MAX14919AUP+TMAX14919ATP+KTS1697AEOAB-TRTCK207AN,LFBD2227G-LBTRTCK126BG,LFXC8111AA010R-GMPQ5072GG-AEC1-PTCK128BG,LFXC8110AA018R-GXC8110AA010R-GXC8111AA018R-GMC33882PEPTPS2104DBVRMIC2098-1YMT-TRMIC94062YMT TRMP6231DN-LFMIC2015-1.2YM6 TRMIC2075-2YMMIC94068YML-TRSIP32461DB-T2-GE1NCP335FCT2GTCK105G,LF(SAP2411S-13AP2151DSG-13AP2172MPG-13MIC94094YC6-TRMIC94093YC6-TRMIC94064YC6-TRMIC94061YMT-TRMIC94061YMT-TRMIC94061YMT-TRMIC94061YMT-TRMIC94061YMT-TR