## **Freescale Semiconductor**

Data Sheet: Technical Data

## Document Number: P1011EC

Rev. 1, 03/2012

# P1011

# P1011 QorlQ Integrated Processor Hardware Specifications



- A high-performance 32-bit core, built on Power Architecture® technology:
  - 36-bit physical addressing
  - Double-precision floating-point support
  - 32 Kbyte L1 instruction cache and 32 Kbyte L1 data cache for each core
  - 533 MHz to 800 MHz clock frequency
- 256 Kbyte L2 cache with ECC. Also configurable as SRAM and stashing memory.
- Three 10/100/1000 Mbps enhanced three-speed Ethernet controllers (eTSECs)
  - TCP/IP acceleration, quality of service, and classification capabilities
  - IEEE® 1588 support
  - Lossless flow control
  - MII, RMII, RGMII, SGMII
- High-speed interfaces supporting various multiplexing options:
  - Four SerDes upto 2.5 GHz/lane multiplexed across controllers
  - Two PCI Express interfaces
  - Two SGMII interfaces
- High-Speed USB controller (USB 2.0)
  - Host and device support
  - Enhanced host controller interface (EHCI)
  - ULPI interface to PHY
- Enhanced secure digital host controller (SD/MMC)
- Enhanced Serial peripheral interface (eSPI)
- · Integrated security engine
  - Protocol support includes ARC4, 3DES, AES, RSA/ECC, RNG, single-pass SSL/TLS
  - XOR acceleration
- 32-bit DDR2/DDR3 SDRAM memory controller with ECC support
- Programmable interrupt controller (PIC) compliant with OpenPIC standard



- One four-channel DMA controller
- Two I<sup>2</sup>C controllers, DUART, timers
- Enhanced local bus controller (eLBC)
- TDM
- 16 general-purpose I/O signals
- Operating junction temperature (T<sub>j</sub>) range: 0–125°C and -40°C to 125°C (industrial specification)
- 31 × 31 mm 689-pin WB-TePBGA II (wire bond temperature-enhanced plastic BGA)



# **Table of Contents**

| 1 | Pin Assignments and Reset States4                    |   | 2.13 Enhanced Local Bus                                  | 75     |
|---|------------------------------------------------------|---|----------------------------------------------------------|--------|
|   | 1.1 Ball Layout Diagrams                             |   | 2.14 Enhanced Secure Digital Host Controller (eSDHC)     | 79     |
|   | 1.2 Pinout Assignments                               |   | 2.15 Programmable Interrupt Controller (PIC) Specificati | ions81 |
| 2 | Electrical Characteristics                           |   | 2.16 JTAG                                                | 82     |
|   | 2.1 Overall DC Electrical Characteristics            |   | 2.17 I2C                                                 | 84     |
|   | 2.2 Power Sequencing                                 |   | 2.18 GPIO                                                | 87     |
|   | 2.3 Power Down Requirements                          |   | 2.19 TDM                                                 | 89     |
|   | 2.4 RESET Initialization                             |   | 2.20 High-Speed Serial Interfaces (HSSI)                 | 91     |
|   | 2.5 Power-on Ramp Rate                               |   | 2.21 PCI Express                                         | 97     |
|   | 2.6 Power Characteristics                            | 3 | Thermal                                                  | 102    |
|   | 2.7 Input Clocks                                     |   | 3.1 Thermal Characteristics                              | 102    |
|   | 2.8 DDR2 and DDR3 SDRAM44                            |   | 3.2 Temperature Diode                                    | 102    |
|   | 2.9 eSPI53                                           | 4 | Package Information                                      | 102    |
|   | 2.10 DUART                                           |   | 4.1 Package Parameters for the P1011 WB-TePBGA II        | . 102  |
|   | 2.11 Ethernet: Enhanced Three-Speed Ethernet (eTSEC) |   | 4.2 Ordering Information                                 | 105    |
|   | (10/100/1000 Mbps)—MII/RMII/RGMII/SGMII Electrical   | 5 | Product Documentation                                    | 105    |
|   | Characteristics                                      | 6 | Revision History                                         | 106    |
|   | 2 12 LISB 72                                         |   |                                                          |        |

This figure shows the major functional units within the P1011.



Figure 1. P1011 Block Diagram

#### 1.1 **Ball Layout Diagrams**

The following figures show the top view of the 689-pin BGA ball map diagram and detailed quadrant views.



Figure 2. P1011 Top View Ball map

P1011 QorIQ Integrated Processor Hardware Specifications, Rev. 1 4 Freescale Semiconductor



Figure 3. P1011 Detail A Ball map



Figure 4. P1011 Detail B Ball map



Figure 5. P1011 Detail C Ball map



Figure 6. P1011 Detail D Ball map

P1011 QorIQ Integrated Processor Hardware Specifications, Rev. 1 8 Freescale Semiconductor

# 1.2 Pinout Assignments

This table provides the pinout listing.

**Table 1. P1011 Pinout Listing** 

| Signal | Package Pin Number | Pin Type     | Power Supply     | Note |
|--------|--------------------|--------------|------------------|------|
|        | DDR SDRAM Memo     | ry Interface |                  |      |
| MDQ00  | AJ8                | I/O          | GV <sub>DD</sub> | _    |
| MDQ01  | AH8                | I/O          | GV <sub>DD</sub> | _    |
| MDQ02  | AH5                | I/O          | GV <sub>DD</sub> | _    |
| MDQ03  | AJ4                | I/O          | GV <sub>DD</sub> | _    |
| MDQ04  | AJ9                | I/O          | GV <sub>DD</sub> | _    |
| MDQ05  | AH9                | I/O          | GV <sub>DD</sub> | _    |
| MDQ06  | AH6                | I/O          | GV <sub>DD</sub> | _    |
| MDQ07  | AJ5                | I/O          | GV <sub>DD</sub> | _    |
| MDQ08  | AF8                | I/O          | GV <sub>DD</sub> | _    |
| MDQ09  | AE8                | I/O          | GV <sub>DD</sub> | _    |
| MDQ10  | AF5                | I/O          | GV <sub>DD</sub> | _    |
| MDQ11  | AG4                | I/O          | GV <sub>DD</sub> | _    |
| MDQ12  | AG9                | I/O          | GV <sub>DD</sub> | _    |
| MDQ13  | AF9                | I/O          | GV <sub>DD</sub> | _    |
| MDQ14  | AE6                | I/O          | GV <sub>DD</sub> | _    |
| MDQ15  | AE5                | I/O          | GV <sub>DD</sub> | _    |
| MDQ16  | AH3                | I/O          | GV <sub>DD</sub> | _    |
| MDQ17  | AH2                | I/O          | GV <sub>DD</sub> | _    |
| MDQ18  | AE1                | I/O          | GV <sub>DD</sub> | _    |
| MDQ19  | AE2                | I/O          | GV <sub>DD</sub> | _    |
| MDQ20  | AH4                | I/O          | GV <sub>DD</sub> | _    |
| MDQ21  | AJ3                | I/O          | GV <sub>DD</sub> | _    |
| MDQ22  | AF2                | I/O          | GV <sub>DD</sub> | _    |
| MDQ23  | AF1                | I/O          | GV <sub>DD</sub> | _    |
| MDQ24  | AD4                | I/O          | GV <sub>DD</sub> | _    |
| MDQ25  | AC4                | I/O          | GV <sub>DD</sub> | _    |
| MDQ26  | Y5                 | I/O          | GV <sub>DD</sub> | _    |
| MDQ27  | W5                 | I/O          | GV <sub>DD</sub> | _    |
| MDQ28  | AF3                | I/O          | GV <sub>DD</sub> | _    |

Table 1. P1011 Pinout Listing (continued)

| Signal | Package Pin Number | Pin Type | Power Supply     | Note         |
|--------|--------------------|----------|------------------|--------------|
| MDQ29  | AE4                | I/O      | GV <sub>DD</sub> | _            |
| MDQ30  | AB5                | I/O      | GV <sub>DD</sub> | _            |
| MDQ31  | Y4                 | I/O      | GV <sub>DD</sub> | _            |
| NC22   | G4                 | NC       | _                | _            |
| NC23   | G3                 | NC       | _                | _            |
| NC24   | E2                 | NC       | _                | _            |
| NC25   | E4                 | NC       | _                | _            |
| NC26   | H5                 | NC       | _                | _            |
| NC27   | H4                 | NC       | _                | _            |
| NC28   | F2                 | NC       | _                | _            |
| NC29   | E1                 | NC       | _                | _            |
| NC30   | C1                 | NC       | _                | _            |
| NC31   | C3                 | NC       | _                | _            |
| NC32   | B4                 | NC       | _                | _            |
| NC33   | A4                 | NC       | _                | _            |
| NC34   | D1                 | NC       | _                | _            |
| NC35   | D2                 | NC       | _                | _            |
| NC36   | B3                 | NC       | _                | _            |
| NC37   | A3                 | NC       | _                | _            |
| NC38   | C5                 | NC       | _                | _            |
| NC39   | E6                 | NC       | _                | _            |
| NC40   | D9                 | NC       | _                | _            |
| NC41   | E9                 | NC       | _                | _            |
| NC42   | C4                 | NC       | _                | _            |
| NC43   | E5                 | NC       | _                | _            |
| NC44   | E8                 | NC       | _                | _            |
| NC45   | D8                 | NC       | _                | _            |
| NC46   | A6                 | NC       | _                | _            |
| NC47   | B7                 | NC       | _                | _            |
| NC48   | B10                | NC       | _                | _            |
| NC49   | A11                | NC       | _                | <del>_</del> |
| NC50   | A5                 | NC       | _                | <del>_</del> |
| NC51   | B6                 | NC       | _                |              |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

Table 1. P1011 Pinout Listing (continued)

| Signal      | Package Pin Number | Pin Type | Power Supply     | Note |
|-------------|--------------------|----------|------------------|------|
| NC52        | B9                 | NC       | _                | _    |
| NC53        | A10                | NC       | _                | _    |
| MECC00      | AD2                | I/O      | GV <sub>DD</sub> | _    |
| MECC01      | AC2                | I/O      | GV <sub>DD</sub> | _    |
| MECC02      | W1                 | I/O      | GV <sub>DD</sub> | _    |
| MECC03      | V3                 | I/O      | GV <sub>DD</sub> | _    |
| MECC04      | AB2                | I/O      | GV <sub>DD</sub> | _    |
| MECC05      | AD1                | I/O      | GV <sub>DD</sub> | _    |
| MECC06      | Y1                 | I/O      | GV <sub>DD</sub> | _    |
| MECC07      | V6                 | I/O      | GV <sub>DD</sub> | _    |
| MAPAR_ERR_B | N5                 | I        | GV <sub>DD</sub> | _    |
| MAPAR_OUT   | R5                 | 0        | GV <sub>DD</sub> | _    |
| MDM00       | AH7                | 0        | GV <sub>DD</sub> | _    |
| MDM01       | AE7                | 0        | GV <sub>DD</sub> | _    |
| MDM02       | AH1                | 0        | GV <sub>DD</sub> | _    |
| MDM03       | AC1                | 0        | GV <sub>DD</sub> | _    |
| NC57        | G1                 | NC       | _                | _    |
| NC58        | C2                 | NC       | _                | _    |
| NC59        | F8                 | NC       | _                | _    |
| NC60        | A7                 | NC       | _                | _    |
| MDM08       | AA4                | 0        | GV <sub>DD</sub> | _    |
| MDQS00      | AJ6                | I/O      | GV <sub>DD</sub> | _    |
| MDQS01      | AF6                | I/O      | GV <sub>DD</sub> | _    |
| MDQS02      | AG2                | I/O      | GV <sub>DD</sub> | _    |
| MDQS03      | AB3                | I/O      | GV <sub>DD</sub> | _    |
| NC61        | F3                 | NC       | _                | _    |
| NC62        | B2                 | NC       | _                | _    |
| NC63        | D7                 | NC       | _                | _    |
| NC64        | A9                 | NC       | _                | _    |
| MDQS08      | AA1                | I/O      | GV <sub>DD</sub> | _    |
| MDQS_B00    | AJ7                | I/O      | GV <sub>DD</sub> | _    |
| MDQS_B01    | AF7                | I/O      | GV <sub>DD</sub> | _    |
| MDQS_B02    | AG1                | I/O      | GV <sub>DD</sub> | _    |

Table 1. P1011 Pinout Listing (continued)

| Signal   | Package Pin Number | Pin Type | Power Supply     | Note |
|----------|--------------------|----------|------------------|------|
| MDQS_B03 | AB4                | I/O      | GV <sub>DD</sub> | _    |
| NC65     | F4                 | NC       | _                | _    |
| NC66     | B1                 | NC       | _                | _    |
| NC67     | D6                 | NC       | _                | _    |
| NC68     | A8                 | NC       | _                | _    |
| MDQS_B08 | AB1                | I/O      | GV <sub>DD</sub> | _    |
| MBA00    | K5                 | 0        | GV <sub>DD</sub> | _    |
| MBA01    | L5                 | 0        | GV <sub>DD</sub> | _    |
| MBA02    | T4                 | 0        | GV <sub>DD</sub> | _    |
| MA00     | L6                 | 0        | GV <sub>DD</sub> | _    |
| MA01     | M2                 | 0        | GV <sub>DD</sub> | _    |
| MA02     | M1                 | 0        | GV <sub>DD</sub> | _    |
| MA03     | M5                 | 0        | GV <sub>DD</sub> | _    |
| MA04     | N1                 | 0        | GV <sub>DD</sub> | _    |
| MA05     | P1                 | 0        | GV <sub>DD</sub> | _    |
| MA06     | N4                 | 0        | GV <sub>DD</sub> | _    |
| MA07     | P3                 | 0        | GV <sub>DD</sub> | _    |
| MA08     | P2                 | 0        | GV <sub>DD</sub> | _    |
| MA09     | R1                 | 0        | GV <sub>DD</sub> | _    |
| MA10     | K6                 | 0        | GV <sub>DD</sub> | _    |
| MA11     | R4                 | 0        | GV <sub>DD</sub> | _    |
| MA12     | T5                 | 0        | GV <sub>DD</sub> | _    |
| MA13     | J5                 | 0        | GV <sub>DD</sub> | _    |
| MA14     | T3                 | 0        | GV <sub>DD</sub> | _    |
| MA15     | U4                 | 0        | GV <sub>DD</sub> | _    |
| MWE_B    | K2                 | 0        | GV <sub>DD</sub> | _    |
| MRAS_B   | K1                 | 0        | GV <sub>DD</sub> | _    |
| MCAS_B   | J3                 | 0        | GV <sub>DD</sub> | _    |
| MCS_B00  | J2                 | 0        | GV <sub>DD</sub> | _    |
| MCS_B01  | J6                 | 0        | GV <sub>DD</sub> | _    |
| NC69     | J1                 | NC       | _                | _    |
| NC70     | G2                 | NC       | _                | _    |
| MCKE00   | U5                 | 0        | GV <sub>DD</sub> | 8    |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

Table 1. P1011 Pinout Listing (continued)

| Signal   | Package Pin Number | Pin Type | Power Supply           | Note |
|----------|--------------------|----------|------------------------|------|
| MCKE01   | V1                 | 0        | GV <sub>DD</sub>       | 8    |
| NC71     | U6                 | NC       | _                      | _    |
| NC72     | V2                 | NC       | _                      | _    |
| MCK00    | U2                 | 0        | GV <sub>DD</sub>       | _    |
| MCK01    | AD8                | 0        | GV <sub>DD</sub>       | _    |
| MCK02    | D4                 | 0        | GV <sub>DD</sub>       | _    |
| MCK03    | T2                 | 0        | GV <sub>DD</sub>       | _    |
| NC73     | AC6                | NC       | _                      | _    |
| NC74     | F5                 | NC       | _                      | _    |
| MCK_B00  | U1                 | 0        | GV <sub>DD</sub>       | _    |
| MCK_B01  | AD7                | 0        | GV <sub>DD</sub>       | _    |
| MCK_B02  | D5                 | 0        | GV <sub>DD</sub>       | _    |
| MCK_B03  | T1                 | 0        | GV <sub>DD</sub>       | _    |
| NC75     | AC5                | NC       | _                      | _    |
| NC76     | F6                 | NC       | _                      | _    |
| MODT00   | H1                 | 0        | GV <sub>DD</sub>       | _    |
| MODT01   | H6                 | 0        | GV <sub>DD</sub>       | _    |
| NC77     | J4                 | NC       | _                      | _    |
| NC78     | F1                 | NC       | _                      | _    |
| MDIC00   | C10                | I/O      | GV <sub>DD</sub>       | 14   |
| MDIC01   | F10                | I/O      | GV <sub>DD</sub>       | 14   |
|          | SerDes             | I        |                        |      |
| SD_TX_3  | AD18               | 0        | XV <sub>DD</sub> _SRDS | _    |
| SD_TX_2  | AE17               | 0        | XV <sub>DD</sub> _SRDS | _    |
| SD_TX_1  | AE13               | 0        | XV <sub>DD</sub> _SRDS | _    |
| SD_TX_0  | AD12               | 0        | XV <sub>DD</sub> _SRDS | _    |
| SD_TX_B3 | AE18               | 0        | XV <sub>DD</sub> _SRDS | _    |
| SD_TX_B2 | AF17               | 0        | XV <sub>DD</sub> _SRDS | _    |
| SD_TX_B1 | AF13               | 0        | XV <sub>DD</sub> _SRDS | _    |
| SD_TX_B0 | AE12               | 0        | XV <sub>DD</sub> _SRDS | _    |
| SD_RX_3  | AH18               | I        | SV <sub>DD</sub> _SRDS | _    |
| SD_RX_2  | AH16               | I        | SV <sub>DD</sub> _SRDS | _    |

Table 1. P1011 Pinout Listing (continued)

| Signal              | Package Pin Number    | Pin Type           | Power Supply           | Note  |
|---------------------|-----------------------|--------------------|------------------------|-------|
| SD_RX_1             | AH14                  | I                  | SV <sub>DD</sub> _SRDS | _     |
| SD_RX_0             | AH12                  | I                  | SV <sub>DD</sub> _SRDS | _     |
| SD_RX_B3            | AJ18                  | I                  | SV <sub>DD</sub> _SRDS | _     |
| SD_RX_B2            | AJ16                  | Ī                  | SV <sub>DD</sub> _SRDS | _     |
| SD_RX_B1            | AJ14                  | I                  | SV <sub>DD</sub> _SRDS | _     |
| SD_RX_B0            | AJ12                  | I                  | SV <sub>DD</sub> _SRDS | _     |
| SD_REF_CLK          | AG15                  | Ī                  | SV <sub>DD</sub> _SRDS | _     |
| SD_REF_CLK_B        | AF15                  | Ī                  | SV <sub>DD</sub> _SRDS | _     |
| SD_PLL_TPD          | AE15                  | 0                  | XV <sub>DD</sub> _SRDS | 10    |
| SD_IMP_CAL_RX       | AG11                  | Ī                  | XV <sub>DD</sub> _SRDS | 23    |
| SD_IMP_CAL_TX       | AF19                  | Ī                  | XV <sub>DD</sub> _SRDS | 23    |
| SD_PLL_TPA          | AD16                  | 0                  | XV <sub>DD</sub> _SRDS | 10    |
|                     | Enhanced Local Bus Co | ntroller Interface | ,                      |       |
| LAD00/USB2_D07      | B18                   | I/O                | BV <sub>DD</sub>       | 4, 19 |
| LAD01/USB2_D06      | E20                   | I/O                | BV <sub>DD</sub>       | 4, 19 |
| LAD02/USB2_D05      | A19                   | I/O                | BV <sub>DD</sub>       | 4, 19 |
| LAD03/USB2_D04      | B20                   | I/O                | BV <sub>DD</sub>       | 4, 19 |
| LAD04/USB2_D03      | D19                   | I/O                | BV <sub>DD</sub>       | 4, 19 |
| LAD05/USB2_D02      | A18                   | I/O                | BV <sub>DD</sub>       | 4, 19 |
| LAD06/USB2_D01      | B17                   | I/O                | BV <sub>DD</sub>       | 4, 19 |
| LAD07/USB2_D00      | C20                   | I/O                | BV <sub>DD</sub>       | 4, 19 |
| LAD08/USB2_NXT      | F19                   | I/O                | BV <sub>DD</sub>       | 4, 19 |
| LAD09/USB2_DIR      | E10                   | I/O                | BV <sub>DD</sub>       | 4, 19 |
| LAD10/USB2_STP      | B16                   | I/O                | BV <sub>DD</sub>       | 4, 19 |
| LAD11/USB2_PWRFAULT | D14                   | I/O                | BV <sub>DD</sub>       | 4, 19 |
| LAD12/USB2_CLK      | D17                   | I/O                | BV <sub>DD</sub>       | 4, 19 |
| LAD13/USB2_PCTL0    | E11                   | I/O                | BV <sub>DD</sub>       | 4, 19 |
| LAD14/USB2_PCTL1    | A16                   | I/O                | BV <sub>DD</sub>       | 4, 19 |
| LAD15               | C15                   | I/O                | BV <sub>DD</sub>       | 4, 19 |
| LDP00               | E18                   | I/O                | BV <sub>DD</sub>       | 7     |
| LDP01               | B19                   | I/O                | BV <sub>DD</sub>       | 7     |
| LA16                | B21                   | I/O                | BV <sub>DD</sub>       | 6     |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

Table 1. P1011 Pinout Listing (continued)

| Signal  | Package Pin Number | Pin Type | Power Supply     | Note  |
|---------|--------------------|----------|------------------|-------|
| LA17    | A22                | I/O      | BV <sub>DD</sub> | 6, 13 |
| LA18    | C21                | I/O      | BV <sub>DD</sub> | 4, 6  |
| LA19    | F21                | I/O      | BV <sub>DD</sub> | 4, 6  |
| LA20    | E12                | I/O      | BV <sub>DD</sub> | 4, 6  |
| LA21    | A21                | I/O      | BV <sub>DD</sub> | 4, 6  |
| LA22    | D11                | I/O      | BV <sub>DD</sub> | 4, 6  |
| LA23    | E22                | I/O      | BV <sub>DD</sub> | 4, 6  |
| LA24    | F20                | I/O      | BV <sub>DD</sub> | 4, 6  |
| LA25    | E21                | I/O      | BV <sub>DD</sub> | 4, 6  |
| LA26    | B22                | I/O      | BV <sub>DD</sub> | 4, 6  |
| LA27    | F18                | I/O      | BV <sub>DD</sub> | 6, 20 |
| LA28    | A23                | I/O      | BV <sub>DD</sub> | 6, 13 |
| LA29    | B23                | I/O      | BV <sub>DD</sub> | _     |
| LA30    | C23                | I/O      | BV <sub>DD</sub> | _     |
| LA31    | D23                | I/O      | BV <sub>DD</sub> | _     |
| LCS_B00 | D20                | 0        | BV <sub>DD</sub> | 7     |
| LCS_B01 | A12                | 0        | BV <sub>DD</sub> | 7     |
| LCS_B02 | E19                | 0        | BV <sub>DD</sub> | 7     |
| LCS_B03 | D21                | 0        | BV <sub>DD</sub> | 7     |
| LCS_B04 | F11                | I/O      | BV <sub>DD</sub> | 7     |
| LCS_B05 | D15                | I/O      | BV <sub>DD</sub> | 7     |
| LCS_B06 | D13                | 0        | BV <sub>DD</sub> | 7     |
| LCS_B07 | A17                | 0        | BV <sub>DD</sub> | 7     |
| LWE_B00 | F12                | 0        | BV <sub>DD</sub> | 6     |
| LWE_B01 | D12                | I/O      | BV <sub>DD</sub> | 5     |
| LBCTL   | E17                | I/O      | BV <sub>DD</sub> | 5     |
| LALE    | C17                | 0        | BV <sub>DD</sub> | 5     |
| LGPL0   | B12                | I/O      | BV <sub>DD</sub> |       |
| LGPL1   | C13                | I/O      | BV <sub>DD</sub> |       |
| LGPL2   | A20                | 0        | BV <sub>DD</sub> | 5     |
| LGPL3   | D10                | I/O      | BV <sub>DD</sub> | 4     |
| LGPL4   | B13                | I/O      | BV <sub>DD</sub> | 24    |
| LGPL5   | C19                | I/O      | BV <sub>DD</sub> | 4     |

Table 1. P1011 Pinout Listing (continued)

| Signal             | Package Pin Number   | Pin Type       | Power Supply     | Note     |
|--------------------|----------------------|----------------|------------------|----------|
| LCLK00             | B15                  | I/O            | BV <sub>DD</sub> | _        |
| LCLK01             | A15                  | I/O            | BV <sub>DD</sub> | _        |
| NC80               | A13                  | NC             | _                | _        |
| NC81               | A14                  | NC             | _                | _        |
|                    | DMA                  |                |                  |          |
| DMA1_DREQ_B00      | Y28                  | I              | OV <sub>DD</sub> | _        |
| NC101              | W28                  | NC             | _                | _        |
| DMA1_DACK_B00      | T28                  | 0              | OV <sub>DD</sub> | 25       |
| CFG_MEM_DEBUG      | T29                  | I/O            | OV <sub>DD</sub> | _        |
| DMA1_DDONE_B00     | T26                  | 0              | OV <sub>DD</sub> | 13       |
| CFG_DDR_DEBUG      | Y29                  | I/O            | OV <sub>DD</sub> | _        |
|                    | Programmable Interre | upt Controller |                  |          |
| UDE0_B             | J27                  | I              | OV <sub>DD</sub> | 2        |
| NC105              | K28                  | NC             | _                | <u> </u> |
| MCP0_B             | AA27                 | I              | OV <sub>DD</sub> | 2        |
| NC106              | M25                  | NC             | _                | _        |
| IRQ00              | L24                  | I              | OV <sub>DD</sub> | _        |
| IRQ01              | K26                  | I              | OV <sub>DD</sub> | _        |
| IRQ02              | K29                  | I              | OV <sub>DD</sub> | _        |
| IRQ03              | N25                  | I              | OV <sub>DD</sub> | _        |
| IRQ04              | L26                  | I              | OV <sub>DD</sub> | _        |
| IRQ05              | L29                  | I              | OV <sub>DD</sub> | _        |
| IRQ06 / TDM_RX_CLK | K27                  | I              | OV <sub>DD</sub> | _        |
| IRQ_OUT_B          | N29                  | 0              | OV <sub>DD</sub> | 2, 3     |
|                    | Voltage Se           | ect            | 1                |          |
| LVDD_VSEL          | M28                  | I              | OV <sub>DD</sub> | 18       |
| BVDD_VSEL0         | M29                  | I              | OV <sub>DD</sub> | 18       |
| BVDD_VSEL1         | M27                  | I              | OV <sub>DD</sub> | 18       |
| CVDD_VSEL0         | L28                  | I              | OV <sub>DD</sub> | 18       |
| CVDD_VSEL1         | L27                  | I              | OV <sub>DD</sub> | 18       |
|                    | 1588                 | l .            | <u> </u>         |          |
| TSEC_1588_CLK_IN   | AG21                 | I              | LV <sub>DD</sub> | _        |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

Table 1. P1011 Pinout Listing (continued)

| Signal                            | Package Pin Number      | Pin Type         | Power Supply     | Note |
|-----------------------------------|-------------------------|------------------|------------------|------|
| TSEC_1588_TRIG_IN1                | AH20                    | I                | LV <sub>DD</sub> | _    |
| TSEC_1588_TRIG_IN2                | AG20                    | I                | LV <sub>DD</sub> | _    |
| TSEC_1588_ALARM_OUT1              | AE20                    | 0                | LV <sub>DD</sub> | 4, 6 |
| TSEC_1588_ALARM_OUT2              | AJ20                    | 0                | LV <sub>DD</sub> | 4, 6 |
| TSEC_1588_CLK_OUT                 | AG22                    | 0                | LV <sub>DD</sub> | 4, 6 |
| TSEC_1588_PULSE_OUT1              | AH21                    | 0                | LV <sub>DD</sub> | 4, 6 |
| TSEC_1588_PULSE_OUT2              | AJ22                    | 0                | LV <sub>DD</sub> | 4, 6 |
|                                   | Ethernet Manageme       | ent Interface    |                  |      |
| EC_MDC                            | AD20                    | 0                | LV <sub>DD</sub> | 4, 6 |
| EC_MDIO                           | AJ21                    | I/O              | LV <sub>DD</sub> | _    |
|                                   | Gigabit Ethernet Ref    | erence Clock     | •                |      |
| EC_GTX_CLK125                     | AF24                    | I                | LV <sub>DD</sub> | 16   |
|                                   | Enhanced Three Speed Et | hernet Controlle | r 1              |      |
| TSEC1_TXD07/TSEC3_TXD03           | AF22                    | 0                | LV <sub>DD</sub> | 4, 6 |
| TSEC1_TXD06/TSEC3_TXD02           | AD22                    | 0                | LV <sub>DD</sub> | 4, 6 |
| TSEC1_TXD05/TSEC3_TXD01           | AD23                    | 0                | LV <sub>DD</sub> | 4, 6 |
| TSEC1_TXD04/TSEC3_TXD00           | AE21                    | 0                | LV <sub>DD</sub> | 4, 6 |
| TSEC1_TXD03                       | AJ25                    | 0                | LV <sub>DD</sub> | 4, 6 |
| TSEC1_TXD02                       | AH28                    | 0                | LV <sub>DD</sub> | 4, 6 |
| TSEC1_TXD01                       | AE25                    | 0                | LV <sub>DD</sub> | 4, 6 |
| TSEC1_TXD00                       | AD24                    | 0                | LV <sub>DD</sub> | 4, 6 |
| TSEC1_TX_EN                       | AH24                    | 0                | LV <sub>DD</sub> | 22   |
| TSEC1_TX_ER                       | AF23                    | 0                | LV <sub>DD</sub> | 4, 6 |
| TSEC1_TX_CLK/<br>TSEC1_GTX_CLK125 | AJ24                    | I                | LV <sub>DD</sub> | _    |
| TSEC1_GTX_CLK                     | AG25                    | 0                | LV <sub>DD</sub> | _    |
| TSEC1_CRS/TSEC3_RX_DV             | AJ27                    | I/O              | LV <sub>DD</sub> | _    |
| TSEC1_COL/TSEC3_RX_CLK            | AH26                    | I                | LV <sub>DD</sub> | _    |
| TSEC1_RXD07/TSEC3_RXD03           | AG23                    | I                | LV <sub>DD</sub> | _    |
| TSEC1_RXD06/TSEC3_RXD02           | AH22                    | I                | LV <sub>DD</sub> | _    |
| TSEC1_RXD05/TSEC3_RXD01           | AJ23                    | I                | LV <sub>DD</sub> | _    |
| TSEC1_RXD04/TSEC3_RXD00           | AE24                    | I                | LV <sub>DD</sub> | _    |

Table 1. P1011 Pinout Listing (continued)

| Signal        | Package Pin Number  | Pin Type       | Power Supply     | Note |
|---------------|---------------------|----------------|------------------|------|
| TSEC1_RXD03   | AJ28                | I              | LV <sub>DD</sub> | _    |
| TSEC1_RXD02   | AE22                | I              | LV <sub>DD</sub> | _    |
| TSEC1_RXD01   | AD21                | I              | LV <sub>DD</sub> | _    |
| TSEC1_RXD00   | AH25                | I              | LV <sub>DD</sub> | _    |
| TSEC1_RX_DV   | AJ26                | I              | LV <sub>DD</sub> | _    |
| TSEC1_RX_ER   | AH23                | I              | LV <sub>DD</sub> | _    |
| TSEC1_RX_CLK  | AG26                | I              | LV <sub>DD</sub> | _    |
|               | Three Speed Etherne | t Controller 3 |                  |      |
| NC82          | AE26                | NC             | _                | _    |
| NC83          | AF26                | NC             | _                | _    |
| TSEC3_TX_EN   | AB24                | 0              | LV <sub>DD</sub> | 22   |
| TSEC3_GTX_CLK | AB25                | 0              | LV <sub>DD</sub> | _    |
| NC84          | AG29                | NC             | _                | _    |
| NC85          | AA25                | NC             | _                | _    |
| CFG_DRAM_TYPE | AF27                | I              | LV <sub>DD</sub> | _    |
| NC86          | Y24                 | NC             | _                | _    |
| NC87          | AA26                | NC             | _                | _    |
| CFG_IO_PORTS3 | AE29                | I              | LV <sub>DD</sub> | _    |
| NC88          | AA24                | NC             | _                | _    |
| NC89          | AG28                | NC             | _                | _    |
| TSEC3_RX_ER   | AD25                | I/O            | LV <sub>DD</sub> | _    |
| TSEC3_TX_CLK  | AE27                | I              | LV <sub>DD</sub> | _    |
| NC90          | AD27                | NC             | _                | _    |
| NC91          | AB26                | NC             | _                | _    |
| NC92          | AC26                | NC             | _                | _    |
| NC93          | AD26                | NC             | _                | _    |
| NC94          | AB27                | NC             | _                | _    |
| NC95          | AD28                | NC             | _                | _    |
| NC96          | AF29                | NC             | _                | _    |
| NC97          | AF28                | NC             | _                | _    |
| NC98          | AD29                | NC             | _                | _    |
| NC99          | AE28                | NC             | _                | _    |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

Table 1. P1011 Pinout Listing (continued)

| Signal                | Package Pin Number | Pin Type | Power Supply     | Note  |
|-----------------------|--------------------|----------|------------------|-------|
| NC100                 | AC29               | NC       | _                | _     |
|                       | DUART              |          |                  |       |
| UART_SOUT00           | J26                | 0        | OV <sub>DD</sub> | 17    |
| UART_SOUT01           | J25                | I/O      | OV <sub>DD</sub> |       |
| UART_SIN00            | H29                | I        | OV <sub>DD</sub> | _     |
| UART_SIN01            | G24                | I/O      | OV <sub>DD</sub> | _     |
| UART_CTS_B00          | J28                | I        | OV <sub>DD</sub> | _     |
| UART_CTS_B01          | H24                | I/O      | OV <sub>DD</sub> | _     |
| UART_RTS_B00          | J29                | 0        | OV <sub>DD</sub> | 5     |
| UART_RTS_B01          | J24                | 0        | OV <sub>DD</sub> | 5     |
|                       | I2C                |          |                  |       |
| IIC1                  | H28                | I/O      | OV <sub>DD</sub> | 3, 12 |
| IIC1_SCL              | G27                | I/O      | OV <sub>DD</sub> | 3, 12 |
| IIC2_SDA              | H26                | I/O      | OV <sub>DD</sub> | 3, 12 |
| IIC2_SCL              | H25                | I/O      | OV <sub>DD</sub> | 3, 12 |
|                       | eSDHC              |          |                  |       |
| SDHC_DATA00           | G28                | I/O      | CV <sub>DD</sub> | _     |
| SDHC_DATA01           | F27                | I/O      | CV <sub>DD</sub> | _     |
| SDHC_DATA02           | G25                | I/O      | CV <sub>DD</sub> | _     |
| SDHC_DATA03           | G26                | I/O      | CV <sub>DD</sub> | _     |
| SDHC_CMD              | F26                | I/O      | CV <sub>DD</sub> | _     |
| SDHC_CLK              | G29                | 0        | CV <sub>DD</sub> | _     |
|                       | SPI                |          |                  |       |
| SPI_MISO              | F28                | I        | CV <sub>DD</sub> | _     |
| SPI_MOSI              | F25                | I/O      | CV <sub>DD</sub> | _     |
| SPI_CS0_B/SDHC_DATA04 | D28                | I/O      | CV <sub>DD</sub> | _     |
| SPI_CS1_B/SDHC_DATA05 | E26                | I/O      | CV <sub>DD</sub> | _     |
| SPI_CS2_B/SDHC_DATA06 | F29                | I/O      | CV <sub>DD</sub> | _     |
| SPI_CS3_B/SDHC_DATA07 | E29                | I/O      | CV <sub>DD</sub> | _     |
| SPI_CLK               | D29                | 0        | CV <sub>DD</sub> | _     |
|                       | USB                | •        |                  |       |
| USB_NXT               | B26                | I        | CV <sub>DD</sub> | _     |

Table 1. P1011 Pinout Listing (continued)

| Signal                   | Package Pin Number | Pin Type    | Power Supply     | Note |
|--------------------------|--------------------|-------------|------------------|------|
| USB_DIR                  | A28                | I           | CV <sub>DD</sub> | _    |
| USB_STP                  | B29                | 0           | CV <sub>DD</sub> | 25   |
| USB_PWRFAULT             | C29                | I           | CV <sub>DD</sub> | _    |
| USB_CLK                  | D27                | I           | CV <sub>DD</sub> | _    |
| USB_D07                  | C28                | I/O         | CV <sub>DD</sub> | _    |
| USB_D06                  | C25                | I/O         | CV <sub>DD</sub> | _    |
| USB_D05                  | B28                | I/O         | CV <sub>DD</sub> | _    |
| USB_D04                  | B25                | I/O         | CV <sub>DD</sub> | _    |
| USB_D03                  | D26                | I/O         | CV <sub>DD</sub> | _    |
| USB_D02                  | A27                | I/O         | CV <sub>DD</sub> | _    |
| USB_D01                  | A26                | I/O         | CV <sub>DD</sub> | _    |
| USB_D00                  | C26                | I/O         | CV <sub>DD</sub> | _    |
|                          | General-Purpose Ir | nput/Output |                  |      |
| GPIO00/IRQ07/TDM_TX_DATA | R28                | I/O         | OV <sub>DD</sub> | _    |
| GPIO01/IRQ08/TDM_TFS     | R26                | I/O         | OV <sub>DD</sub> | _    |
| GPIO02/IRQ09/TDM_TX_CLK  | P29                | I/O         | OV <sub>DD</sub> | _    |
| GPIO03/IRQ10/TDM_RFS     | N24                | I/O         | OV <sub>DD</sub> | _    |
| GPIO04/IRQ11/TDM_RX_DATA | U29                | I/O         | OV <sub>DD</sub> | _    |
| GPIO05                   | R24                | I/O         | OV <sub>DD</sub> | _    |
| GPIO06                   | R29                | I/O         | OV <sub>DD</sub> | _    |
| GPIO07                   | R25                | I/O         | OV <sub>DD</sub> | _    |
| GPIO08/SDHC_CD           | F22                | I/O         | BV <sub>DD</sub> | _    |
| GPIO09/SDHC_WP           | A24                | I/O         | BV <sub>DD</sub> | _    |
| GPIO10/USB_PCTL0         | A25                | I/O         | BV <sub>DD</sub> | _    |
| GPIO11/USB_PCTL1         | D24                | I/O         | BV <sub>DD</sub> | _    |
| GPIO12                   | F23                | I/O         | BV <sub>DD</sub> | _    |
| GPIO13                   | E23                | I/O         | BV <sub>DD</sub> | _    |
| GPIO14                   | F24                | I/O         | BV <sub>DD</sub> | _    |
| GPIO15                   | E24                | I/O         | BV <sub>DD</sub> | _    |
|                          | System Cor         | ntrol       | •                |      |
| HRESET_B                 | W25                | I           | OV <sub>DD</sub> | _    |
| HRESET_REQ_B             | U24                | 0           | OV <sub>DD</sub> | 13   |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

Table 1. P1011 Pinout Listing (continued)

| Signal                                 | Package Pin Number | Pin Type | Power Supply     | Note  |
|----------------------------------------|--------------------|----------|------------------|-------|
| SRESET_B                               | W24                | I        | OV <sub>DD</sub> | _     |
| CKSTP_IN0_B                            | AA29               | I        | OV <sub>DD</sub> | 2     |
| CKSTP_IN1_B                            | AB29               | Ţ        | OV <sub>DD</sub> | 2     |
| CKSTP_OUT0_B                           | V25                | 0        | OV <sub>DD</sub> | 2, 3  |
| CKSTP_OUT1_B                           | Y27                | 0        | OV <sub>DD</sub> | 2, 3  |
|                                        | Debug              |          |                  |       |
| TRIG_IN                                | AB28               | I        | OV <sub>DD</sub> | _     |
| TRIG_OUT                               | U28                | 0        | OV <sub>DD</sub> | 6, 13 |
| READY_P1                               | W26                | 0        | OV <sub>DD</sub> | 6     |
| MSRCID00/LB_MSRCID00/<br>PLL_PER_OUT00 | P28                | I/O      | OV <sub>DD</sub> | _     |
| MSRCID01/LB_MSRCID01/<br>PLL_PER_OUT01 | R27                | I/O      | OV <sub>DD</sub> | 13    |
| MSRCID02/LB_MSRCID02/<br>PLL_PER_OUT02 | P27                | I/O      | OV <sub>DD</sub> | 13    |
| MSRCID03/LB_MSRCID03/<br>PLL_PER_OUT03 | P26                | I/O      | OV <sub>DD</sub> | 13    |
| MSRCID04/LB_MSRCID04/<br>PLL_UP_DN     | N26                | I/O      | OV <sub>DD</sub> | 17    |
| MDVAL/LB_MDVAL/<br>PLL_PER_VALID       | M24                | I/O      | OV <sub>DD</sub> | 13    |
|                                        | Clocks             |          |                  |       |
| CLK_OUT                                | T24                | 0        | OV <sub>DD</sub> | 8     |
| RTC                                    | K24                | I        | OV <sub>DD</sub> | _     |
| DDRCLK                                 | AC9                | I        | OV <sub>DD</sub> | 15    |
| SYSCLK                                 | W29                | I        | OV <sub>DD</sub> | _     |
|                                        | DFT                |          |                  |       |
| SCAN_MODE_B                            | W27                | I        | OV <sub>DD</sub> | 13    |
| TEST_SEL_B                             | AA28               | I        | OV <sub>DD</sub> | 25    |
|                                        | JTAG               | •        |                  |       |
| TCK                                    | V29                | I        | OV <sub>DD</sub> | _     |
| TDI                                    | T25                | I        | OV <sub>DD</sub> | 9     |
| TDO                                    | V28                | 0        | OV <sub>DD</sub> | 8     |
| TMS                                    | U26                | I        | OV <sub>DD</sub> | 9     |

Table 1. P1011 Pinout Listing (continued)

| Signal                  | Package Pin Number | Pin Type                  | Power Supply     | Note   |
|-------------------------|--------------------|---------------------------|------------------|--------|
| TRST_B                  | V26                | I                         | OV <sub>DD</sub> | 9      |
|                         | Power Manag        | jement                    |                  |        |
| ASLEEP                  | U25                | 0                         | $OV_DD$          | 13     |
| NC1                     | G6                 | NC                        | _                | _      |
| NC2                     | Y14                | NC                        | _                | _      |
| NC3                     | Y15                | NC                        | _                | _      |
| NC4                     | Y16                | NC                        | _                | _      |
| NC5                     | AE10               | NC                        | _                | _      |
| NC6                     | AF10               | NC                        | _                | _      |
| NC9                     | E14                | NC                        | _                | _      |
| NC10                    | E13                | NC                        | _                | _      |
| NC15                    | W6                 | NC                        | _                | _      |
|                         | Power and Groun    | nd Signals                | •                |        |
| GND                     | AH10               | _                         | _                | _      |
| GND                     | AJ10               | _                         | _                | _      |
| GND                     | AD10               | _                         | _                | _      |
| THERM1                  | E16                | Internal Diode<br>Anode   | _                | 26     |
| THERM0                  | E15                | Internal Diode<br>Cathode | _                | 26     |
| AGND_SRDS               | AD15               | _                         | _                | _      |
| AV <sub>DD</sub> _CORE0 | F16                | _                         | _                | 11, 21 |
| NC117                   | F15                | NC                        | _                |        |
| AV <sub>DD</sub> DDR    | Y10                | _                         | _                | 11     |
| NC102                   | F14                | NC                        | _                | _      |
| AV <sub>DD</sub> _PLAT  | V24                | _                         | _                | 11     |
| AV <sub>DD</sub> _SRDS  | AD14               | _                         | _                | 11     |
| BV <sub>DD</sub>        | B24                | _                         | _                | _      |
| $BV_DD$                 | C12                | _                         | _                | _      |
| $BV_DD$                 | C14                | _                         | _                | _      |
| BV <sub>DD</sub>        | C16                | _                         | _                | _      |
| $BV_DD$                 | C22                | _                         | _                | _      |
| BV <sub>DD</sub>        | D18                | _                         | _                | _      |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

Table 1. P1011 Pinout Listing (continued)

| Signal           | Package Pin Number | Pin Type | Power Supply | Note |
|------------------|--------------------|----------|--------------|------|
| BV <sub>DD</sub> | G20                | _        | _            | _    |
| CV <sub>DD</sub> | C27                | _        | _            | _    |
| CV <sub>DD</sub> | E25                | _        | _            | _    |
| CV <sub>DD</sub> | E27                | _        | _            | _    |
| GV <sub>DD</sub> | A2                 | _        | _            | _    |
| GV <sub>DD</sub> | B8                 | _        | _            | _    |
| GV <sub>DD</sub> | B11                | _        | _            | _    |
| GV <sub>DD</sub> | C7                 | _        | _            | _    |
| GV <sub>DD</sub> | C9                 | _        | _            | _    |
| GV <sub>DD</sub> | D3                 | _        | _            | _    |
| GV <sub>DD</sub> | E7                 | _        | _            | _    |
| GV <sub>DD</sub> | F9                 | _        | _            | _    |
| GV <sub>DD</sub> | G10                | _        | _            | _    |
| GV <sub>DD</sub> | H2                 | _        | _            | _    |
| GV <sub>DD</sub> | K3                 | _        | _            | _    |
| GV <sub>DD</sub> | K7                 | _        | _            | _    |
| GV <sub>DD</sub> | L2                 | _        | _            | _    |
| GV <sub>DD</sub> | L3                 | _        | _            | _    |
| GV <sub>DD</sub> | L4                 | _        | _            | _    |
| GV <sub>DD</sub> | N3                 | _        | _            | _    |
| GV <sub>DD</sub> | N6                 | _        | _            | _    |
| GV <sub>DD</sub> | P4                 | _        | _            | _    |
| GV <sub>DD</sub> | R2                 | _        | _            | _    |
| GV <sub>DD</sub> | U3                 | _        | _            | _    |
| GV <sub>DD</sub> | V5                 | _        | _            | _    |
| GV <sub>DD</sub> | W3                 | _        | _            | _    |
| GV <sub>DD</sub> | Y2                 | _        | _            | _    |
| GV <sub>DD</sub> | AA2                | _        | _            | _    |
| GV <sub>DD</sub> | AA3                | _        | _            | _    |
| GV <sub>DD</sub> | AA5                | _        | _            | _    |
| GV <sub>DD</sub> | AA7                | _        | _            | _    |
| GV <sub>DD</sub> | AB6                | _        | _            | _    |
| GV <sub>DD</sub> | AD5                | _        | _            | _    |

Table 1. P1011 Pinout Listing (continued)

| Signal                 | Package Pin Number | Pin Type | Power Supply | Note |
|------------------------|--------------------|----------|--------------|------|
| GV <sub>DD</sub>       | AD9                | _        | _            | _    |
| GV <sub>DD</sub>       | AE3                | _        | _            | _    |
| GV <sub>DD</sub>       | AF4                | _        | _            | _    |
| GV <sub>DD</sub>       | AG6                | _        | _            | _    |
| GV <sub>DD</sub>       | AG8                | _        | _            | _    |
| GV <sub>DD</sub>       | AJ2                | _        | _            | _    |
| LV <sub>DD</sub>       | Y23                | _        | _            | _    |
| LV <sub>DD</sub>       | AC21               | _        | _            | _    |
| LV <sub>DD</sub>       | AC25               | _        | _            | _    |
| LV <sub>DD</sub>       | AC27               | _        | _            | _    |
| LV <sub>DD</sub>       | AE23               | _        | _            | _    |
| LV <sub>DD</sub>       | AF21               | _        | _            | _    |
| LV <sub>DD</sub>       | AF25               | _        | _            | _    |
| LV <sub>DD</sub>       | AH27               | _        | _            | _    |
| LV <sub>DD</sub>       | AH29               | _        | _            | _    |
| SV <sub>DD</sub> _SRDS | AG16               | _        | _            | _    |
| SV <sub>DD</sub> _SRDS | AH13               | _        | _            | _    |
| SV <sub>DD</sub> _SRDS | AH17               | _        | _            | _    |
| SV <sub>DD</sub> _SRDS | AJ11               | _        | _            | _    |
| SV <sub>DD</sub> _SRDS | AJ15               | _        | _            | _    |
| SV <sub>DD</sub> _SRDS | AJ19               | _        | _            | _    |
| SGND_SRDS              | AG12               | _        | _            | _    |
| SGND_SRDS              | AG13               | _        | _            | _    |
| SGND_SRDS              | AG14               | _        | _            | _    |
| SGND_SRDS              | AG17               | _        | _            | _    |
| SGND_SRDS              | AG18               | _        | _            | _    |
| SGND_SRDS              | AG19               | _        | _            | _    |
| SGND_SRDS              | AH11               | _        | _            | _    |
| SGND_SRDS              | AH15               | _        | _            | _    |
| SGND_SRDS              | AH19               | _        | _            | _    |
| SGND_SRDS              | AJ13               | _        | _            | _    |
| SGND_SRDS              | AJ17               | _        | _            | _    |
| XV <sub>DD</sub> _SRDS | AD13               | _        | _            | _    |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

Table 1. P1011 Pinout Listing (continued)

| Signal                 | Package Pin Number | Pin Type | Power Supply | Note |
|------------------------|--------------------|----------|--------------|------|
| XV <sub>DD</sub> _SRDS | AD17               | _        | _            | _    |
| XV <sub>DD</sub> _SRDS | AE11               | _        | _            | _    |
| XV <sub>DD</sub> _SRDS | AE19               | _        | _            | _    |
| XV <sub>DD</sub> _SRDS | AF14               | _        | _            | _    |
| XV <sub>DD</sub> _SRDS | AF16               | _        | _            | _    |
| XGND_SRDS              | AD11               | _        | _            | _    |
| XGND_SRDS              | AD19               | _        | _            | _    |
| XGND_SRDS              | AE14               | _        | _            | _    |
| XGND_SRDS              | AE16               | _        | _            | _    |
| XGND_SRDS              | AF11               | _        | _            | _    |
| XGND_SRDS              | AF12               | _        | _            | _    |
| XGND_SRDS              | AF18               | _        | _            | _    |
| XGND_SRDS              | AG10               | _        | _            | _    |
| MVREF                  | R6                 | _        | _            | _    |
| OV <sub>DD</sub>       | K23                | _        | _            | _    |
| OV <sub>DD</sub>       | L25                | _        | _            | _    |
| OV <sub>DD</sub>       | N27                | _        | _            | _    |
| OV <sub>DD</sub>       | P25                | _        | _            | _    |
| OV <sub>DD</sub>       | U27                | _        | _            | _    |
| OV <sub>DD</sub>       | Y26                | _        | _            | _    |
| NC103                  | F13                | NC       | _            | _    |
| NC104                  | P6                 | NC       | _            | _    |
| NC110                  | K10                | NC       | _            | _    |
| NC111                  | K11                | NC       | _            | _    |
| NC112                  | K12                | NC       | _            | _    |
| NC113                  | K13                | NC       | _            | _    |
| NC114                  | K14                | NC       | _            | _    |
| NC115                  | L10                | NC       | _            | _    |
| NC116                  | M10                | NC       | _            | _    |
| V <sub>DDC</sub>       | K15                | _        | _            | _    |
| V <sub>DDC</sub>       | K17                | _        | _            | _    |
| V <sub>DDC</sub>       | K19                | _        | _            | _    |
| V <sub>DDC</sub>       | K16                | _        | _            | _    |

Table 1. P1011 Pinout Listing (continued)

| Signal           | Package Pin Number | Pin Type | Power Supply | Note |
|------------------|--------------------|----------|--------------|------|
| V <sub>DDC</sub> | L20                | _        | _            | _    |
| V <sub>DDC</sub> | K18                | _        | _            | _    |
| V <sub>DDC</sub> | K20                | _        | _            | _    |
| V <sub>DDC</sub> | N10                | _        | _            | _    |
| V <sub>DDC</sub> | N20                | _        | _            | _    |
| V <sub>DDC</sub> | M20                | _        | _            | _    |
| V <sub>DDC</sub> | R10                | _        | _            | _    |
| V <sub>DDC</sub> | R20                | _        | _            | _    |
| V <sub>DDC</sub> | P10                | _        | _            | _    |
| V <sub>DDC</sub> | P20                | _        | _            | _    |
| V <sub>DDC</sub> | U10                | _        | _            | _    |
| V <sub>DDC</sub> | U20                | _        | _            | _    |
| V <sub>DDC</sub> | T10                | _        | _            | _    |
| V <sub>DDC</sub> | T20                | _        | _            | _    |
| V <sub>DDC</sub> | W10                | _        | _            | _    |
| V <sub>DDC</sub> | V10                | _        | _            | _    |
| V <sub>DDC</sub> | V20                | _        | _            | _    |
| V <sub>DDC</sub> | W20                | _        | _            | _    |
| V <sub>DDC</sub> | Y11                | _        | _            | _    |
| V <sub>DDC</sub> | Y19                | _        | _            | _    |
| GND              | A1                 | _        | _            | _    |
| GND              | A29                | _        | _            | _    |
| GND              | B5                 | _        | _            | _    |
| GND              | B14                | _        | _            | _    |
| GND              | B27                | _        | _            | _    |
| GND              | C6                 | _        | _            | _    |
| GND              | C8                 | _        | _            | _    |
| GND              | C11                | _        | _            | _    |
| GND              | C18                | _        | _            | _    |
| GND              | C24                | _        | _            | _    |
| GND              | D16                | _        | _            | _    |
| GND              | D22                | _        | _            | _    |
| GND              | D25                | _        | _            | _    |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

Table 1. P1011 Pinout Listing (continued)

| Signal | Package Pin Number | Pin Type | Power Supply | Note |
|--------|--------------------|----------|--------------|------|
| GND    | E3                 | _        | _            | _    |
| GND    | E28                | _        | _            | _    |
| GND    | F7                 | _        | _            | _    |
| GND    | G5                 | _        | _            | _    |
| GND    | G9                 | _        | _            | _    |
| GND    | G21                | _        | _            | _    |
| GND    | H3                 | _        | _            | _    |
| GND    | H27                | _        | _            | _    |
| GND    | J7                 | _        | _            | _    |
| GND    | J23                | _        | _            | _    |
| GND    | K4                 | _        | _            | _    |
| GND    | F17                | _        | _            | _    |
| GND    | L12                | _        | _            | _    |
| GND    | L14                | _        | _            | _    |
| GND    | L16                | _        | _            | _    |
| GND    | L18                | _        | _            | _    |
| GND    | M11                | _        | _            | _    |
| GND    | K25                | _        | _            | _    |
| GND    | L1                 | _        | _            | _    |
| GND    | L11                | _        | _            | _    |
| GND    | L13                | _        | _            | _    |
| GND    | L15                | _        | _            | _    |
| GND    | L17                | _        | _            | _    |
| GND    | L19                | _        | _            | _    |
| GND    | M3                 | _        | _            | _    |
| GND    | M4                 | _        | _            | _    |
| GND    | M6                 | _        | _            | _    |
| GND    | M19                | _        | _            | _    |
| GND    | M12                | _        | _            | _    |
| GND    | M13                | _        | _            | _    |
| GND    | M14                | _        | _            | _    |
| GND    | M15                | _        | _            | _    |
| GND    | M16                | _        | _            | _    |

Table 1. P1011 Pinout Listing (continued)

| Signal | Package Pin Number | Pin Type | Power Supply | Note |
|--------|--------------------|----------|--------------|------|
| GND    | M17                | _        | _            | _    |
| GND    | M18                | _        | _            | _    |
| GND    | P11                | _        | _            | _    |
| GND    | M26                | _        | _            | _    |
| GND    | N2                 | _        | _            | _    |
| GND    | N11                | _        | _            | _    |
| GND    | N12                | _        | _            | _    |
| GND    | N13                | _        | _            | _    |
| GND    | N14                | _        | _            | _    |
| GND    | N15                | _        | _            | _    |
| GND    | N16                | _        | _            | _    |
| GND    | N17                | _        | _            | _    |
| GND    | N18                | _        | _            | _    |
| GND    | N19                | _        | _            | _    |
| GND    | N28                | _        | _            | _    |
| GND    | P5                 | _        | _            | _    |
| GND    | P19                | _        | _            | _    |
| GND    | P12                | _        | _            | _    |
| GND    | P13                | _        | _            | _    |
| GND    | P14                | _        | _            | _    |
| GND    | P15                | _        | _            | _    |
| GND    | P16                | _        | _            | _    |
| GND    | P17                | _        | _            | _    |
| GND    | P18                | _        | _            | _    |
| GND    | T11                | _        | _            | _    |
| GND    | P24                | _        | _            | _    |
| GND    | R3                 | _        | _            | _    |
| GND    | R11                | _        | _            | _    |
| GND    | R12                | _        | _            | _    |
| GND    | R13                | _        | _            | _    |
| GND    | R14                | _        | _            | _    |
| GND    | R15                | _        | _            | _    |
| GND    | R16                | _        | _            | _    |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

Table 1. P1011 Pinout Listing (continued)

| Signal | Package Pin Number | Pin Type | Power Supply | Note |
|--------|--------------------|----------|--------------|------|
| GND    | R17                | _        | _            | _    |
| GND    | R18                | _        | _            | _    |
| GND    | R19                | _        | _            | _    |
| GND    | T6                 | _        | _            | _    |
| GND    | T19                | _        | _            | _    |
| GND    | T12                | _        | _            | _    |
| GND    | T13                | _        | _            | _    |
| GND    | T14                | _        | _            | _    |
| GND    | T15                | _        | _            | _    |
| GND    | T16                | _        | _            | _    |
| GND    | T17                | _        | _            | _    |
| GND    | T18                | _        | _            | _    |
| GND    | V11                | _        | _            | _    |
| GND    | T27                | _        | _            | _    |
| GND    | U11                | _        | _            | _    |
| GND    | U12                | _        | _            | _    |
| GND    | U13                | _        | _            | _    |
| GND    | U14                | _        | _            | _    |
| GND    | U15                | _        | _            | _    |
| GND    | U16                | _        | _            | _    |
| GND    | U17                | _        | _            | _    |
| GND    | U18                | _        | _            | _    |
| GND    | U19                | _        | _            | _    |
| GND    | V4                 | _        | _            | _    |
| GND    | V19                | _        | _            | _    |
| GND    | V12                | _        | _            | _    |
| GND    | V13                | _        | _            | _    |
| GND    | V14                | _        | _            | _    |
| GND    | V15                | _        | _            | _    |
| GND    | V16                | _        | _            | _    |
| GND    | V17                | _        | _            | _    |
| GND    | V18                | _        | _            | _    |
| GND    | W12                | _        | _            | _    |

Table 1. P1011 Pinout Listing (continued)

| Signal           | Package Pin Number | Pin Type | Power Supply | Note |
|------------------|--------------------|----------|--------------|------|
| GND              | V27                | _        | _            | _    |
| GND              | W2                 | _        | _            | _    |
| GND              | W4                 | _        | _            | _    |
| GND              | W11                | _        | _            | _    |
| GND              | W13                | _        | _            | _    |
| GND              | W14                | _        | _            | _    |
| GND              | W15                | _        | _            | _    |
| GND              | W16                | _        | _            | _    |
| GND              | W17                | _        | _            | _    |
| GND              | W19                | _        | _            | _    |
| GND              | Y3                 | _        | _            | _    |
| GND              | Y6                 | _        | _            | _    |
| GND              | Y7                 | _        | _            | _    |
| GND              | W18                | _        | _            | _    |
| V <sub>DDC</sub> | Y12                | _        | _            | _    |
| GND              | Y13                | _        | _            | _    |
| GND              | Y17                | _        | _            | _    |
| V <sub>DDC</sub> | Y18                | _        | _            | _    |
| V <sub>DDC</sub> | Y20                | _        | _            | _    |
| GND              | Y25                | _        | _            | _    |
| GND              | AA6                | _        | _            | _    |
| GND              | AA23               | _        | _            | _    |
| GND              | AC3                | _        | _            | _    |
| GND              | AC10               | _        | _            | _    |
| GND              | AC20               | _        | _            | _    |
| GND              | AC24               | _        | _            | _    |
| GND              | AC28               | _        | _            | _    |
| GND              | AD3                | _        | _            | _    |
| GND              | AD6                | _        | _            | _    |
| GND              | AE9                | _        | _            | _    |
| GND              | AF20               | _        | _            | _    |
| GND              | AG3                | _        | _            | _    |
| GND              | AG5                | _        | _            | _    |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

Table 1. P1011 Pinout Listing (continued)

| Signal | Package Pin Number | Pin Type | Power Supply | Note |
|--------|--------------------|----------|--------------|------|
| GND    | AG7                | _        | _            | _    |
| GND    | AG24               | _        | _            | _    |
| GND    | AG27               | _        | _            | _    |
| GND    | AJ1                | _        | _            | _    |
| GND    | AJ29               | _        | _            | _    |

#### Note:

- 1. All multiplexed signals are listed only once and do not re-occur.
- 2. Recommend that a weak pull-up resistor (2–10 K $\Omega$ ) be placed on this pin to OVDD.
- 3. This pin is an open drain signal.
- 4. This pin is a reset configuration pin. It has a weak internal pull-up, P-FET, which is enabled only when the processor is in the reset state. This pull-up is designed such that it can be overpowered by an external 4.7-kΩ pull-down resistor. However, if the signal is intended to be high after reset, and if there is any device on the net which might pull down the value of the net at reset, a pull-up or active driver is needed.
- 5. The value of LALE, LGPL2, and LBCTL at reset sets the e500 core clock to CCB Clock PLL ratio. These pins require 4.7-kΩ pull-up or pull-down resistors. See *P1020 QorIQ Integrated Processor Reference Manual* for clock ratio settings.
- 6. Functionally, this pin is an output, but structurally it is an I/O because it either samples configuration input during reset or because it has other manufacturing test functions. This pin is described as an I/O for boundary scan.
- If this pin is configured for local bus controller usage, it is recommended that a weak pull-up resistor (2–10 KΩ) be placed on this pin to BVDD, ensuring that there is no random chip select assertion due to possible noise or other factors.
- This output is actively driven during reset rather than being three-stated during reset.
- 9. These JTAG pins have weak internal pull-up P-FETs that are always enabled.
- 10.Do not connect.
- 11. Independent supplies derived from board VDD.
- 12. Recommend that a pull-up resistor ( $\sim$ 1 k $\Omega$ ) be placed on this pin to OVDD.
- 13. These <u>pins must NOT</u> be pulled down by a resistor or the component they are connected to during power-on reset: LA28, LA17, HRESET\_REQ, MSRCID[1:3], MDVAL, ASLEEP, DMA1\_DDONE\_B00, SCAN\_MODE\_B, TRIG\_OUT.
- 14.For DDR2 MDIC[0] is grounded through an  $18.2-\Omega$  (full-strength mode) or  $36.4-\Omega$  (half-strength mode) precision 1% resistor and Dn\_MDIC[1] is connected to GVDD through an  $18.2-\Omega$  (full-strength mode) or  $36.4-\Omega$  (half-strength mode) precision 1% resistor. These pins are used for automatic calibration of the DDR IOs. The calibration resistor value for DDR3 should be  $20-\Omega$ (full-strength mode) or  $40-\Omega$  (half-strength mode).

#### Table 1. P1011 Pinout Listing (continued)

| Signal | Package Pin Number | Pin Type | Power Supply | Note |
|--------|--------------------|----------|--------------|------|
|--------|--------------------|----------|--------------|------|

- 15. DDRCLK input is only required when the P1011DDR controller is running in asynchronous mode. When the DDR controller is configured to run in synchronous mode via POR setting cfg\_ddr\_pll[0:2] = 111, the DDRCLK input is not required. It is recommended that users tie it off to GND when DDR controller is running in synchronous mode. See the "Clock Signals" section and the "DDR Complex Clock PLL Ratio" table in the "DDR PLL Ratio" section of the P1020QorlQ Integrated Host Processor Family Reference Manual, for a more detailed description of DDR controller operation in asynchronous and synchronous modes.
- 16.EC\_GTX\_CLK125 is a 125-MHz input clock shared among all eTSEC ports in the following modes: RGMII. If none of the eTSEC ports is operating in these modes, the EC\_GTX\_CLK125 input can be tied off to GND.
- 17. These POR configuration inputs may be used in the future to control functionality. It is advised that boards are built with the ability to pull-down these pins. LA[20:22], UART\_SOUT[0], and MSRCID[4] are reserved for future reset configuration.
- 18. Incorrect settings can lead to irreversible device damage.
- 19. The value of LAD[0:15] during reset sets the upper 16 bits of the GPPORCR.
- 20. The value of LA27 during reset is used to determine CPU boot configuration. See the "CPU Boot POR Configuration," section in the applicable device reference manual.
- 21.It must be the same as V<sub>DD</sub>\_Core.
- 22. When eTSEC1 and eTSEC3 are used as parallel interfaces, pins TSEC1\_TX\_EN and TSEC3\_TX\_EN requires an external 4.7-k\_ pull-down resistor to prevent PHY from seeing a valid Transmit Enable before it is actively driven. However, because of the pull-down resistor on TSEC3\_TX\_EN cause the eSDHC card-detect (cfg\_sdhc\_cd\_pol\_sel) to be inverted, the inversion should be overridden from the SDHCDCR [CD\_INV] debug control register.
- 23.SD\_IMP\_CAL\_RX should be grounded through an 200- $\Omega$  precision 1% resistor and SD\_IMP\_CAL\_TX is grounded through an 100- $\Omega$  precision 1% resistor.
- 24. For systems which boot from Local Bus (GPCM)-controlled NOR flash or (FCM)-controlled NAND flash, a pull-up on LGPL4 is required.
- 25. Refer to AN4259 for the correct settings.

32

26. These pins may be connected to a temperature diode monitoring device such as the On Semiconductor, NCT1008™. If a temperature diode monitoring device is not connected, these pins may be connected to test point or left as a no connect.

# 2 Electrical Characteristics

This section provides the AC and DC electrical specifications. The processor is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.

## 2.1 Overall DC Electrical Characteristics

This section covers the ratings, conditions, and other characteristics.

## 2.1.1 Absolute Maximum Ratings

This table provides the absolute maximum ratings.

Table 2. Absolute Maximum Ratings<sup>1</sup>

| Characteristic                                                                              | Symbol                                                                    | Max Value                                    | Unit | Note |
|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------|------|------|
| Core 0 and platform supply voltage                                                          | V <sub>DDC</sub>                                                          | -0.3 to 1.05                                 | V    | _    |
| PLL supply voltage                                                                          | AV <sub>DD</sub> CORE0                                                    | -0.3 to 1.05                                 | V    | 8    |
|                                                                                             | AV <sub>DD</sub> _DDR<br>AV <sub>DD</sub> _PLAT<br>AV <sub>DD</sub> _SRDS |                                              |      |      |
| Core power supply for SerDes transceivers                                                   | SV <sub>DD</sub> _SRDS                                                    | -0.3 to 1.05                                 | V    | _    |
| Pad power supply for SerDes transceivers                                                    | XV <sub>DD</sub> _SRDS                                                    | -0.3 to 1.05                                 | V    | _    |
| DDR2/3 DRAM I/O voltage                                                                     | GV <sub>DD</sub>                                                          | -0.3 to 1.98                                 | V    | _    |
| Three-speed Ethernet I/O, MII management voltage (eTSEC)                                    | LV <sub>DD</sub>                                                          | -0.3 to 3.63<br>-0.3 to 2.75                 | V    | 1, 4 |
| DUART, system control and power management, I <sup>2</sup> C, GPIOx 8, and JTAG I/O voltage | OV <sub>DD</sub>                                                          | -0.3 to 3.63                                 | V    | _    |
| USB, eSPI, eSDHC                                                                            | CV <sub>DD</sub>                                                          | -0.3 to 3.63<br>-0.3 to 2.75<br>-0.3 to 1.98 | V    | _    |
| Enhanced local bus I/O voltage and GPIOx8 voltage                                           | BV <sub>DD</sub>                                                          | -0.3 to 3.63<br>-0.3 to 2.75<br>-0.3 to 1.98 | V    | _    |

#### **Electrical Characteristics**

Table 2. Absolute Maximum Ratings<sup>1</sup> (continued)

|                  | Characteristic                                                                                                           | Symbol            | Max Value                           | Unit | Note |
|------------------|--------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------------|------|------|
| Input voltage    | DDR2/DDR3 DRAM signals                                                                                                   | MV <sub>IN</sub>  | -0.3 to (GV <sub>DD</sub> + 0.3)    | V    | 2, 7 |
|                  | DDR2/DDR3 DRAM reference                                                                                                 | MV <sub>REF</sub> | -0.3 to (GV <sub>DD</sub> /2 + 0.3) | V    | _    |
|                  | Three-speed Ethernet signals                                                                                             | LV <sub>IN</sub>  | -0.3 to (LV <sub>DD</sub> + 0.3)    | V    | 3, 7 |
|                  | Enhanced local bus signals                                                                                               | BV <sub>IN</sub>  | -0.3 to (BV <sub>DD</sub> + 0.3)    | _    | 5    |
|                  | DUART, SYSCLK, system control and power management, I <sup>2</sup> C, clocking, I/O voltage select, and JTAG I/O voltage | OV <sub>IN</sub>  | -0.3 to (OV <sub>DD</sub> + 0.3)    | V    | 6, 7 |
|                  | USB, eSPI, eSDHC                                                                                                         | CV <sub>IN</sub>  | -0.3 to (CV <sub>DD</sub> + 0.3)    | V    | 4    |
|                  | SerDes signals                                                                                                           | XV <sub>IN</sub>  | -0.3 to (XV <sub>DD</sub> + 0.3)    | V    | _    |
| Storage temperat | ure range                                                                                                                | T <sub>STG</sub>  | -55 to 150                          | °C   | _    |

#### Notes:

- 1. Functional operating conditions are given in Table 3. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.
- 2. Caution: MVIN must not exceed GVDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 3. Caution: LVIN must not exceed LVDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- Caution: CVIN must not exceed CVDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 5. Caution: BVIN must not exceed BVDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 6. Caution: OVIN must not exceed OVDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 7. (C,X,B,G,L,O)VIN and MV<sub>REF</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 7.
- 8. AV<sub>DD</sub> is measured at the input to the filter (as shown in AN4259) and not at the pin of the device.

## 2.1.2 Recommended Operating Conditions

This table provides the recommended operating conditions for this device. Note that the values in this table are the recommended and tested operating conditions. Proper device operation outside these conditions is not guaranteed.

**Table 3. Recommended Operating Conditions** 

| Characteristic                                           | Symbol                                                                                                                  | Recommended Value | Unit | Notes |
|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------|------|-------|
| Core 0 and platform supply voltage                       | V <sub>DDC</sub>                                                                                                        | 1.0 ± 50 mV       | V    | 1     |
| PLL supply voltage                                       | $\begin{array}{c} {\rm AV_{DD\_}CORE0} \\ {\rm AV_{DD\_}DDR} \\ {\rm AV_{DD\_}PLAT} \\ {\rm AV_{DD\_}SRDS} \end{array}$ | 1.0 ± 50 mV       | V    | _     |
| Core power supply for SerDes transceivers                | SV <sub>DD</sub> SRDS                                                                                                   | 1.0 ± 50 mV       | V    | _     |
| Pad power supply for SerDes transceivers and PCI Express | XV <sub>DD</sub> _SRDS                                                                                                  | 1.0 ± 50 mV       | V    | _     |
| DDR2 DRAM I/O voltage                                    | GV <sub>DD</sub>                                                                                                        | 1.8 V ± 90 mV     | V    | _     |
| DDR3 DRAM I/O voltage                                    | GV <sub>DD</sub>                                                                                                        | 1.5 V ± 75 mV     | _    | _     |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

**Table 3. Recommended Operating Conditions (continued)** 

|                                                                                            | Characteristic                                                                         | Symbol            | Recommended Value                                 | Unit | Notes |
|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------|---------------------------------------------------|------|-------|
| Three-speed Ethernet I/O voltage (eTSEC)                                                   |                                                                                        | $LV_DD$           | 3.3 V ± 165 mV<br>2.5 V ± 125 mV                  | V    | _     |
| DUART, system control and power management, I <sup>2</sup> C, GPIOx8, and JTAG I/O voltage |                                                                                        | OV <sub>DD</sub>  | 3.3 V ± 165 mV                                    | V    | _     |
| Enhanced local bus I/O and GPIOx8 voltage                                                  |                                                                                        | BV <sub>DD</sub>  | 3.3 V ± 165 mV<br>2.5 V ± 125 mV<br>1.8 V ± 90 mV | V    | _     |
| USB, eSPI, eSI                                                                             | DHC                                                                                    | CV <sub>DD</sub>  | 3.3 V ± 165 mV<br>2.5 V ± 125 mV<br>1.8 V ± 90 mV | V    | _     |
| Input voltage                                                                              | DDR2/3 DRAM signals                                                                    | MV <sub>IN</sub>  | GND to GV <sub>DD</sub>                           | V    | _     |
|                                                                                            | DDR2/3 DRAM reference                                                                  | MV <sub>REF</sub> | GND to GV <sub>DD</sub> /2                        | V    | _     |
|                                                                                            | Three-speed Ethernet signals                                                           | LV <sub>IN</sub>  | GND to LV <sub>DD</sub>                           | V    | _     |
|                                                                                            | Enhanced local bus signals                                                             | BV <sub>IN</sub>  | GND to BV <sub>DD</sub>                           | V    | _     |
|                                                                                            | DUART, SYSCLK, system control and power management, I <sup>2</sup> C, and JTAG signals | OV <sub>IN</sub>  | GND to OV <sub>DD</sub>                           | V    | _     |
|                                                                                            | USB, eSPI, eSDHC                                                                       | CVIN              | GND to CV <sub>DD</sub>                           | V    | _     |
| Junction tempe                                                                             | temperature range TA/TJ 0 to 125 Commercial -40 to 125 Industrial                      |                   | °C                                                | 3    |       |

#### Notes:

- 1. Caution: Until  $V_{DD}$  reaches its recommended operating voltage,  $V_{DD}$  may exceed L/C/B/G/OV<sub>DD</sub> by up to 0.7 V. If 0.7 V is exceeded, extra current will be drawn by the device.
- 2. **Caution:** Until V<sub>DD</sub> reaches its recommended operating voltage, if L/C/B/G/OV<sub>DD</sub> exceeds V<sub>DD</sub>, extra current may be drawn by the device.
- 3. Min temp is specified with TA; Max temp is specified with TJ.

#### **Electrical Characteristics**

This figure shows the undershoot and overshoot voltages at the interfaces of the device.



#### Note:

1.  $t_{\text{CLOCK}}$  refers to the clock period associated with the respective interface:

For I<sup>2</sup>C and JTAG,  $t_{CLOCK}$  references SYSCLK. For DDR,  $t_{CLOCK}$  references MCK. For eTSEC,  $t_{CLOCK}$  references EC\_GTX\_CLK125.

For eLBC, t<sub>CLOCK</sub> references LCLK.

Figure 7. Overshoot/Undershoot Voltage for  $BV_{DD}/CV_{DD}/GV_{DD}/LV_{DD}/OV_{DD}$ 

The core voltage must always be provided at nominal 1.0 V (see Table 3 for actual recommended core voltage). Voltage to the processor interface I/Os are provided through separate sets of supply pins and must be provided at the voltages shown in Table 3. The input voltage threshold scales with respect to the associated I/O supply voltage.  $OV_{DD}$  and  $LV_{DD}$  based receivers are simple CMOS I/O circuits and satisfy appropriate LVCMOS type specifications. The SDRAM interface uses a differential receiver referenced the externally supplied MV<sub>REF</sub> signal (nominally set to GV<sub>DD</sub>/2). The DDR DQS receivers cannot be operated in single-ended fashion. The complement signal must be properly driven and cannot be grounded.

#### 2.1.3 **Output Driver Characteristics**

This table provides information on the characteristics of the output driver strengths. The values are preliminary estimates.

**Driver Type** Output Impedance ( $\Omega$ ) Supply Voltage **Notes** 45 Enhanced local bus interface, GPIO[0:7]  $BV_{DD} = 3.3 V$ 45  $BV_{DD} = 2.5 V$ 45  $BV_{DD} = 1.8 V$  $GV_{DD} = 1.8 V$ DDR2 signal (programmable) 18 (full-strength mode) 11 36 (half-strength mode) DDR 3 signal (programmable) 20 (full-strength mode)  $GV_{DD} = 1.5 V$ 1 40 (half-strength mode)

**Table 4. Output Drive Capability** 

| Driver Type                 | Output Impedance (Ω) | Supply Voltage                                                                      | Notes |
|-----------------------------|----------------------|-------------------------------------------------------------------------------------|-------|
| TSEC signals                | 45                   | LV <sub>DD</sub> = 2.5/3.3 V                                                        | _     |
| DUART, system control, JTAG | 45                   | OV <sub>DD</sub> = 3.3 V                                                            | _     |
| I <sup>2</sup> C            | 45                   | OV <sub>DD</sub> = 3.3 V                                                            | _     |
| USB, SPI, eSDHC             | 45                   | $CV_{DD} = 3.3 \text{ V}$<br>$CV_{DD} = 2.5 \text{ V}$<br>$CV_{DD} = 1.8 \text{ V}$ |       |

#### Note:

# 2.2 Power Sequencing

The processor requires that its power rails be applied in a specific sequence in order to ensure proper device operation. These requirements are as follows for power up:

- 1. V<sub>DD</sub>, V<sub>DDC</sub>, AV<sub>DD</sub>, BV<sub>DD</sub>, LV<sub>DD</sub>, CV<sub>DD</sub>, OV<sub>DD</sub>, SV<sub>DD</sub> s<sub>RDS</sub> and, XV<sub>DD</sub> s<sub>RDS</sub>
- 2. GV<sub>DD</sub>

All supplies must be at their stable values within 50 ms.

Items on the same line have no ordering requirement with respect to one another. Items on separate lines must be ordered sequentially such that voltage rails on a previous step must reach 90% of their value before the voltage rails on the current step reach 10% of theirs.

To guarantee MCKE low during power-up, the above sequencing for  $GV_{DD}$  is required. If there is no concern about any of the DDR signals being in an indeterminate state during power-up, the sequencing for  $GV_{DD}$  is not required.

#### NOTE

From a system standpoint, if any of the I/O power supplies ramp prior to the  $V_{DD}$  core supply, the I/Os associated with that I/O supply may drive a logic one or zero during power-up, and extra current may be drawn by the device.

# 2.3 Power Down Requirements

The power-down cycle must complete such that power supply values are below 0.4 V before a new power-up cycle can be started.

# 2.4 RESET Initialization

This section describes the AC electrical specifications for the RESET initialization timing requirements. This table provides the RESET initialization AC timing specifications for the DDR SDRAM component(s).

Table 5. RESET Initialization Timing Specifications

| Parameter/Condition                                               | Min | Max | Unit    | Note |
|-------------------------------------------------------------------|-----|-----|---------|------|
| Required assertion time of HRESET                                 | 25  | _   | μs      | 1, 2 |
| Minimum assertion time of TRESET simultaneous to HRESET assertion | 25  | _   | ns      | 3    |
| Maximum rise/fall time of HRESET                                  | _   | 1   | SYSCLK  | _    |
| Minimum assertion time for SRESET                                 | 3   | _   | SYSCLKs | 4    |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

<sup>1.</sup> The drive strength of the DDR2/3 interface in half-strength mode is at  $T_i = 105$ °C and at  $GV_{DD}$  (min)

**Table 5. RESET Initialization Timing Specifications (continued)** 

| Parameter/Condition                                                                                     | Min | Max | Unit    | Note |
|---------------------------------------------------------------------------------------------------------|-----|-----|---------|------|
| Input setup time for POR configs (other than PLL config) with respect to negation of HRESET             | 4   | _   | SYSCLKs | 4    |
| Input hold time for all POR configs (including PLL config) with respect to negation of HRESET           | 2   | _   | SYSCLKs | 4    |
| Maximum valid-to-high impedance time for actively driven POR configs with respect to negation of HRESET | _   | 5   | SYSCLKs | 4    |

#### Notes:

- 1. There may be some extra current leakage when driving signals high during this time.
- 2. Reset assertion timing requirements for DDR3 DRAMs may differ.
- TRST is an asynchronous level sensitive signal. For guidance on how this requirement can be met, refer to the JTAG signal termination guidelines in AN4259.
- 4. SYSCLK is the primary clock input for the processor.

This table provides the PLL lock times.

Table 6. PLL Lock Times

| Parameter/Condition | Min | Max | Unit | Notes |
|---------------------|-----|-----|------|-------|
| PLL lock times      | _   | 100 | μs   | _     |

# 2.5 Power-on Ramp Rate

This section describes the AC electrical specifications for the power-on ramp rate requirements. Controlling the maximum power-on ramp rate is required to avoid falsely triggering the ESD circuitry. This table provides the power supply ramp rate specifications.

**Table 7. Power Supply Ramp Rate** 

| Parameter                                                                                                                             | Min | Max   | Unit | Notes |
|---------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------|-------|
| Required ramp rate for all voltage supplies (including OVDD/CVDD/GVDD/BVDD/SVDD/LVDD, All VDD supplies, MVREF and all AVDD supplies.) | _   | 36000 | V/s  | 1, 2  |

#### Note:

- 1. Ramp rate is specified as a linear ramp from 10 to 90%. If non-linear (for example, exponential), the maximum rate of change from 200 to 500 mV is the most critical as this range might falsely trigger the ESD circuitry.
- 2. Over full recommended operating temperature range (see Table 3).

# 2.6 Power Characteristics

The core power dissipation for the core complex bus (CCB) versus the core frequency for this family of QorIQ devices is shown in this table.

**Table 8. Core Power Dissipation** 

| Core Frequency<br>(MHz) | Platform<br>Frequency<br>(MHz) | V <sub>DD</sub> (V) | Power Mode | Junction<br>Temperature (°C) | Power (W) | Notes      |
|-------------------------|--------------------------------|---------------------|------------|------------------------------|-----------|------------|
| 533                     | 266                            | 1                   | Typical    | 65                           | 1.37      | 1, 2, 3    |
|                         |                                |                     | Thermal    | 105                          | 2.19      | 1, 4, 5    |
|                         |                                |                     |            | 125                          | 2.42      | 1, 4, 5    |
|                         |                                |                     | Maximum    | 105                          | 2.22      | 1, 5, 6, 7 |
|                         |                                |                     |            | 125                          | 2.45      | 1, 5, 6, 7 |
| 667                     | 333                            | 1                   | Typical    | 65                           | 1.46      | 1, 2, 3    |
|                         |                                |                     | Thermal    | 105                          | 2.29      | 1, 4, 5    |
|                         |                                |                     |            | 125                          | 2.51      | 1, 4, 5    |
|                         |                                |                     | Maximum    | 105                          | 2.33      | 1, 5, 6, 7 |
|                         |                                |                     |            | 125                          | 2.55      | 1, 5, 6, 7 |
| 800                     | 400                            | 1                   | Typical    | 65                           | 1.56      | 1, 2, 3    |
|                         |                                |                     | Thermal    | 105                          | 2.38      | 1, 4, 5    |
|                         |                                |                     |            | 125                          | 2.61      | 1, 4, 5    |
|                         |                                |                     | Maximum    | 105                          | 2.43      | 1, 5, 6, 7 |
|                         |                                |                     |            | 125                          | 2.65      | 1, 5, 6, 7 |

#### Note:

- Combined power of VDD, VDDC, and AVDD\_n with DDR controller/s and all SerDes banks active. Does not include I/O power.
- 2. Typical power assumes Dhrystone running with activity factor of 80% (on all cores) and executing DMA on the platform with 90% activity factor.
- 3. Typical power based on nominal processed device.
- 4. Thermal power assumes Dhrystone running with activity factor of 80% (on all cores) and executing DMA on the platform at 90% activity factor.
- 5. Thermal and maximum power are based on worst case processed device.
- 6. Maximum power assumes Dhrystone running with activity factor at 100% (on all cores) and executing DMA on the platform at 100% activity factor.
- 7. Maximum power provided for power supply design sizing.

# 2.6.1 I/O DC Power Supply Recommendation

This table provides estimated I/O power numbers for each block: DDR, PCIe, eLBC, eTSEC, SGMII, eSDHC, USB, eSPI, DUART,  $1^2$ C, and GPIO.

Table 9. I/O Power Supply Estimated Values

| Interface            | Parameter         | Symbol                     | Typical | Unit | Notes   |
|----------------------|-------------------|----------------------------|---------|------|---------|
| DDR3 75% utilization | 600 MHz data rate | GV <sub>DD</sub> (1.5 V)   | 0.76    | W    | 1, 2    |
|                      | 667 MHz data rate | GV <sub>DD</sub> (1.5 V)   | 0.82    | W    | 1, 2    |
| DDR3 40% utilization | 600 MHz data rate | GV <sub>DD</sub> (1.5 V)   | 0.57    | W    | 1, 2    |
|                      | 667 MHz data rate | GV <sub>DD</sub> (1.5 V)   | 0.63    | W    | 1, 2    |
| PCI Express          | ×1, 2.5 G-baud    | X/SV <sub>DD</sub> (1.0 V) | 0.11    | W    | 1       |
|                      | ×2, 2.5 G-baud    | X/SV <sub>DD</sub> (1.0 V) | 0.15    | W    | 1       |
|                      | ×4, 2.5 G-baud    | X/SV <sub>DD</sub> (1.0 V) | 0.229   | W    | 1       |
| SGMII                | ×1, 1.25G-baud    | X/SV <sub>DD</sub> (1.0 V) | 0.096   | W    | 1       |
| eLBC                 | 16-bit, 83MHz     | BV <sub>DD</sub> (1.8 V)   | 0.017   | W    | 1, 3    |
|                      |                   | BV <sub>DD</sub> (2.5 V)   | 0.03    | W    | 1, 3    |
|                      |                   | BV <sub>DD</sub> (3.3 V)   | 0.047   | W    | 1, 3    |
| eTSEC                | RGMII             | LV <sub>DD</sub> (2.5 V)   | 0.075   | W    | 1, 3, 4 |
|                      |                   | LV <sub>DD</sub> (3.3 V)   | 0.124   | W    | 1, 3, 4 |
| eSDHC                | _                 | CV <sub>DD</sub> (1.8 V)   | 0.005   | W    | 1, 3    |
|                      |                   | CV <sub>DD</sub> (2.5 V)   | 0.009   | W    | 1, 3    |
|                      |                   | CV <sub>DD</sub> (3.3 V)   | 0.014   | W    | 1, 3    |
| USB (per port)       | _                 | CV <sub>DD</sub> (1.8 V)   | 0.004   | W    | 1, 3    |
|                      |                   | CV <sub>DD</sub> (2.5 V)   | 0.008   | W    | 1, 3    |
|                      |                   | CV <sub>DD</sub> (3.3 V)   | 0.012   | W    | 1, 3    |
| eSPI                 | _                 | CV <sub>DD</sub> (1.8 V)   | 0.004   | W    | 1, 3    |
|                      |                   | CV <sub>DD</sub> (2.5 V)   | 0.006   | W    | 1, 3    |
|                      |                   | CV <sub>DD</sub> (3.3 V)   | 0.01    | W    | 1, 3    |
| I <sup>2</sup> C     | _                 | OV <sub>DD</sub> (3.3 V)   | 0.002   | W    | 1, 3    |
| DUART                | _                 | OV <sub>DD</sub> (3.3 V)   | 0.006   | W    | 1, 3    |
| IEEE1588             | _                 | LV <sub>DD</sub> (2.5 V)   | 0.004   | W    | 1, 3    |
|                      |                   | LV <sub>DD</sub> (3.3 V)   | 0.007   | W    | 1, 3    |
| GPIO [0:7]           | ×8                | OV <sub>DD</sub> (3.3 V)   | 0.004   | W    | 1, 3, 5 |

| Table 9. I/O Power | Supply Estimated | Values | (continued) |
|--------------------|------------------|--------|-------------|
|--------------------|------------------|--------|-------------|

| Interface   | Parameter | Symbol                   | Typical | Unit | Notes   |
|-------------|-----------|--------------------------|---------|------|---------|
| GPIO [8:15] | ×8        | BV <sub>DD</sub> (1.8 V) | 0.002   | W    | 1, 3, 5 |
|             |           | BV <sub>DD</sub> (2.5 V) | 0.003   | W    | 1, 3, 5 |
|             |           | BV <sub>DD</sub> (3.3 V) | 0.005   | W    | 1, 3, 5 |

#### Notes:

- 1. The typical values are estimates based on simulations 65 C junction temperature.
- 2. DDR power numbers are based on 2 rank DIMM.
- 3. Assuming 15 pF total capacitance load per pin.
- 4. The current values are per each eTSEC used.
- 5. GPIO x8 support on OVDD and x8 on BVDD rail supply.

# 2.7 Input Clocks

This section discusses the system clock timing, SYSCLK and spread spectrum sources, real time clock timing, eTSEC Gigabit reference clock timing, DDR clock timing, and other input clocks.

# 2.7.1 System Clock Timing

This table provides the system clock (SYSCLK) DC specifications.

#### **Table 10. SYSCLK DC Electrical Characteristics**

At recommended operating conditions with  $OV_{DD} = 3.3 \text{ V} \pm 165 \text{ mV}$ 

| Parameter                                                                  | Symbol          | Min | Typical | Max | Unit | Notes |
|----------------------------------------------------------------------------|-----------------|-----|---------|-----|------|-------|
| Input high voltage                                                         | V <sub>IH</sub> | 2.0 | _       |     | V    | 1     |
| Input low voltage                                                          | V <sub>IL</sub> | _   | _       | 0.8 | V    | 1     |
| Input capacitance                                                          | C <sub>IN</sub> | _   | 7       | 15  | pf   | _     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = V <sub>DD)</sub> | I <sub>IN</sub> | _   | _       | ±50 | μΑ   | 2     |

#### Note:

- 1. The max  $V_{IH}$ , and min  $V_{IL}$  values can be found in Table 3.
- 2. The symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Table 3.

This table provides the system clock (SYSCLK) AC timing specifications.

# **Table 11. SYSCLK AC Timing Specifications**

At recommended operating conditions (see Table 3) with  $OV_{DD} = 3.3 \text{ V} \pm 165 \text{ mV}$ 

| Parameter/Condition                  | Symbol                                | Min | Typical | Max   | Unit | Notes |
|--------------------------------------|---------------------------------------|-----|---------|-------|------|-------|
| SYSCLK frequency                     | f <sub>SYSCLK</sub>                   | 64  | _       | 100   | MHz  | 1     |
| SYSCLK cycle time                    | tsysclk                               | 10  | _       | 15    | ns   | _     |
| SYSCLK duty cycle                    | t <sub>KHK</sub> /t <sub>SYSCLK</sub> | 40  | _       | 60    | %    | 2     |
| SYSCLK slew rate                     | _                                     | 1   | _       | 4     | V/ns | 3     |
| SYSCLK peak period jitter            | _                                     | _   | _       | ± 150 | ps   | _     |
| SYSCLK jitter phase noise at – 56dBc | _                                     | _   | _       | 500   | KHz  | 4     |

## P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

## Table 11. SYSCLK AC Timing Specifications (continued)

At recommended operating conditions (see Table 3) with  $OV_{DD}$  = 3.3 V  $\pm$  165 mV

| Parameter/Condition                             | Symbol          | Min | Typical | Max | Unit | Notes |
|-------------------------------------------------|-----------------|-----|---------|-----|------|-------|
| AC Input Swing Limits at 3.3 V OV <sub>DD</sub> | $\Delta V_{AC}$ | 1.9 | _       | _   | V    | _     |

#### Notes:

- Caution: The CCB\_clk to SYSCLK ratio and e500 core to CCB\_clk ratio settings must be chosen such that the resulting SYSCLK frequency, e500 core frequency, and CCB\_clk frequency do not exceed their respective maximum or minimum operating frequencies. Refer to for ratio settings.
- 2. Measured at the rising edge and/or the falling edge at OV<sub>DD</sub>/2.
- 3. Slew rate as measured from  $\pm 0.3 \Delta V_{AC}$  at center of peak to peak voltage at clock input.
- 4. Phase noise is calculated as FFT of TIE jitter.

# 2.7.2 SYSCLK and Spread Spectrum Sources

Spread spectrum clock sources are an increasingly popular way to control electromagnetic interference emissions (EMI) by spreading the emitted noise to a wider spectrum and reducing the peak noise magnitude in order to meet industry and government requirements. These clock sources intentionally add long-term jitter in order to diffuse the EMI spectral content. The jitter specification given in Table 12 considers short-term (cycle-to-cycle) jitter only and the clock generator's cycle-to-cycle output jitter should meet the processor's input cycle-to-cycle jitter requirement. Frequency modulation and spread are separate concerns, and the P1011 is compatible with spread spectrum sources if the recommendations listed in this table are observed.

## **Table 12. Spread Spectrum Clock Source Recommendations**

At recommended operating conditions. See Table 3.

| Parameter            | Min | Max | Unit | Notes |
|----------------------|-----|-----|------|-------|
| Frequency modulation | _   | 60  | kHz  | _     |
| Frequency spread     | _   | 1.0 | %    | 1, 2  |

#### Note:

- 1. SYSCLK frequencies resulting from frequency spreading, and the resulting core and VCO frequencies, must meet the minimum and maximum specifications given in Table 11.
- 2. Maximum spread spectrum frequency may not result in exceeding any maximum operating frequency of the device.

#### CAUTION

The processor's minimum and maximum SYSCLK, DDRCLK, core, and VCO frequencies must not be exceeded regardless of the type of clock source. Therefore, systems in which the processor is operated at its maximum rated e500 core/DDR memory frequency should avoid violating the stated limits by using down-spreading only.

# 2.7.3 Real Time Clock Timing

The real time clock timing (RTC) input is sampled by the platform clock (CCB clock). The output of the sampling latch is then used as an input to the counters of the PIC and the TimeBase unit of the e500. There is no jitter specification. The minimum pulse width of the RTC signal should be greater than  $2\times$  the period of the CCB clock. That is, minimum clock high time is  $2\times t_{CCB}$ , and minimum clock low time is  $2\times t_{CCB}$ . There is no minimum RTC frequency; RTC may be grounded if not needed.

# 2.7.4 eTSEC Gigabit Reference Clock Timing

This table lists the eTSEC gigabit reference clock DC electrical characteristics.

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

| Parameter                                                                  | Symbol          | Min | Max | Unit | Notes |
|----------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| High-level input voltage                                                   | V <sub>IH</sub> | 2   | _   | V    | 1     |
| Low-level input voltage                                                    | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = V <sub>DD)</sub> | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |

#### Note:

- 1. The max  $\rm V_{IH},$  and min  $\rm V_{IL}$  values can be found in Table 3.
- 2. The symbol  $V_{\text{IN}}$ , in this case, represents the  $OV_{\text{IN}}$  symbol referenced in Table 3.

This table provides the eTSEC gigabit reference clocks (EC\_GTX\_CLK125) AC timing specifications.

## Table 14. EC\_GTX\_CLK125 AC Timing Specifications

At recommended operating conditions with LV<sub>DD</sub> =  $2.5 \pm 0.125$  mV/ 3.3 V  $\pm 165$  mV

| Parameter/Condition                              | Symbol                                 | Min | Typical | Max         | Unit | Notes |
|--------------------------------------------------|----------------------------------------|-----|---------|-------------|------|-------|
| EC_GTX_CLK125 frequency                          | t <sub>G125</sub>                      | _   | 125     | _           | MHz  | _     |
| EC_GTX_CLK125 cycle time                         | t <sub>G125</sub>                      | 1   | 8       | _           | ns   | _     |
| EC_GTX_CLK rise and fall time                    | <sup>t</sup> G125R <sup>/t</sup> G125F |     | _       | 0.75<br>1.0 | ns   | 1     |
| EC_GTX_CLK125 duty cycle<br>1000Base-T for RGMII | t <sub>G125H</sub> /t <sub>G125</sub>  | 47  | _       | 53          | %    | 2     |
| EC_GTX_CLK125 jitter                             | _                                      | _   | _       | ±150        | ps   | 2     |

## Notes:

- 1. Rise and fall times for EC\_GTX\_CLK125 are measured from 0.5 and 2.0 V for LV<sub>DD</sub> = 2.5 V and from 0.6 and 2.7 V for LV<sub>DD</sub> = 3.3 V.
- EC\_GTX\_CLK125 is used to generate the GTX clock for the eTSEC transmitter with 2% degradation. EC\_GTX\_CLK125
  duty cycle can be loosened from 47/53% as long as the PHY device can tolerate the duty cycle generated by the eTSEC
  GTX\_CLK. See Section 2.11.3.2, "RGMII AC Timing Specifications," for duty cycle for 10Base-T and 100Base-T reference
  clock.

# 2.7.5 DDR Clock Timing

This table provides the system clock (DDRCLK) DC specifications.

#### **Table 15. DDRCLK DC Electrical Characteristics**

At recommended operating conditions with  $OV_{DD} = 3.3 \text{ V} \pm 165 \text{ mV}$ 

| Parameter                                               | Symbol          | Min  | Typical | Max                    | Unit | Notes |
|---------------------------------------------------------|-----------------|------|---------|------------------------|------|-------|
| Input high voltage                                      | V <sub>IH</sub> | 2.0  | _       | OV <sub>DD</sub> + 0.3 | V    | 1     |
| Input low voltage                                       | V <sub>IL</sub> | -0.3 | _       | 0.8                    | V    | 1     |
| Input capacitance                                       | C <sub>IN</sub> | _    | 7       | 15                     | pf   | _     |
| Input current ( $V_{IN}$ = 0 V or $V_{IN}$ = $V_{DD}$ ) | I <sub>IN</sub> | _    | _       | ±50                    | μΑ   | 2     |

#### Note:

1. The symbol  $V_{\text{IN}}$ , in this case, represents the  $OV_{\text{IN}}$  symbol referenced in Table 2 and Table 3.

#### P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

This table provides the DDR clock (DDRCLK) AC timing specification.

#### **Table 16. DDRCLK AC Timing Specifications**

At recommended operating conditions with  $OV_{DD}$  of 3.3 V ± 5%.

| Parameter/Condition                             | Symbol                                | Min   | Typical | Max   | Unit | Notes |
|-------------------------------------------------|---------------------------------------|-------|---------|-------|------|-------|
| DDRCLK frequency                                | f <sub>DDRCLK</sub>                   | 66.66 | _       | 166.7 | MHz  | 1, 2  |
| DDRCLK cycle time                               | t <sub>DDRCLK</sub>                   | 6     | _       | 15    | ns   | 1, 2  |
| DDRCLK duty cycle                               | t <sub>KHK</sub> /t <sub>DDRCLK</sub> | 40    | _       | 60    | %    | 2     |
| DDRCLK slew rate                                | _                                     | 1     | _       | 4     | V/ns | 3     |
| DDRCLK peak period jitter                       | _                                     | _     | _       | ±150  | ps   | _     |
| DDRCLK jitter phase noise at – 56dBc            | _                                     | _     | _       | 500   | KHz  | 4     |
| AC Input Swing Limits at 3.3 V OV <sub>DD</sub> | $\Delta V_{AC}$                       | 1.9   | _       | _     | V    | _     |

#### Notes:

- Caution: The DDR complex clock to DDRCLK ratio settings must be chosen such that the resulting DDR complex clock frequency does not exceed the maximum or minimum operating frequencies. Refer to P1020 QorlQ Integrated Processor Reference Manual for ratio settings.
- 2. Measured at the rising edge and/or the falling edge at OV<sub>DD</sub>/2.
- 3. Slew rate as measured from  $\pm$  0.3  $\Delta V_{AC}$  at center of peak to peak voltage at clock input.
- 4. Phase noise is calculated as FFT of TIE jitter.

# 2.7.6 Other Input Clocks

A description of the overall clocking of this device is available in the *QorIQ P1020 Integrated Host Processor Family Reference Manual* in the form of a clock subsystem block diagram. For information on the input clocks of other functional blocks of the platform, such as SerDes and eTSEC, see the specific section of this document.

# 2.8 DDR2 and DDR3 SDRAM

This section describes the DC and AC electrical specifications for the DDR SDRAM interface. Note that the required  $GV_{DD}(typ)$  voltage is 1.8 V or 1.5 V when interfacing to DDR2 or DDR3 SDRAM respectively.

# 2.8.1 DDR SDRAM DC Electrical Characteristics

This table provides the recommended operating conditions for the DDR SDRAM component(s) when interfacing to DDR2 SDRAM.

**Table 17. DDR2 SDRAM Interface DC Electrical Characteristics** 

At recommended operating condition with GV<sub>DD</sub> = 1.8 V1

| Parameter             | Symbol            | Min                                 | Мах                                 | Unit | Notes   |
|-----------------------|-------------------|-------------------------------------|-------------------------------------|------|---------|
| I/O reference voltage | MV <sub>REF</sub> | $0.49 \times \text{GV}_{\text{DD}}$ | $0.51 \times \text{GV}_{\text{DD}}$ | V    | 2, 3, 4 |
| Input high voltage    | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.125           | _                                   | V    | 5       |
| Input low voltage     | V <sub>IL</sub>   | _                                   | MV <sub>REF</sub> - 0.125           | V    | 5       |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

## Table 17. DDR2 SDRAM Interface DC Electrical Characteristics (continued)

At recommended operating condition with  $GV_{DD} = 1.8 \text{ V1}$ 

| Parameter                                       | Symbol          | Min   | Max | Unit | Notes |
|-------------------------------------------------|-----------------|-------|-----|------|-------|
| Output high current (V <sub>OUT</sub> = 1.37 V) | I <sub>OH</sub> | -13.4 | _   | mA   | 6     |
| Output low current (V <sub>OUT</sub> = 0.330 V) | l <sub>OL</sub> | 13.4  | _   | mA   | 6     |
| I/O leakage current                             | I <sub>OZ</sub> | -50   | 50  | μΑ   | 7     |

#### Notes:

- 1. GV<sub>DD</sub> is expected to be within 50 mV of the DRAM's voltage supply at all times. The DRAM's and memory controller's voltage supply may or may not be from the same source.
- 2.  $MV_{REF}$  is expected to be equal to  $0.5 \times GV_{DD}$  and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed  $\pm 2\%$  of the DC value.
- 3.  $V_{TT}$  is not applied directly to the device. It is the supply to which far end signal termination is made, and it is expected to be equal to  $MV_{REF}$  with a min value of  $MV_{REF}$  0.04 and a max value of  $MV_{REF}$  + 0.04.  $V_{TT}$  should track variations in the DC level of  $MV_{REF}$ .
- 4. The voltage regulator for MV<sub>REF</sub> must be able to supply up to 1500  $\mu$ A.
- 5. Input capacitance load for DQ, DQS, and DQS are available in the IBIS models.
- 6. Refer to the IBIS model for the complete output IV curve characteristics.
- 7. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

This table provides the recommended operating conditions for the DDR SDRAM controller when interfacing to DDR3 SDRAM.

#### Table 18. DDR3 SDRAM Interface DC Electrical Characteristics

At recommended operating condition with GVDD =  $1.5 \text{ V}^1$ 

| Parameter             | Symbol            | Min                                 | Max                                 | Unit | Note    |
|-----------------------|-------------------|-------------------------------------|-------------------------------------|------|---------|
| I/O reference voltage | MV <sub>REF</sub> | $0.49 \times \text{GV}_{\text{DD}}$ | $0.51 \times \text{GV}_{\text{DD}}$ | V    | 2, 3, 4 |
| Input high voltage    | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.100           | $GV_DD$                             | V    | 5       |
| Input low voltage     | V <sub>IL</sub>   | GND                                 | MV <sub>REF</sub> - 0.100           | V    | 5       |
| I/O leakage current   | l <sub>OZ</sub>   | -50                                 | 50                                  | μΑ   | 6       |

#### Notes:

- GV<sub>DD</sub> is expected to be within 50 mV of the DRAM's voltage supply at all times. The DRAM's and memory controller's voltage supply may or may not be from the same source.
- 2. MVREFn is expected to be equal to  $0.5 \times \text{GV}_{DD}$  and to track  $\text{GV}_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on MVREFn may not exceed the MVREFn DC level by more than  $\pm 1\%$  of  $\text{GV}_{DD}$  (i.e.  $\pm 15$  mV).
- 3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made, and it is expected to be equal to MVREFn with a min value of MVREFn 0.04 and a max value of MVREFn + 0.04. V<sub>TT</sub> should track variations in the DC level of MVREFn.
- 4. The voltage regulator for MVREFn must meet the specifications stated in Table 20.
- 5. Input capacitance load for DQ, DQS, and DQS are available in the IBIS models.
- 6. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

This table provides the DDR controller interface capacitance for DDR2 and DDR3.

## Table 19. DDR2 DDR3 SDRAM Capacitance

At recommended operating conditions with GV<sub>DD</sub> of 1.8 V  $\pm$  5% for DDR2 or 1.5 V  $\pm$  5% for DDR3

| Parameter                                    | Symbol           | Min | Max | Unit | Notes |
|----------------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1, 2  |
| Delta input/output capacitance: DQ, DQS, DQS | C <sub>DIO</sub> | _   | 0.5 | pF   | 1, 2  |

#### Note:

- 1. This parameter is sampled. GVDD = 1.8 V  $\pm$  0.1 V (for DDR2), f = 1 MHz,  $T_A$  = 25°C,  $V_{OUT}$  = GVDD/2,  $V_{OUT}$  (peak-to-peak) = 0.2 V.
- 2. This parameter is sampled. GVDD = 1.5 V  $\pm$  0.075 V (for DDR3), f = 1 MHz,  $T_A$  = 25°C,  $V_{OUT}$  = GVDD/2,  $V_{OUT}$  (peak-to-peak) = 0.175 V.

This table provides the current draw characteristics for MV<sub>REF</sub>.

## Table 20. Current Draw Characteristics for MV<sub>REF</sub>

For recommended operating conditions, see Table 3.

| Parameter                                         | Symbol   | Min | Max  | Unit | Notes |
|---------------------------------------------------|----------|-----|------|------|-------|
| Current draw for DDR2 SDRAM for MV <sub>REF</sub> | $MV_REF$ | _   | 1500 | μΑ   | _     |
| Current draw for DDR3 SDRAM for MV <sub>REF</sub> | $MV_REF$ |     | 1250 | μΑ   | _     |

# 2.8.2 DDR2 and DDR3 SDRAM Interface AC Timing Specifications

This section provides the AC timing specifications for the DDR SDRAM controller interface. The DDR controller supports both DDR2 and DDR3 memories. Note that the required GV<sub>DD</sub>(typ) voltage is 1.8 V or 1.5 V when interfacing to DDR2 or DDR3 SDRAM respectively.

# 2.8.2.1 DDR2 and DDR3 SDRAM Interface Input AC Timing Specifications

This table provides the input AC timing specifications for the DDR controller when interfacing to DDR2 SDRAM.

## Table 21. DDR2 SDRAM Interface Input AC Timing Specifications

At recommended operating conditions with  $GV_{DD}$  of 1.8 V  $\pm$  5%

| Param                 | eter                | Symbol            | Min                      | Мах                      | Unit | Notes |
|-----------------------|---------------------|-------------------|--------------------------|--------------------------|------|-------|
| AC input low voltage  | ≥ 667 MHz data rate | V <sub>ILAC</sub> | _                        | MV <sub>REF</sub> - 0.20 | V    | _     |
|                       | ≤ 533 MHz data rate |                   | _                        | MV <sub>REF</sub> - 0.25 |      |       |
| AC input high voltage | ≥ 667 MHz data rate | V <sub>IHAC</sub> | MV <sub>REF</sub> + 0.20 | _                        | V    | _     |
|                       | ≤ 533 MHz data rate |                   | MV <sub>REF</sub> + 0.25 | _                        |      |       |

This table provides the input AC timing specifications for the DDR controller when interfacing to DDR3 SDRAM.

## Table 22. DDR3 SDRAM Interface Input AC Timing Specifications

At recommended operating conditions with  $GV_{DD}$  of 1.5 V  $\pm$  5%

| Parameter             | Symbol            | Min Max                   |                           | Unit | Notes |
|-----------------------|-------------------|---------------------------|---------------------------|------|-------|
| AC input low voltage  | V <sub>ILAC</sub> | _                         | MV <sub>REF</sub> – 0.175 | V    | _     |
| AC input high voltage | V <sub>IHAC</sub> | MV <sub>REF</sub> + 0.175 | _                         | V    | _     |

This table provides the input AC timing specifications for the DDR controller when interfacing to DDR2 and DDR3 SDRAM.

## Table 23. DDR2 and DDR3 SDRAM Interface Input AC Timing Specifications

At recommended operating conditions with  $GV_{DD}$  of 1.8 V  $\pm$  5% for DDR2 or 1.5 V  $\pm$  5% for DDR3

| Parameter                         | Symbol              | Min          | Max | Unit | Notes |
|-----------------------------------|---------------------|--------------|-----|------|-------|
| Controller Skew for MDQS—MDQ/MECC | t <sub>CISKEW</sub> | _            | _   | ps   | 1     |
| 667 MHz data rate                 |                     | -390         | 390 |      |       |
| 533 MHz data rate                 |                     | -450         | 450 |      |       |
| 400 MHz data rate                 |                     | <b>–</b> 515 | 515 |      |       |

## Table 23. DDR2 and DDR3 SDRAM Interface Input AC Timing Specifications (continued)

At recommended operating conditions with GV  $_{DD}$  of 1.8 V  $\pm$  5% for DDR2 or 1.5 V  $\pm$  5% for DDR3

| Parameter                        | Symbol              | Min  | Max | Unit | Notes |
|----------------------------------|---------------------|------|-----|------|-------|
| Tolerated Skew for MDQS—MDQ/MECC | t <sub>DISKEW</sub> | _    | _   | ps   | 3     |
| 667 MHz data rate                |                     | -360 | 360 |      |       |
| 533 MHz data rate                |                     | -488 | 488 |      |       |
| 400 MHz data rate                |                     | -733 | 733 |      |       |

#### Note:

- 1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that will be captured with MDQS[n]. This should be subtracted from the total timing budget.
- 2. DDR3 only.
- 3. The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>. This can be determined by the following equation: t<sub>DISKEW</sub> = ±(T ÷ 4 abs(t<sub>CISKEW</sub>)) where T is the clock period and abs(t<sub>CISKEW</sub>) is the absolute value of t<sub>CISKEW</sub>.

This figure shows the DDR2 and DDR3 SDRAM interface input timing diagram.



Figure 8. DDR2 and DDR3 SDRAM Interface Input Timing Diagram

# 2.8.2.2 DDR2 and DDR3 SDRAM Interface Output AC Timing Specifications

This table contains the output AC timing targets for the DDR2 and DDR3 SDRAM interface.

## Table 24. DDR2 and DDR3 SDRAM Interface Output AC Timing Specifications

At recommended operating conditions with GV  $_{DD}$  of 1.8 V  $\pm\,5\%$  for DDR2 or 1.5 V  $\pm\,5\%$  for DDR3

| Parameter         | Symbol <sup>1</sup> | Min | Max | Unit | Notes |
|-------------------|---------------------|-----|-----|------|-------|
| MCK[n] cycle time | t <sub>MCK</sub>    | 3   | 5   | ns   | 2     |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

# Table 24. DDR2 and DDR3 SDRAM Interface Output AC Timing Specifications (continued)

At recommended operating conditions with GV  $_{DD}$  of 1.8 V  $\pm\,5\%$  for DDR2 or 1.5 V  $\pm\,5\%$  for DDR3

| Parameter                                 | Symbol <sup>1</sup> | Min  | Max | Unit | Notes |
|-------------------------------------------|---------------------|------|-----|------|-------|
| ADDR/CMD output setup with respect to MCK | t <sub>DDKHAS</sub> | _    | _   | ns   | 3     |
| 667 MHz data rate                         |                     | .950 | _   |      |       |
| 533 MHz data rate                         |                     | 1.33 | _   |      |       |
| 400 MHz data rate                         |                     | 1.8  | _   |      |       |
| ADDR/CMD output hold with respect to MCK  | t <sub>DDKHAX</sub> | _    | _   | ns   | 3     |
| 667 MHz data rate                         |                     | .950 | _   |      |       |
| 533 MHz data rate                         |                     | 1.33 | _   |      |       |
| 400 MHz data rate                         |                     | 1.8  | _   |      |       |
| MCS[n] output setup with respect to MCK   | t <sub>DDKHCS</sub> | _    | _   | ns   | 3     |
| 667 MHz data rate                         |                     | .950 | _   |      |       |
| 533 MHz data rate                         |                     | 1.33 | _   |      |       |
| 400 MHz data rate                         |                     | 1.8  | _   |      |       |
| MCS[n] output hold with respect to MCK    | t <sub>DDKHCX</sub> | _    | _   | ns   | 3     |
| 667 MHz data rate                         |                     | .950 | _   |      |       |
| 533 MHz data rate                         |                     | 1.33 | _   |      |       |
| 400 MHz data rate                         |                     | 1.8  | _   |      |       |
| MCK to MDQS Skew                          | t <sub>DDKHMH</sub> | _    | _   | ns   | 4     |
| ≤ 667 MHz data rate                       |                     | -0.6 | 0.6 |      |       |

## Table 24. DDR2 and DDR3 SDRAM Interface Output AC Timing Specifications (continued)

At recommended operating conditions with  $GV_{DD}$  of 1.8 V ± 5% for DDR2 or 1.5 V ± 5% for DDR3

| Parameter                                      | Symbol <sup>1</sup>                         | Min                  | Max                  | Unit | Notes |
|------------------------------------------------|---------------------------------------------|----------------------|----------------------|------|-------|
| MDQ/MECC/MDM output setup with respect to MDQS | t <sub>DDKHDS,</sub><br>t <sub>DDKLDS</sub> | _                    | _                    | ps   | 5     |
| 667 MHz data rate                              |                                             | 325                  | _                    |      |       |
| 533 MHz data rate                              |                                             | 388                  | _                    |      |       |
| 400 MHz data rate                              |                                             | 550                  | _                    |      |       |
| MDQ/MECC/MDM output hold with respect to MDQS  | t <sub>DDKHDX,</sub><br>t <sub>DDKLDX</sub> | _                    | _                    | ps   | 5     |
| 667 MHz data rate                              |                                             | 325                  | _                    |      |       |
| 533 MHz data rate                              |                                             | 388                  | _                    |      |       |
| 400 MHz data rate                              |                                             | 550                  | _                    |      |       |
| MDQS preamble                                  | t <sub>DDKHMP</sub>                         | $0.9 \times t_{MCK}$ | _                    | ns   | _     |
| MDQS postamble                                 | t <sub>DDKHME</sub>                         | $0.4 \times t_{MCK}$ | $0.6 \times t_{MCK}$ | ns   | _     |

#### Note:

- 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
- 2. All MCK/MCK and MCDQS/MCDQS referenced measurements are made from the crossing of the two signals.
- 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MECC/MDM/MDQS.
- 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the MDQS override bits (called WR\_DATA\_DELAY) in the TIMING\_CFG\_2 register. This is typically set to the same delay as in DDR\_SDRAM\_CLK\_CNTL[CLK\_ADJUST]. The timing parameters listed in the table assume that these two parameters have been set to the same adjustment value. See the P1020 QorlQ Integrated Processor Reference Manual for a description and explanation of the timing modifications enabled by use of these bits.
- 5. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor.

#### NOTE

For the ADDR/CMD setup and hold specifications in Table 24, it is assumed that the clock control register is set to adjust the memory clocks by ½ applied cycle.

This figure shows the DDR2 and DDR3 SDRAM interface output timing for the MCK to MDQS skew measurement  $(t_{DDKHMH})$ .



Figure 9. t<sub>DDKHMH</sub> Timing Diagram

This figure shows the DDR2 and DDR3 SDRAM output timing diagram.



Figure 10. DDR2 and DDR3 Output Timing Diagram

This figure provides the AC test load for the DDR2 and DDR3 controller bus.



Figure 11. DDR2 and DDR3 Controller Bus AC Test Load

# 2.8.2.3 DDR2 and DDR3 SDRAM Differential Timing Specifications

This section describes the DC and AC differential timing specifications for the DDR2 and DDR3 SDRAM controller interface. This figure shows the differential timing specification.



Figure 12. DDR2 and DDR3 SDRAM Differential Timing Specifications

## **NOTE**

VTR specifies the true input signal (such as MCK or MDQS) and VCP is the complementary input signal (such as  $\overline{MCK}$  or  $\overline{MDQS}$ ).

This table provides the DDR2 differential specifications for the differential signals MDQS/MDQS and MCK/MCK.

**Table 25. DDR2 SDRAM Differential Electrical Characteristics** 

| Parameter                                 | Symbol            | Min                | Max                | Unit | Notes |
|-------------------------------------------|-------------------|--------------------|--------------------|------|-------|
| Input AC Differential Crosspoint Voltage  | V <sub>IXAC</sub> | 0.5 × GVDD – 0.175 | 0.5 × GVDD + 0.175 | V    | _     |
| Output AC Differential Crosspoint Voltage | V <sub>OXAC</sub> | 0.5 × GVDD – 0.125 | 0.5 × GVDD + 0.125 | V    | _     |

This table provides the DDR3 differential specifications for the differential signals MDQS/MDQS and MCK/MCK.

**Table 26. DDR3 SDRAM Differential Electrical Characteristics** 

| Parameter                                 | Symbol            | Min                              | Max                | Unit | Notes |
|-------------------------------------------|-------------------|----------------------------------|--------------------|------|-------|
| Input AC Differential Crosspoint Voltage  | V <sub>IXAC</sub> | $0.5 \times \text{GVDD} - 0.150$ | 0.5 × GVDD + 0.150 | V    | _     |
| Output AC Differential Crosspoint Voltage | V <sub>OXAC</sub> | $0.5 \times \text{GVDD} - 0.115$ | 0.5 × GVDD + 0.115 | V    | _     |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

# 2.9 eSPI

This section describes the DC and AC electrical specifications for the SPI interface.

# 2.9.1 eSPI DC Electrical Characteristics

This table provides the DC electrical characteristics for eSPI interface at  $CV_{DD} = 3.3 \text{ V}$ .

Table 27. SPI DC Electrical Characteristics (3.3V)

For recommended operating conditions, see Table 3.

| Parameter                                                           | Symbol          | Min | Max | Unit | Note |
|---------------------------------------------------------------------|-----------------|-----|-----|------|------|
| Input high voltage                                                  | V <sub>IH</sub> | 2.0 | _   | V    | 1    |
| Input low voltage                                                   | V <sub>IL</sub> | _   | 0.8 | V    | 1    |
| Input current (0 V $\leq$ V <sub>IN</sub> $\leq$ CV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±50 | μΑ   | 2    |
| Output high voltage (I <sub>OH</sub> = -6.0 mA)                     | V <sub>OH</sub> | 2.4 | _   | V    | _    |
| Output low voltage (I <sub>OL</sub> = 6.0mA)                        | V <sub>OL</sub> | _   | 0.5 | V    | _    |
| Output low voltage (IOL = 3.2mA)                                    | V <sub>OL</sub> | _   | 0.4 | V    | _    |

#### Note:

- 1. Note that the min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $CV_{IN}$  values found in Table 3.
- 2. Note that the symbol  $V_{IN}$ , in this case, represents the  $CV_{IN}$  symbol referenced in Section 2.1.2, "Recommended Operating Conditions."

This table provides the DC electrical characteristics for the eSPI interface operating at  $CV_{DD} = 2.5 \text{ V}$ .

Table 28. SPI DC Electrical Characteristics (2.5 V)

| Parameter                                                                   | Symbol          | Min | Max | Unit | Note |
|-----------------------------------------------------------------------------|-----------------|-----|-----|------|------|
| High-level input voltage                                                    | V <sub>IH</sub> | 1.7 | _   | V    | 1    |
| Low-level input voltage                                                     | V <sub>IL</sub> | _   | 0.7 | V    | 1    |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = CV <sub>DD)</sub> | I <sub>IN</sub> | _   | ±40 | μΑ   | 2    |
| High-level output voltage (CV <sub>DD</sub> = min, I <sub>OH</sub> = -1 mA) | V <sub>OH</sub> | 2.0 | _   | V    | _    |
| Low-level output voltage (CV <sub>DD</sub> = min, I <sub>OL</sub> = 1 mA)   | V <sub>OL</sub> | _   | 0.4 | V    | _    |

#### Note:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $CV_{IN}$  values found in Table 3.
- 2. The symbol V<sub>IN</sub>, in this case, represents the CV<sub>IN</sub> symbol referenced in Section 2.1.2, "Recommended Operating Conditions."

This table provides the DC electrical characteristics for the eSPI interface operating at  $CV_{DD} = 1.8 \text{ V}$ .

Table 29. SPI DC Electrical Characteristics (1.8 V)

| Parameter                | Symbol          | Min  | Max | Unit | Note |
|--------------------------|-----------------|------|-----|------|------|
| High-level input voltage | V <sub>IH</sub> | 1.25 | _   | V    | 1    |
| Low-level input voltage  | $V_{IL}$        | _    | 0.6 | V    | 1    |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

Table 29. SPI DC Electrical Characteristics (1.8 V) (continued)

| Parameter                                                                    | Symbol          | Min  | Max | Unit | Note |
|------------------------------------------------------------------------------|-----------------|------|-----|------|------|
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = CV <sub>DD</sub> ) | I <sub>IN</sub> | _    | ±40 | μΑ   | 2    |
| High-level output voltage ( $CV_{DD} = min, I_{OH} = -0.5 mA$ )              | V <sub>OH</sub> | 1.35 | _   | V    | _    |
| Low-level output voltage (CV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA)  | $V_{OL}$        | _    | 0.4 | V    | _    |

#### Note:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $CV_{IN}$  values found in Table 3.
- 2. The symbol V<sub>IN</sub>, in this case, represents the CV<sub>IN</sub> symbol referenced in Section 2.1.2, "Recommended Operating Conditions."

# 2.9.2 eSPI AC Timing Specifications

This table provides the SPI input and output AC timing specifications.

# Table 30. SPI AC Timing Specifications<sup>1</sup>

For recommended operating conditions, see Table 3.

| Parameter                                                | Symbol               | Min                                                 | Max                                                                | Unit | Note |
|----------------------------------------------------------|----------------------|-----------------------------------------------------|--------------------------------------------------------------------|------|------|
| SPI outputs—Master data (internal clock) hold time       | t <sub>NIKHOX</sub>  | 0.5+(t <sub>PLAT</sub> FOR M_CLK *SPMODE [HO _ADJ]) | _                                                                  | ns   | 2, 3 |
| SPI outputs—Master data (internal clock) delay           | t <sub>NIKHOV</sub>  | _                                                   | 5.5+(t <sub>PLAT</sub><br>FORM<br>_CLK<br>*SPMODE<br>[HO_<br>ADJ]) | ns   | 2, 3 |
| SPI_CS outputs—Master data (internal clock) hold time    | t <sub>NIKHOX2</sub> | 0                                                   | _                                                                  | ns   | 2    |
| SPI_CS outputs—Master data (internal clock) delay        | t <sub>NIKHOV2</sub> | _                                                   | 6.0                                                                | ns   | 2    |
| SPI inputs—Master data (internal clock) input setup time | t <sub>NIIVKH</sub>  | 5                                                   | _                                                                  | ns   | _    |
| SPI inputs—Master data (internal clock) input hold time  | t <sub>NIIXKH</sub>  | 0                                                   | _                                                                  | ns   | _    |

#### Notes:

- 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>NIKHOV</sub> symbolizes the NMSI outputs internal timing (NI) for the time t<sub>SPI</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are valid (V).
- 2. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- 3. See the P1020 QorIQ Integrated Processor Reference Manual for detail about the register SPMODE

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

This figure provides the AC test load for the SPI.



Figure 13. SPI AC Test Load

This figure represents the AC timing from Table 30 in master mode (internal clock). Note that although the specifications are generally refer to the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. Also, note that the clock edge is selectable on SPI.



Figure 14. SPI AC Timing in Master Mode (Internal Clock) Diagram

# **2.10 DUART**

This section describes the DC and AC electrical specifications for the DUART interface.

# 2.10.1 DUART DC Electrical Characteristics

This table provides the DC electrical characteristics for the DUART interface.

**Table 31. DUART DC Electrical Characteristics** 

For recommended operating conditions, see Table 3

| Parameter                                                                      | Symbol          | Min | Max | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 2   | _   | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±50 | μΑ   | 2     |
| Output high voltage (OV <sub>DD</sub> = mn, I <sub>OH</sub> = -2 mA)           | V <sub>OH</sub> | 2.4 | _   | V    | _     |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

#### **Table 31. DUART DC Electrical Characteristics**

For recommended operating conditions, see Table 3

| Parameter                                                           | Symbol   | Min | Max | Unit | Notes |
|---------------------------------------------------------------------|----------|-----|-----|------|-------|
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | $V_{OL}$ | _   | 0.4 | V    | _     |

#### Note:

- Note that the min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Figure 3.
- 2. Note that the symbol OVIN represents the input voltage of the supply. It is referenced in Figure 3.

# 2.10.2 DUART AC Electrical Specifications

This table provides the AC timing parameters for the DUART interface.

**Table 32. DUART AC Timing Specifications** 

| Parameter         | Value               | Unit | Notes |
|-------------------|---------------------|------|-------|
| Minimum baud rate | CCB clock/1,048,576 | baud | 1     |
| Maximum baud rate | CCB clock/16        | baud | 2     |
| Oversample rate   | 16                  | _    | 3     |

#### Notes:

- 1. CCB clock refers to the platform clock.
- 2. Actual attainable baud rate will be limited by the latency of interrupt processing.
- 3. The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample.

# 2.11 Ethernet: Enhanced Three-Speed Ethernet (eTSEC) (10/100/1000 Mbps)—MII/RMII/RGMII/SGMII Electrical Characteristics

This section provides the AC and DC electrical characteristics for enhanced three-speed Ethernet 10/100/1000 controller and MII management.

# 2.11.1 MII Interface Electrical Specifications

This section provides AC and DC electrical characteristics of MII interface for eTSEC.

#### 2.11.1.1 MII and RMII DC Electrical Characteristics

All MII drivers and receivers comply with the DC parametric attributes specified in this table.

#### Table 33. MII and RMII DC Electrical Characteristics

At recommended operating conditions with  $LV_{DD} = 3.3 \text{ V}$ 

| Parameter                                                               | Symbol          | Min | Max | Unit | Notes |
|-------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                      | V <sub>IH</sub> | 2.0 | _   | V    | 1     |
| Input low voltage                                                       | V <sub>IL</sub> | _   | 0.8 | V    | _     |
| Input high current (V <sub>IN</sub> = LV <sub>DD</sub> )                | I <sub>IH</sub> | _   | 50  | μΑ   | 2     |
| Input low current (V <sub>IN</sub> = GND)                               | I <sub>IL</sub> | -50 | _   | μА   | 2     |
| Output high voltage (LV <sub>DD</sub> = min, I <sub>OH</sub> = -4.0 mA) | V <sub>OH</sub> | 2.4 | _   | V    | _     |
| Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 4.0 mA)   | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Note:

- 1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $LV_{IN}$  values found in Table 3.
- 2. The symbol  $V_{IN}$ , in this case, represents the  $LV_{IN}$  symbols referenced in Table 2 and Table 3.

#### **MII AC Timing Specifications** 2.11.1.2

This section describes the MII transmit and receive AC timing specifications.

#### 2.11.1.2.1 MII Transmit AC Timing Specifications

This table provides the MII transmit AC timing specifications.

# **Table 34. MII Transmit AC Timing Specifications**

For recommended operating conditions, see Table 3.

| Parameter                                       | Symbol                              | Min    | Тур | Max    | Unit |
|-------------------------------------------------|-------------------------------------|--------|-----|--------|------|
| TX_CLK clock period 10 Mbps                     | t <sub>MTX</sub>                    | 399.96 | 400 | 400.04 | ns   |
| TX_CLK clock period 100 Mbps                    | t <sub>MTX</sub>                    | 39.996 | 40  | 40.004 | ns   |
| TX_CLK duty cycle                               | t <sub>MTXH</sub> /t <sub>MTX</sub> | 35     | _   | 65     | %    |
| TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay | t <sub>MTKHDX</sub>                 | 1      | 5   | 15     | ns   |
| TX_CLK data clock rise (20%–80%)                | t <sub>MTXR</sub>                   | 1.0    | _   | 4.0    | ns   |
| TX_CLK data clock fall (80%–20%)                | t <sub>MTXF</sub>                   | 1.0    |     | 4.0    | ns   |

This figure shows the MII transmit AC timing diagram.



Figure 15. MII Transmit AC Timing Diagram

# 2.11.1.2.2 MII Receive AC Timing Specifications

This table provides the MII receive AC timing specifications.

**Table 35. MII Receive AC Timing Specifications** 

| Parameter                                   | Symbol                              | Min    | Тур | Max    | Unit |
|---------------------------------------------|-------------------------------------|--------|-----|--------|------|
| RX_CLK clock period 10 Mbps                 | t <sub>MRX</sub>                    | 399.96 | 400 | 400.04 | ns   |
| RX_CLK clock period 100 Mbps                | t <sub>MRX</sub>                    | 39.996 | 40  | 40.004 | ns   |
| RX_CLK duty cycle                           | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35     | _   | 65     | %    |
| RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub>                 | 10.0   | _   | _      | ns   |
| RXD[3:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>MRDXKH</sub>                 | 10.0   | _   | _      | ns   |
| RX_CLK clock rise (20%–80%)                 | t <sub>MRXR</sub>                   | 1.0    | _   | 4.0    | ns   |
| RX_CLK clock fall time (80%–20%)            | t <sub>MRXF</sub>                   | 1.0    | _   | 4.0    | ns   |

Note: The frequency of RX\_CLK should not exceed the frequency of TX\_CLK by more than 300 ppm.

This figure provides the AC test load for eTSEC.



Figure 16. eTSEC AC Test Load

This figure shows the MII receive AC timing diagram.



Figure 17. MII Receive AC Timing Diagram

# 2.11.2 RMII AC Timing Specifications

In RMII mode, the reference clock should be fed to TSEC*n*\_TX\_CLK. This section describes the RMII transmit and receive AC timing specifications.

This table lists the RMII transmit AC timing specifications.

**Table 36. RMII Transmit AC Timing Specifications** 

For recommended operating conditions, see Table 3.

| Parameter                                       | Symbol             | Min | Тур  | Max  | Unit |
|-------------------------------------------------|--------------------|-----|------|------|------|
| TSECn_TX_CLK clock period                       | t <sub>RMT</sub>   | _   | 20.0 |      | ns   |
| TSECn_TX_CLK duty cycle                         | t <sub>RMTH</sub>  | 35  | _    | 65   | %    |
| TSECn_TX_CLK peak-to-peak jitter                | t <sub>RMTJ</sub>  | _   | _    | 250  | ps   |
| Rise time TSECn_TX_CLK (20%–80%)                | t <sub>RMTR</sub>  | 1.0 | _    | 5.0  | ns   |
| Fall time TSECn_TX_CLK (80%–20%)                | t <sub>RMTF</sub>  | 1.0 | _    | 5.0  | ns   |
| TSECn_TX_CLK to RMII data TXD[1:0], TX_EN delay | t <sub>RMTDX</sub> | 2.0 | _    | 10.0 | ns   |

This figure shows the RMII transmit AC timing diagram.



Figure 18. RMII Transmit AC Timing Diagram

This table lists the RMII receive AC timing specifications.

**Table 37. RMII Receive AC Timing Specifications** 

For recommended operating conditions, see Table 3

| Parameter                                                      |                    | Min | Тур  | Max | Unit |
|----------------------------------------------------------------|--------------------|-----|------|-----|------|
| TSECn_TX_CLK clock period                                      | t <sub>RMR</sub>   | _   | 20.0 | _   | ns   |
| TSECn_TX_CLK duty cycle                                        | t <sub>RMRH</sub>  | 35  | _    | 65  | %    |
| TSECn_TX_CLK peak-to-peak jitter                               | t <sub>RMRJ</sub>  | _   | _    | 250 | ps   |
| Rise time TSECn_TX_CLK (20%–80%)                               | t <sub>RMRR</sub>  | 1.0 | _    | 5.0 | ns   |
| Fall time TSECn_TX_CLK (80%–20%)                               | t <sub>RMRF</sub>  | 1.0 | _    | 5.0 | ns   |
| RXD[1:0], CRS_DV, RX_ER setup time to TSECn_TX_CLK rising edge | t <sub>RMRDV</sub> | 4.0 | _    | _   | ns   |
| RXD[1:0], CRS_DV, RX_ER hold time to TSECn_TX_CLK rising edge  | t <sub>RMRDX</sub> | 2.0 | _    | _   | ns   |

This figure provides the AC test load for eTSEC.



Figure 19. eTSEC AC Test Load

This figure shows the RMII receive AC timing diagram.



Figure 20. RMII Receive AC Timing Diagram

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1 60 Freescale Semiconductor

# 2.11.3 RGMII Interface Electrical Specifications

This section provides AC and DC electrical characteristics of RGMII interface for eTSEC.

# 2.11.3.1 RGMII DC Electrical Characteristics

This table shows the RGMII DC electrical characteristics when operating from a 2.5 V supply.

## Table 38. RGMII DC Electrical Characteristics (2.5V)

At recommended operating conditions with  $LV_{DD} = 2.5 \text{ V}$ 

| Parameter                                                               | Symbol          | Min       | Max                    | Unit | Notes |
|-------------------------------------------------------------------------|-----------------|-----------|------------------------|------|-------|
| Input high voltage                                                      | V <sub>IH</sub> | 1.70      |                        | V    | _     |
| Input low voltage                                                       | V <sub>IL</sub> | _         | 0.70                   | V    | _     |
| Input high current (V <sub>IN</sub> = LV <sub>DD</sub> )                | I <sub>IH</sub> | _         | 50                     | μΑ   | _     |
| Input low current (V <sub>IN</sub> = GND)                               | I <sub>IL</sub> | -50       | _                      | μΑ   | 2     |
| Output high voltage (LV <sub>DD</sub> = min, I <sub>OH</sub> = -1.0 mA) | V <sub>OH</sub> | 2.00      | LV <sub>DD</sub> + 0.3 | V    | _     |
| Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 1.0 mA)   | V <sub>OL</sub> | GND - 0.3 | 0.40                   | V    | _     |

#### Note:

- 1. Note that the min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $LV_{IN}$  values found in Table 3.
- 2. The symbol  $V_{\text{IN}}$ , in this case, represents the  $LV_{\text{IN}}$  symbols referenced in Table 3.

# 2.11.3.2 RGMII AC Timing Specifications

This table presents the RGMII AC timing specifications.

## **Table 39. RGMII AC Timing Specifications**

For recommended operating conditions, see Table 3.

| Parameter                                  | Symbol <sup>1</sup>                 | Min  | Тур | Мах | Unit | Notes |
|--------------------------------------------|-------------------------------------|------|-----|-----|------|-------|
| Data to clock output skew (at transmitter) | t <sub>SKRGT_TX</sub>               | -500 | 0   | 500 | ps   | 5     |
| Data to clock input skew (at receiver)     | t <sub>SKRGT_RX</sub>               | 1.0  | _   | 2.6 | ns   | 2     |
| Clock period duration                      | t <sub>RGT</sub>                    | 7.2  | 8.0 | 8.8 | ns   | 3     |
| Duty cycle for 10BASE-T and 100BASE-TX     | t <sub>RGTH</sub> /t <sub>RGT</sub> | 40   | 50  | 60  | %    | 3, 4  |

## Table 39. RGMII AC Timing Specifications (continued)

For recommended operating conditions, see Table 3.

| Parameter              | Symbol <sup>1</sup>                 | Min | Тур | Max  | Unit | Notes |
|------------------------|-------------------------------------|-----|-----|------|------|-------|
| Duty cycle for Gigabit | t <sub>RGTH</sub> /t <sub>RGT</sub> | 45  | 50  | 55   | %    | _     |
| Rise time (20%–80%)    | t <sub>RGTR</sub>                   | _   | _   | 0.75 | ns   | _     |
| Fall time (20%–80%)    | t <sub>RGTF</sub>                   | _   | _   | 0.75 | ns   | _     |

#### Notes:

- In general, the clock reference symbol representation for this section is based on the symbols RGT to represent RGMII timing. For example, the subscript of t<sub>RGT</sub> represents the RGMII receive (RX) clock. Note also that the notation for rise (R) and fall (F) times follows the clock symbol that is being represented. For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (RGT).
- 2. This implies that PC board design will require clocks to be routed such that an additional trace delay of greater than 1.5 ns will be added to the associated clock signal. Many PHY vendors already incorporate the necessary delay inside their chip. If so, additional PCB delay is probably not needed.
- 3. For 10 and 100 Mbps,  $t_{RGT}$  scales to 400 ns  $\pm$  40 ns and 40 ns  $\pm$  4 ns, respectively.
- 4. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speed transitioned between.
- 5. The frequency of RX\_CLK should not exceed the frequency of GTX\_CLK125 by more than 300 ppm.

This figure shows the RGMII AC timing and multiplexing diagrams.



Figure 21. RGMII AC Timing and Multiplexing Diagrams

#### 2.11.4 SGMII Interface Electrical Characteristics

Each SGMII port features a 4-wire AC-Coupled serial link from the dedicated SerDes interface of P1011 as shown in Figure 23, where  $C_{TX}$  is the external (on board) AC-Coupled capacitor. Each output pin of the SerDes transmitter differential pair features 50-Ω output impedance. Each input of the SerDes receiver differential pair features 50-Ω on-die termination to SGND\_SRDS. The reference circuit of the SerDes transmitter and receiver is shown in Figure 52.

#### 2.11.4.1 SGMII DC Electrical Characteristics

This section discusses the electrical characteristics for the SGMII interface.

#### DC Requirements for SGMII SD\_REF\_CLK and SD\_REF\_CLK 2.11.4.1.1

The characteristics and DC requirements of the separate SerDes reference clock are described in Section 2.20.2.2, "DC Level Requirement for SerDes Reference Clocks."

#### 2.11.4.1.2 SGMII Transmit DC Timing Specifications

This table describe the SGMII SerDes transmitter AC-Coupled DC electrical characteristics. Transmitter DC characteristics are measured at the transmitter outputs (SDn TX[n] and  $\overline{SDn}$  TX[n]) as shown in Figure 23.

Table 40. SGMII DC Transmitter Electrical Characteristics

| For recommended operating conditions, see Table | d operating conditions, see Table 3. | mended | or recomi | F |
|-------------------------------------------------|--------------------------------------|--------|-----------|---|
|-------------------------------------------------|--------------------------------------|--------|-----------|---|

| Parameter                                                    | Symbol          | Min                                                                     | Тур | Max                                                                   | Unit | Notes                       |
|--------------------------------------------------------------|-----------------|-------------------------------------------------------------------------|-----|-----------------------------------------------------------------------|------|-----------------------------|
| Output high voltage                                          | V <sub>OH</sub> | _                                                                       | _   | XV <sub>DD_SRDS2-Typ</sub> /2 +  V <sub>OD</sub>   <sub>-max</sub> /2 | mV   | 1                           |
| Output low voltage                                           | V <sub>OL</sub> | XV <sub>DD_SRDS2-Typ</sub> /2-<br> V <sub>OD</sub>   <sub>-max</sub> /2 | _   | _                                                                     | mV   | 1                           |
|                                                              |                 | 304                                                                     | 475 | 689                                                                   |      | Equalization setting: 1.0x  |
|                                                              |                 | 279                                                                     | 436 | 632                                                                   |      | Equalization setting: 1.09x |
|                                                              |                 | 254                                                                     | 396 | 574                                                                   |      | Equalization setting: 1.2x  |
|                                                              |                 | 229                                                                     | 357 | 518                                                                   |      | Equalization setting: 1.33x |
| Output differential                                          |                 | 202                                                                     | 316 | 459                                                                   |      | Equalization setting: 1.5x  |
| voltage <sup>2, 3, 4</sup><br>(XV <sub>DD-Typ</sub> at 1.0V) | V <sub>OD</sub> | 178                                                                     | 277 | 402                                                                   | mV   | Equalization setting: 1.71x |
| (XVDD-Typ at 1.0V)                                           |                 | 152                                                                     | 237 | 344                                                                   |      | Equalization setting: 2.0x  |
| Output impedance (single-ended)                              | R <sub>O</sub>  | 40                                                                      | 50  | 60                                                                    | Ω    | _                           |

#### Note:

- 1. This will not align to DC-coupled SGMII.
- 2.  $|V_{OD}| = |V_{SD2}|_{TXn} V_{\overline{SD2}}|_{TXn}$ .  $|V_{OD}|$  is also referred as output differential peak voltage.  $V_{TX-DIFFp-p} = 2^*|V_{OD}|$
- 3. The  $|V_{OD}|$  value shown in the table assumes the following transmit equalization setting in the XMITEQAB (for SerDes lanes A & B) or XMITEQEF (for SerDes lanes E & E) bit field of the SerDes 2 control register:
  - The MSbit (bit 0) of the above bit field is set to zero (selecting the full V<sub>DD-DIFF-p-p</sub> amplitude power up default);
  - The LSbits (bit [1:3]) of the above bit field is set based on the equalization setting shown in table.
- 4. The |V<sub>OD</sub>| value shown in the Typ column is based on the condition of XV<sub>DD\_SRDS2-Typ</sub>=1.0 V, no common mode offset variation, SerDes transmitter is terminated with 100-Ω differential load between SD\_TX[n] and SD\_TX[n].

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1 Freescale Semiconductor 63



Figure 22. 4-Wire AC-Coupled SGMII Serial Link Connection Example



Figure 23. SGMII Transmitter DC Measurement Circuit

65

# 2.11.4.1.3 SGMII DC Receiver Timing Specification

This table lists the SGMII DC receiver electrical characteristics. Source synchronous clocking is not supported. Clock is recovered from the data.

Table 41. SGMII DC Receiver Electrical Characteristics<sup>5</sup>

For recommended operating conditions, see Table 3.

| Parameter                   |            | Symbol                  | Min | Тур | Max  | Unit | Notes |
|-----------------------------|------------|-------------------------|-----|-----|------|------|-------|
| DC Input voltage range      |            | _                       |     | N/A |      | _    | 1     |
| Input differential voltage  | LSTS = 001 | V <sub>RX_DIFFp-p</sub> | 100 | _   | 1200 | mV   | 2, 4  |
|                             | LSTS = 100 |                         | 175 | _   |      |      |       |
| Loss of signal threshold    | LSTS = 001 | VLOS                    | 30  | _   | 100  | mV   | 3, 4  |
|                             | LSTS = 100 |                         | 65  | _   | 175  |      |       |
| Receiver differential input | impedance  | Z <sub>RX_DIFF</sub>    | 80  | _   | 120  | Ω    | _     |

#### Note:

- 1. Input must be externally AC-coupled.
- 2. V<sub>RX DIFFD-D</sub> is also referred to as peak-to-peak input differential voltage.
- 3. The concept of this parameter is equivalent to the Electrical Idle Detect Threshold parameter in PCI Express. Refer to the PCI Express Differential Receiver (RX) Input Specifications section for further explanation.
- 4. The LSTS shown in the table refers to the EIC2[0:2] or EIC3[0:2] bit field of the GUTS\_SRDSCR4 register, depending on the SerDes lane usage

# 2.11.4.2 SGMII AC Timing Specifications

This section describes the AC timing specifications for the SGMII interface.

# 2.11.4.2.1 AC Requirements for SGMII SD REF CLK and SD REF CLK

Note that the SGMII clock requirements for SD\_REF\_CLK and SD\_REF\_CLK are intended to be used within the clocking guidelines specified by Section 2.20.2.3, "AC Requirements for SerDes Reference Clocks."

# 2.11.4.2.2 SGMII Transmit AC Timing Specifications

This table provides the SGMII transmit AC timing specifications. A source synchronous clock is not supported. The AC timing specifications do not include RefClk jitter.

Table 42. SGMII Transmit AC Timing Specifications

At recommended operating conditions with XV<sub>DD\_SRDS</sub> = 1.0 V ± 50 mV

| Parameter            | Symbol | Min    | Тур | Max    | Unit   | Notes |
|----------------------|--------|--------|-----|--------|--------|-------|
| Deterministic Jitter | JD     | _      | _   | 0.17   | UI p-p | _     |
| Total Jitter         | JT     | _      | _   | 0.35   | UI p-p | _     |
| Unit Interval        | UI     | 799.92 | 800 | 800.08 | ps     | _     |

## Table 42. SGMII Transmit AC Timing Specifications (continued)

At recommended operating conditions with  $XV_{DD}$  SRDS = 1.0 V ± 50 mV

| Parameter             | Symbol          | Min | Тур | Max | Unit | Notes |
|-----------------------|-----------------|-----|-----|-----|------|-------|
| AC coupling capacitor | C <sub>TX</sub> | 10  | _   | 200 | nF   | 3     |

#### Notes:

- 1. Each UI is 800 ps ± 100 ppm.
- 2. See Figure 25 for single frequency sinusoidal jitter limits.
- 3. The external AC coupling capacitor is required. It is recommended that it be placed near the device transmitter outputs.

## 2.11.4.2.3 SGMII AC Measurement details

Transmitter and receiver AC characteristics are measured at the transmitter outputs (SD\_TX[n] and  $\overline{SD_TX}[n]$ ) or at the receiver inputs (SD\_RX[n] and  $\overline{SD_RX}[n]$ ) as depicted in this figure, respectively.



Figure 24. SGMII AC Test/Measurement Load

# 2.11.4.2.4 SGMII Receiver AC Timing Specifications

This table provides the SGMII receive AC timing specifications. The AC timing specifications do not include RefClk jitter. Source synchronous clocking is not supported. Clock is recovered from the data.

**Table 43. SGMII Receive AC Timing Specifications** 

At recommended operating conditions with  $XV_{DD}$  SRDS2 = 1.0V ± 50mV

| Parameter                                          | Symbol | Min    | Тур | Max               | Unit   | Notes |
|----------------------------------------------------|--------|--------|-----|-------------------|--------|-------|
| Deterministic Jitter Tolerance                     | JD     | 0.37   | _   | _                 | UI p-p | 1, 2  |
| Combined Deterministic and Random Jitter Tolerance | JDR    | 0.55   | _   | _                 | UI p-p | 1, 2  |
| Total Jitter Tolerance                             | JT     | 0.65   | _   | _                 | UI p-p | 1, 2  |
| Bit Error Ratio                                    | BER    | _      | _   | 10 <sup>-12</sup> |        | _     |
| Unit Interval                                      | UI     | 799.92 | 800 | 800.08            | ps     | 3     |

#### Notes:

- 1. Measured at receiver.
- 2. Refer to RapidIO<sup>TM</sup> 1×/4× LP Serial Physical Layer Specification for interpretation of jitter specifications.
- 3. Each UI is 800 ps ± 100 ppm.

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

The sinusoidal jitter in the total jitter tolerance may have any amplitude and frequency in the unshaded region of this figure.



Figure 25. Single Frequency Sinusoidal Jitter Limits

#### 2.11.5 **MII Management**

#### 2.11.5.1 **MII Management DC Electrical Characteristics**

The MDC and MDIO are defined to operate at a supply voltage of 3.3 V and 2.5 V. The DC electrical characteristics for MDIO and MDC are provided in the following tables.

**Table 44. MII Management DC Electrical Characteristics** 

At recommended operating conditions with  $LV_{DD}$  = 3.3 V

| Parameter                                                               | Symbol          | Min | Max                    | Unit | Notes |
|-------------------------------------------------------------------------|-----------------|-----|------------------------|------|-------|
| Input high voltage                                                      | V <sub>IH</sub> | 2.0 | _                      | V    | _     |
| Input low voltage                                                       | V <sub>IL</sub> | _   | 0.90                   | V    | _     |
| Input high current (LV <sub>DD</sub> = Max, V <sub>IN</sub> = 2.1 V)    | I <sub>IH</sub> | _   | 50                     | μΑ   | 1     |
| Input low current (LV <sub>DD</sub> = Max, V <sub>IN</sub> = 0.5 V)     | I <sub>IL</sub> | -50 | _                      | μΑ   | 1     |
| Output high voltage (LV <sub>DD</sub> = Min, I <sub>OH</sub> = -1.0 mA) | V <sub>OH</sub> | 2.4 | LV <sub>DD</sub> + 0.3 | V    | _     |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1 Freescale Semiconductor 67

## Table 44. MII Management DC Electrical Characteristics (continued)

At recommended operating conditions with  $LV_{DD}$  = 3.3 V

| Parameter                                                             | Symbol   | Min | Max | Unit | Notes |
|-----------------------------------------------------------------------|----------|-----|-----|------|-------|
| Output low voltage (LV <sub>DD</sub> = Min, I <sub>OL</sub> = 1.0 mA) | $V_{OL}$ | GND | 0.4 | V    | _     |

#### Note:

1. Note that the symbol  $V_{\text{IN}}$ , in this case, represents the LV<sub>IN</sub> symbol referenced in Table 2 and Table 3.

## **Table 45. MII Management DC Electrical Characteristics**

At recommended operating conditions with  $LV_{DD} = 2.5 V$ 

| Parameter                                                                | Symbol          | Min       | Max                    | Unit | Notes |
|--------------------------------------------------------------------------|-----------------|-----------|------------------------|------|-------|
| Input high voltage                                                       | V <sub>IH</sub> | 1.70      | LV <sub>DD</sub> + 0.3 | V    | _     |
| Input low voltage                                                        | V <sub>IL</sub> | -0.3      | 0.70                   | V    | _     |
| Input high current (V <sub>IN</sub> = LV <sub>DD</sub> ,)                | I <sub>IH</sub> | _         | 50                     | μΑ   | 1, 2  |
| Input low current (V <sub>IN</sub> = GND)                                | I <sub>IL</sub> | -50       | _                      | μΑ   | _     |
| Output high voltage<br>(LV <sub>DD</sub> = Min, IOH = -1.0 mA)           | V <sub>OH</sub> | 2.00      | LV <sub>DD</sub> + 0.3 | V    | _     |
| Output low voltage<br>(LV <sub>DD</sub> = Min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub> | GND - 0.3 | 0.40                   | V    | _     |

#### Notes:

- 1. EC1\_MDC and EC1\_MDIO operate on LV<sub>DD</sub>.
- 2. Note that the symbol  $V_{IN}$ , in this case, represents the  $LV_{IN}$  and  $TV_{IN}$  symbols referenced in Table 3.

# 2.11.5.1.1 MII Management AC Electrical Specifications

This table provides the MII management AC timing specifications.

**Table 46. MII Management AC Timing Specifications** 

| Parameter                  | Symbol              | Min                            | Тур | Max                     | Unit | Notes |
|----------------------------|---------------------|--------------------------------|-----|-------------------------|------|-------|
| MDC frequency              | f <sub>MDC</sub>    | _                              | 2.5 | _                       | MHz  | 2     |
| MDC period                 | t <sub>MDC</sub>    | _                              | 400 | _                       | ns   | _     |
| MDC clock pulse width high | t <sub>MDCH</sub>   | 32                             | _   | _                       | ns   | _     |
| MDC to MDIO delay          | t <sub>MDKHDX</sub> | (16*t <sub>plb_clk</sub> ) - 3 | _   | $(16*t_{plb\_clk}) + 3$ | ns   | 3, 4  |
| MDIO to MDC setup time     | t <sub>MDDVKH</sub> | 5                              | _   | _                       | ns   | _     |

Table 46. MII Management AC Timing Specifications (continued)

| Parameter             | Symbol              | Min | Тур | Max | Unit | Notes |
|-----------------------|---------------------|-----|-----|-----|------|-------|
| MDIO to MDC hold time | t <sub>MDDXKH</sub> | 0   | _   | _   | ns   | _     |

#### Notes:

- 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- 2. This parameter is dependent on the platform clock frequency (MIIMCFG [MgmtClk] field determines the clock frequency of the MgmtClk Clock EC\_MDC).
- 3. This parameter is dependent on the platform clock frequency. The delay is equal to 16 platform clock periods ±3 ns. For example, with a platform clock of 333 MHz, the min/max delay is 48 ns ± 3 ns. Similarly, if the platform clock is 400 MHz, the min/max delay is 40 ns ± 3 ns.
- 4. t<sub>plb clk</sub> is the platform (CCB) clock.

This figure shows the MII management interface timing diagram.



Figure 26. MII Management Interface Timing Diagram

# 2.11.6 eTSEC IEEE Std 1588™ Timing Specifications

## 2.11.6.1 eTSEC IEEE Std 1588 DC Electrical Characteristics

This table shows eTSEC IEEE Std 1588 DC electrical characteristics when operating at  $LV_{DD} = 3.3 \text{ V}$  supply.

Table 47. eTSEC IEEE 1588 DC Electrical Characteristics ( $LV_{DD} = 3.3 V$ )

For recommended operating conditions with  $LV_{DD} = 3.3 \text{ V}$ .

| Parameter                                                            | Symbol          | Min | Max | Unit | Notes |
|----------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                   | V <sub>IH</sub> | 2.0 | _   | V    | 2     |
| Input low voltage                                                    | V <sub>IL</sub> |     | 0.9 | V    | 2     |
| Input high current (LV <sub>DD</sub> = Max, V <sub>IN</sub> = 2.1 V) | I <sub>IH</sub> |     | 50  | μΑ   | 1     |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

## Table 47. eTSEC IEEE 1588 DC Electrical Characteristics (LV<sub>DD</sub> = 3.3 V) (continued)

For recommended operating conditions with  $LV_{DD} = 3.3 \text{ V}$ .

| Parameter                                                                 | Symbol          | Min | Max | Unit | Notes |
|---------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input low current (LV <sub>DD</sub> = Max, V <sub>IN</sub> = 0.5 V)       | I <sub>IL</sub> | -50 | _   | μΑ   | 1     |
| Output high voltage (LV <sub>DD</sub> = Min, $I_{OH} = -1.0 \text{ mA}$ ) | V <sub>OH</sub> | 2.4 | _   | V    | _     |
| Output low voltage (LV <sub>DD</sub> = Min, I <sub>OL</sub> = 1.0 mA)     | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Note:

- 1. Note that the symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbol referenced in Table 2 and Table 3.
- 2. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective  $LV_{IN}$  values found in Table 3.

This table shows the IEEE 1588 DC electrical characteristics when operating at  $LV_{DD} = 2.5 \text{ V}$  supply.

# Table 48. eTSEC IEEE 1588 DC Electrical Characteristics (LV<sub>DD</sub> = 2.5 V)

For recommended operating conditions with  $LV_{DD} = 2.5 V$ 

| Parameter                                                                      | Symbol          | Min  | Max  | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|------|------|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 1.70 | _    | V    | _     |
| Input low voltage                                                              | V <sub>IL</sub> | _    | 0.70 | V    | _     |
| Input current (LV <sub>IN</sub> = 0 V or LV <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IH</sub> | _    | ±50  | μΑ   | 2     |
| Output high voltage (LV <sub>DD</sub> = min, I <sub>OH</sub> = -1.0 mA)        | V <sub>OH</sub> | 2.00 | _    | V    | _     |
| Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 1.0 mA)          | V <sub>OL</sub> | _    | 0.40 | V    | _     |

#### Note:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max LV<sub>IN</sub> values found in Table 3.
- 2. The symbol  $V_{IN}$ , in this case, represents the  $LV_{IN}$  symbols referenced in Table 2 and Table 3.

# 2.11.6.2 eTSEC IEEE 1588 AC Specifications

This table provides the IEEE 1588 AC timing specifications.

## Table 49. eTSEC IEEE 1588 AC Timing Specifications

For recommended operating conditions, see Table 3.

| Parameter                          | Symbol                                                  | Min                       | Тур | Max                     | Unit | Note |
|------------------------------------|---------------------------------------------------------|---------------------------|-----|-------------------------|------|------|
| TSEC_1588_CLK clock period         | t <sub>T1588CLK</sub>                                   | 5                         | _   | T <sub>RX_CLK</sub> x 7 | ns   | 1, 3 |
| TSEC_1588_CLK duty cycle           | t <sub>T1588</sub> CLKH<br>/t <sub>T1588</sub> CLK      | 40                        | 50  | 60                      | %    | _    |
| TSEC_1588_CLK peak-to-peak jitter  | t <sub>T1588CLKINJ</sub>                                | _                         | _   | 250                     | ps   | _    |
| Rise time eTSEC_1588_CLK (20%-80%) | t <sub>T1588</sub> CLKINR                               | 1.0                       | _   | 2.0                     | ns   | _    |
| Fall time eTSEC_1588_CLK (80%–20%) | t <sub>T1588</sub> CLKINF                               | 1.0                       | _   | 2.0                     | ns   | _    |
| TSEC_1588_CLK_OUT clock period     | t <sub>T1588</sub> CLKOUT                               | 2 × t <sub>T1588CLK</sub> | _   | _                       | ns   | _    |
| TSEC_1588_CLK_OUT duty cycle       | t <sub>T1588</sub> CLKOTH<br>/t <sub>T1588</sub> CLKOUT | 30                        | 50  | 70                      | %    | _    |
| TSEC_1588_PULSE_OUT                | t <sub>T1588OV</sub>                                    | 0.5                       | _   | 3.0                     | ns   | _    |

## Table 49. eTSEC IEEE 1588 AC Timing Specifications (continued)

For recommended operating conditions, see Table 3.

| Parameter                     | Symbol                   | Min                           | Тур | Max | Unit | Note |
|-------------------------------|--------------------------|-------------------------------|-----|-----|------|------|
| TSEC_1588_TRIG_IN pulse width | t <sub>T1588</sub> TRIGH | 2 x t <sub>T1588CLK_MAX</sub> |     | _   | ns   | 2    |

#### Note:

- 1. T<sub>RX CLK</sub> is the max clock period of eTSEC receiving clock selected by TMR\_CTRL[CKSEL]. See the P1020 QorIQ Integrated Processor Reference Manual for a description of TMR\_CTRL registers.
- 2. It needs to be at least two times the clock period of the clock selected by TMR\_CTRL[CKSEL]. See the P1020 Qor/Q Integrated Processor Reference Manual for a description of TMR\_CTRL registers.
- 3. The maximum value of  $t_{T1588CLK}$  is not only defined by the value of  $T_{RX}$  CLK, but also defined by the recovered clock. For example, for 10/100/1000 Mbps modes, the maximum value of t<sub>T1588CL</sub> will be 2800, 280, and 56 ns respectively.

This figure shows the data and command output AC timing diagram.



Note: The output delay is counted starting at the rising edge if t<sub>T1588CLKOUT</sub> is non inverting. Otherwise, it is counted starting at the falling edge.

Figure 27. eTSEC IEEE 1588 Output AC Timing

This figure shows the data and command input AC timing diagram.



Figure 28. eTSEC IEEE 1588 Input AC Timing

# 2.12 USB

This section provides the AC and DC electrical specifications for the USB and USB2 interfaces of the P1011. USB2 is muxed with eLBC interface while USB is not muxed except USB\_PCTL0 and USB\_PCTL1 Both the interfaces USB and USB2 will be referred as USB in this section as they share the same AC and DC characteristics.

## 2.12.1 USB DC Electrical Characteristics

The following tables provides the DC electrical characteristics for the USB interface.

## Table 50. USB DC Electrical Characteristics (CV<sub>DD</sub> = 3.3 V)

For recommended operating conditions, see Table 3.

| Parameter                                                                     | Symbol          | Min | Мах | Unit | Notes |
|-------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                            | V <sub>IH</sub> | 2   | _   | V    | 1     |
| Input low voltage                                                             | $V_{IL}$        | _   | 0.8 | V    | 1     |
| Input current (CV <sub>IN</sub> = 0V or CV <sub>IN</sub> = CV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±50 | μΑ   | 2     |
| Output High voltage (CV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)         | V <sub>OH</sub> | 2.8 | _   | V    | _     |
| Output Low voltage (CV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)           | V <sub>OL</sub> | _   | 0.3 | V    | _     |

#### Note:

- 1. Note that the min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $CV_{IN}$  values found in Table 3.
- 2. Note that the symbol CV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

Table 51. USB DC Electrical Characteristics (CV<sub>DD</sub> = 2.5 V)

Parameter Symbol Min Max

| Parameter                                                                   | Symbol          | Min | Max | Unit | Notes |
|-----------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| High-level input voltage <sup>1</sup>                                       | V <sub>IH</sub> | 1.7 | _   | V    | 1     |
| Low-level input voltage                                                     | $V_{IL}$        | _   | 0.7 | V    | 1     |
| Input current ( $V_{IN} = 0 \text{ V or } V_{IN} = CV_{DD}$ )               | I <sub>IN</sub> | _   | ±40 | μΑ   | 2     |
| High-level output voltage (CV <sub>DD</sub> = min, I <sub>OH</sub> = -1 mA) | V <sub>OH</sub> | 2.0 |     | V    | 3     |
| Low-level output voltage (CV <sub>DD</sub> = min, I <sub>OL</sub> = 1mA)    | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Notes:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max CV<sub>IN</sub> values found in Table 3.
- 2. The symbol  $V_{IN}$ , in this case, represents the  $CV_{IN}$  symbol referenced in Section 2.1.2, "Recommended Operating Conditions."
- 3. Not applicable for open drain signals.

73

| Parameter                                                                    | Symbol          | Min  | Max | Unit | Notes |
|------------------------------------------------------------------------------|-----------------|------|-----|------|-------|
| High-level input voltage <sup>1</sup>                                        | V <sub>IH</sub> | 1.25 | _   | V    | 1     |
| Low-level input voltage                                                      | V <sub>IL</sub> | _    | 0.6 | V    | 1     |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = CV <sub>DD</sub> ) | I <sub>IN</sub> | _    | ±40 | μΑ   | 2     |
| High-level output voltage ( $CV_{DD} = min, I_{OH} = -0.5 mA$ )              | V <sub>OH</sub> | 1.35 | _   | V    | 3     |
| Low-level output voltage (CV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA)  | V <sub>OL</sub> | _    | 0.4 | V    |       |

### Notes:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max CV<sub>IN</sub> values found in Table 3.
- The symbol V<sub>IN</sub>, in this case, represents the CV<sub>IN</sub> symbol referenced in Section 2.1.2, "Recommended Operating Conditions."
- 3. Not applicable for open drain signals.

# 2.12.2 USB AC Electrical Specifications

This table describes the general timing parameters of the USB interface.

### **Table 53. USB General Timing Parameters**

For recommended operating conditions, see Table 3

| Parameter                              | Symbol              | Min | Max | Unit | Notes      |
|----------------------------------------|---------------------|-----|-----|------|------------|
| USB clock cycle time                   | tusck               | 15  | _   | ns   | 2, 3, 4, 5 |
| Input setup to USB clock—all inputs    | t <sub>USIVKH</sub> | 4   | _   | ns   | 2, 3, 4, 5 |
| input hold to USB clock—all inputs     | t <sub>USIXKH</sub> | 1   | _   | ns   | 2, 3, 4, 5 |
| USB clock to output valid— all outputs | tuskhov             | _   | 7   | ns   | 2, 3, 4, 5 |
| Output hold from USB clock—all outputs | tuskhox             | 2   | _   | ns   | 2, 3, 4, 5 |

#### Notes:

- 1. The symbols for timing specifications follow the pattern of t<sub>(First two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(First two letters of functional block)(reference)(state)</sub> for outputs. For example, t<sub>USIXKH</sub> symbolizes USB timing (US) for the input (I) to go invalid (X) with respect to the time the USB clock reference (K) goes high (H). Also, t<sub>USKHOX</sub> symbolizes USB timing (US) for the USB clock reference (K) to go high (H) with respect to the output (O) going invalid (X) or output hold time.
- 2. All timings are in reference to USB clock.
- 3. All signals are measured from  $\text{CV}_{\text{DD}}/2$  of the rising edge of the USB clock to  $0.4 \times \text{CV}_{\text{DD}}$  of the signal in question for 3.3 V signaling levels.
- 4. Input timings are measured at the pin.
- 5. For active/float timing measurements, the high impedance or off state is defined to be when the total current delivered through the component pin is less than or equal to that of the leakage current specification.
- 6. When switching the data pins from outputs to inputs using the USBn\_DIR pin, the output timings will be violated on that cycle because the output buffers are tristated asynchronously. This should not be a problem, because the PHY should not be functionally looking at these signals on that cycle as per ULPI specifications.

These figures provide the AC test load and signals for the USB, respectively.



Figure 29. USB AC Test Load



This table provides the USB clock input (USB\_CLK\_IN) AC timing specifications.

Table 54. USB\_CLK\_IN AC Timing Specifications

| Parameter                              | Conditions                                                                            | Symbol                  | Min   | Тур | Max   | Unit |
|----------------------------------------|---------------------------------------------------------------------------------------|-------------------------|-------|-----|-------|------|
| Frequency range                        | Steady state                                                                          | f <sub>USB_CLK_IN</sub> | 59.97 | 60  | 60.03 | MHz  |
| Clock frequency tolerance              | _                                                                                     | t <sub>CLK_TOL</sub>    | -0.05 | 0   | 0.05  | %    |
| Reference clock duty cycle             | Measured at 1.6 V                                                                     | t <sub>CLK_DUTY</sub>   | 40    | 50  | 60    | %    |
| Total input jitter/time interval error | Peak-to-peak value measured with a second order high-pass filter of 500 kHz bandwidth | t <sub>CLK</sub> PJ     |       |     | 200   | ps   |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1 74 Freescale Semiconductor

# 2.13 Enhanced Local Bus

This section describes the DC and AC electrical specifications for the enhanced local bus interface.

# 2.13.1 Enhanced Local Bus DC Electrical Characteristics

This table provides the DC electrical characteristics for the enhanced local bus interface operating at  $BV_{DD} = 3.3 \text{ V DC}$ .

## Table 55. Enhanced Local Bus DC Electrical Characteristics (3.3 V DC)

For recommended operating conditions, see Table 3.

| Parameter                                                                    | Symbol          | Min | Max | Unit |
|------------------------------------------------------------------------------|-----------------|-----|-----|------|
| Input high voltage                                                           | V <sub>IH</sub> | 2   | _   | V    |
| Input low voltage                                                            | V <sub>IL</sub> | _   | 0.8 | V    |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±50 | μΑ   |
| Output high voltage (BV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)        | V <sub>OH</sub> | 2.4 | _   | V    |
| Output low voltage (BV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)          | V <sub>OL</sub> | _   | 0.4 | V    |

#### Note:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max BV<sub>IN</sub> values found in Table 3.
- The symbol V<sub>IN</sub>, in this case, represents the BV<sub>IN</sub> symbol referenced in Section 2.1.2, "Recommended Operating Conditions."

This table provides the DC electrical characteristics for the enhanced local bus interface when operating at  $BV_{DD} = 2.5 \text{ V DC}$ .

Table 56. Enhanced Local Bus DC Electrical Characteristics (2.5 V DC)

For recommended operating conditions, see Table 3

| Parameter                                                                    | Symbol          | Min | Max | Unit |
|------------------------------------------------------------------------------|-----------------|-----|-----|------|
| Input high voltage                                                           | V <sub>IH</sub> | 1.7 | _   | V    |
| Input low voltage                                                            | V <sub>IL</sub> | _   | 0.7 | V    |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±50 | μΑ   |
| Output high voltage (BV <sub>DD</sub> = min, I <sub>OH</sub> = -1 mA)        | V <sub>OH</sub> | 2.0 | _   | V    |
| Output low voltage (BV <sub>DD</sub> = min, I <sub>OL</sub> = 1 mA)          | V <sub>OL</sub> | _   | 0.4 | V    |

#### Note:

- 1. The min  $V_{\text{IL}}$  and max  $V_{\text{IH}}$  values are based on the respective min and max  $BV_{\text{IN}}$  values found in Table 3.
- 2. The symbol  $V_{IN}$ , in this case, represents the  $BV_{IN}$  symbol referenced in Section 2.1.2, "Recommended Operating Conditions."

This table provides the DC electrical characteristics for the enhanced local bus interface when operating at  $BV_{DD} = 1.8 \text{ V DC}$ .

### Table 57. Enhanced Local Bus DC Electrical Characteristics (1.8 V DC)

For recommended operating conditions, see Table 3.

| Parameter                                                                    | Symbol          | Min  | Max | Unit |
|------------------------------------------------------------------------------|-----------------|------|-----|------|
| Input high voltage                                                           | V <sub>IH</sub> | 1.25 | _   | V    |
| Input low voltage                                                            | V <sub>IL</sub> | _    | 0.6 | V    |
| Input current (V <sub>IN</sub> = 0 V or V <sub>IN</sub> = BV <sub>DD</sub> ) | I <sub>IN</sub> | _    | ±50 | μΑ   |
| Output high voltage (BVDD = min, IOH = -0.5 mA)                              | V <sub>OH</sub> | 1.35 | _   | V    |
| Output low voltage (BVDD = min, IOL = 0.5 mA)                                | V <sub>OL</sub> | _    | 0.4 | V    |

#### Note:

- 1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max BV<sub>IN</sub> values found in Table 3.
- 2. The symbol VIN, in this case, represents the BVIN symbol referenced in Section 2.1.2, "Recommended Operating Conditions."

#### **Enhanced Local Bus AC Electrical Specifications** 2.13.2

#### 2.13.2.1 **Test Condition**

This figure provides the AC test load for the enhanced local bus.



Figure 31. Enhanced Local Bus AC Test Load

#### 2.13.2.2 **Local Bus AC Timing Specifications for PLL Bypass Mode**

All output signal timings are relative to the falling edge of any LCLKs for PLL bypass mode. The external circuit must use the rising edge of the LCLKs to latch the data.

All input timings except LGTA/LUPWAIT/LFRB are relative to the rising edge of LCLKs. LGTA/LUPWAIT/LFRB are relative to the falling edge of LCLKs.

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1 76 Freescale Semiconductor This table describes the timing specifications of the local bus interface for PLL bypass mode.

Table 58. Enhanced Local Bus Timing Specifications (BV<sub>DD</sub> = 3.3 V, 2.5 V, and 1.8 V)—PLL Bypass Mode

For recommended operating conditions, see Table 3.

| Parameter                                                           | Symbol <sup>1</sup>                 | Min                                        | Max | Unit                           | Notes |
|---------------------------------------------------------------------|-------------------------------------|--------------------------------------------|-----|--------------------------------|-------|
| Local bus cycle time                                                | t <sub>LBK</sub>                    | 12                                         | _   | ns                             | _     |
| Local bus duty cycle                                                | t <sub>LBKH</sub> /t <sub>LBK</sub> | 45                                         | 55  | %                              | _     |
| LCLK[n] skew to LCLK[m] or LSYNC_OUT                                | t <sub>LBKSKEW</sub>                | _                                          | 150 | ps                             | 2     |
| Input setup<br>(except LGTA/LUPWAIT/LFRB)                           | <sup>t</sup> LBIVKH                 | 6                                          | _   | ns                             | _     |
| Input hold (except LGTA/LUPWAIT/LFRB)                               | <sup>t</sup> LBIXKH                 | 1                                          | _   | ns                             | _     |
| Input setup<br>(for LGTA/LUPWAIT/LFRB)                              | t <sub>LBIVKL</sub>                 | 6                                          | _   | ns                             | _     |
| Input hold<br>(for LGTA/LUPWAIT/LFRB)                               | t <sub>LBIXKL</sub>                 | 1                                          | _   | ns                             | _     |
| Output delay<br>(Except LALE)                                       | t <sub>LBKLOV</sub>                 | _                                          | 1.5 | ns                             | _     |
| Output hold<br>(Except LALE)                                        | t <sub>LBKLOX</sub>                 | -3.5                                       | _   | ns                             | 5     |
| Local bus clock to output high impedance for LAD/LDP                | t <sub>LBKLOZ</sub>                 | _                                          | 2   | ns                             | 3     |
| LALE output negation to LAD/LDP output transition (LATCH hold time) | t <sub>LBONOT</sub>                 | 1/2<br>(LBCR[AHD]=1)<br>1<br>(LBCR[AHD]=0) | -   | eLBC controller<br>clock cycle | 4     |

## Note:

- All signals are measured from BV<sub>DD</sub>/2 of rising/falling edge of LCLK to BV<sub>DD</sub>/2 of the signal in question.
- 2. Skew measured between different LCLK signals at BV<sub>DD</sub>/2.
- 3. For purposes of active/float timing measurements, the high impedance or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 4. t<sub>LBONOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBONOT</sub> is determined by LBCR[AHD]. The unit is the eLBC controller clock cycle, which is the internal clock that runs the local bus controller, not the external LCLK. LCLK cycle = eLBC controller clock cycle × LCRR[CLKDIV]. After power on reset, LBCR[AHD] defaults to 0 and eLBC runs at maximum hold time.
- 5. Output hold is negative. This means that output transition happens earlier than the falling edge of LCLK.

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1 Freescale Semiconductor 77

This figure shows the AC timing diagram for PLL bypass mode.



Figure 32. Enhanced Local Bus Signals (PLL Bypass Mode)

This figure applies to all three controllers that eLBC supports: GPCM, UPM, and FCM.

For input signals, the AC timing data is used directly for all three controllers.

For output signals, each type of controller provides its own unique method to control the signal timing. The final signal delay value for output signals is the programmed delay plus the AC timing delay. For example, for GPCM, LCS can be programmed to delay by  $t_{acs}$  (0,  $\frac{1}{4}$ ,  $\frac{1}{4}$ , 1, 1 +  $\frac{1}{4}$ , 1 +  $\frac{1}{4}$ , 2, 3 cycles), so the final delay is  $t_{acs}$  +  $t_{LBKLOV}$ .

This figure shows how the AC timing diagram applies to GPCM in PLL bypass mode. The same principle applies to UPM and FCM.



 $<sup>^{1}</sup>$   $t_{addr}$  is programmable and determined by LCRR[EADC] and ORx[EAD].

Figure 33. GPCM Output Timing Diagram (PLL Bypass Mode)

# 2.14 Enhanced Secure Digital Host Controller (eSDHC)

This section describes the DC and AC electrical specifications for the eSDHC interface.

# 2.14.1 eSDHC DC Electrical Characteristics

This table provides the DC electrical characteristics for the eSDHC interface.

### Table 59. eSDHC Interface DC Electrical Characteristics

At recommended operating conditions with  $CV_{DD} = 3.3 \text{ V}$ 

| Parameter           | Symbol          | Condition                                         | Min                                  | Max                                  | Unit | Notes |
|---------------------|-----------------|---------------------------------------------------|--------------------------------------|--------------------------------------|------|-------|
| Input high voltage  | V <sub>IH</sub> | _                                                 | $0.625 \times \text{CV}_{\text{DD}}$ | _                                    | V    | 1     |
| Input low voltage   | V <sub>IL</sub> | _                                                 | _                                    | $0.25 \times \text{CV}_{\text{DD}}$  | V    | 1     |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -100 uA at CV <sub>DD</sub> min | $0.75 \times \text{CV}_{\text{DD}}$  | _                                    | V    | _     |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 100uA at CV <sub>DD</sub> min   | _                                    | $0.125 \times \text{CV}_{\text{DD}}$ | V    | _     |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -100 uA                         | CV <sub>DD</sub> – 2                 | _                                    | V    | 2     |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 2 mA                            | _                                    | 0.3                                  | V    | 2     |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

 $<sup>^{2}</sup>$   $t_{arcs}$ ,  $t_{awcs}$ ,  $t_{aoe}$ ,  $t_{rc}$ ,  $t_{oen}$ ,  $t_{awe}$ ,  $t_{wc}$ ,  $t_{wen}$  are determined by ORx. See the P1020 reference manual.

### Table 59. eSDHC Interface DC Electrical Characteristics (continued)

At recommended operating conditions with  $CV_{DD} = 3.3 \text{ V}$ 

| Parameter                    | Symbol                           | Condition | Min         | Max | Unit | Notes |
|------------------------------|----------------------------------|-----------|-------------|-----|------|-------|
| Input/output leakage current | I <sub>IN</sub> /I <sub>OZ</sub> | _         | <b>–</b> 50 | 50  | uA   | _     |

#### Note:

- 1. Note that the min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max CV<sub>IN</sub> values found in Figure 3.
- 2. Open drain mode for MMC cards only.

# 2.14.2 eSDHC AC Timing Specifications

This table provides the eSDHC AC timing specifications as defined in Figure 35.

# Table 60. eSDHC AC Timing Specifications

At recommended operating conditions with CV<sub>DD</sub> = 3.3 V

| Parameter                                                                                 | Symbol                                      | Min  | Max            | Unit | Notes |
|-------------------------------------------------------------------------------------------|---------------------------------------------|------|----------------|------|-------|
| SD_CLK clock frequency: SD/SDIO Full-speed/High-speed mode MMC Full-speed/High-speed mode | f <sub>SFSCK</sub>                          | 0    | 25/50<br>20/52 | MHz  | 2, 4  |
| SD_CLK clock low time—Full-speed/High-speed mode                                          | t <sub>SFSCKL</sub>                         | 10/7 | _              | ns   | 4     |
| SD_CLK clock high time—Full-speed/High-speed mode                                         | t <sub>SFSCKH</sub>                         | 10/7 | _              | ns   | 4     |
| SD_CLK clock rise and fall times                                                          | t <sub>SFSCKR/</sub><br>t <sub>SFSCKF</sub> | _    | 3              | ns   | 4     |
| Input setup times: SD_CMD, SD_DATx, SD_CD to SD_CLK                                       | tsfsivkh                                    | 5.0  | _              | ns   | 4     |
| Input hold times: SD_CMD, SD_DATx, SD_CD to SD_CLK                                        | t <sub>SFSIXKH</sub>                        | 2.5  | _              | ns   | 3, 4  |
| Output delay time: SD_CLK to SD_CMD, SD_DATx valid                                        | t <sub>SHSKHOV</sub>                        | -3   | 3              | ns   | 4     |

### Note:

- 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first three letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first three letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>FHSKHOV</sub> symbolizes eSDHC high speed mode device timing (SHS) clock reference (K) going to the high (H) state, with respect to the output (O) reaching the invalid state (X) or output hold time. Note that, in general, the clock reference symbol representation is based on five letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- 2. In full speed mode, clock frequency value can be 0–25 MHz for a SD/SDIO card and 0–20 MHz for a MMC card. In high speed mode, clock frequency value can be 0–50 MHz for a SD/SDIO card and 0–52 MHz for a MMC card.
- 3. To satisfy hold timing, the delay difference between clock input and cmd/data input must not exceed 2 ns.
- 4.  $C_{CARD} \le 10$  pF, (1 card), and  $C_{L} = C_{BUS} + C_{HOST} + C_{CARD} \le 40$  pF

This figure provides the eSDHC clock input timing diagram.



Figure 34. eSDHC Clock Input Timing Diagram

This figure provides the data and command input/output timing diagram.



Figure 35. eSDHC Data and Command Input/Output Timing Diagram Referenced to Clock

# 2.15 Programmable Interrupt Controller (PIC) Specifications

This section describes the DC and AC electrical specifications for PIC.

# 2.15.1 PIC DC Electrical Characteristics

This table provides the DC electrical characteristics for the PIC interface.

**Table 61. PIC DC Electrical Characteristics** 

For recommended operating conditions, see Table 3.

| Parameter                                                                     | Symbol          | Min | Max | Unit | Notes |
|-------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                            | V <sub>IH</sub> | 2   | _   | V    | 1     |
| Input low voltage                                                             | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (OV <sub>IN</sub> = 0V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±50 | μΑ   | 2     |
| Output high voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)         | V <sub>OH</sub> | 2.4 | _   | V    | _     |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

# Table 61. PIC DC Electrical Characteristics (continued)

For recommended operating conditions, see Table 3.

| Parameter                                                           | Symbol          | Min | Max | Unit | Notes |
|---------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> |     | 0.4 | V    | _     |

#### Note:

- 1. Note that the min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $OV_{IN}$  values found in Table 3.
- 2. Note that the symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

# 2.15.2 PIC AC Timing Specifications

This table provides the PIC input and output AC timing specifications.

### Table 62. PIC Input AC Timing Specifications

For recommended operating conditions, see Table 3

| Parameter                      | Symbol             | Min | Max | Unit   | Notes |
|--------------------------------|--------------------|-----|-----|--------|-------|
| PIC inputs—minimum pulse width | t <sub>PIWID</sub> | 3   | _   | SYSCLK | 1     |

#### Note:

1. PIC inputs and outputs are asynchronous to any visible clock. PIC outputs should be synchronized before use by any external synchronous logic. PIC inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation when working in edge-triggered mode.

# 2.16 JTAG

This section describes the AC electrical specifications for the IEEE 1149.1 (JTAG) interface of the P1011.

# 2.16.1 JTAG DC Electrical Characteristics

This table provides the JTAG DC electrical characteristics.

### **Table 63. JTAG DC Electrical Characteristics**

For recommended operating conditions, see Table 3.

| Parameter                                                                     | Symbol          | Min | Max | Unit | Notes |
|-------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                            | V <sub>IH</sub> | 2   | _   | V    | 1     |
| Input low voltage                                                             | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (OV <sub>IN</sub> = 0V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±50 | μΑ   | 2     |
| Output high voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)         | V <sub>OH</sub> | 2.4 | _   | V    | _     |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)           | V <sub>OL</sub> | _   | 0.4 | V    | _     |

### Note:

- Note that the min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 3.
- Note that the symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

# 2.16.2 JTAG AC Timing Specifications

This table provides the JTAG AC timing specifications as defined in Figure 36 through Figure 39.

# **Table 64. JTAG AC Timing Specifications**

For recommended operating conditions see Table 3.

| Parameter                                         | Symbol                                  | Min | Max  | Unit | Notes |
|---------------------------------------------------|-----------------------------------------|-----|------|------|-------|
| JTAG external clock frequency of operation        | f <sub>JTG</sub>                        | 0   | 33.3 | MHz  | _     |
| JTAG external clock cycle time                    | t <sub>JTG</sub>                        | 30  | _    | ns   | _     |
| JTAG external clock pulse width measured at 1.4 V | t <sub>JTKHKL</sub>                     | 15  | _    | ns   | _     |
| JTAG external clock rise and fall times           | t <sub>JTGR</sub> and t <sub>JTGF</sub> | 0   | 2    | ns   | _     |
| TRST assert time                                  | t <sub>TRST</sub>                       | 25  | _    | ns   | 2     |
| Input setup times                                 | t <sub>JTDVKH</sub>                     | 4   | _    | ns   | _     |
| Input hold times                                  | t <sub>JTDXKH</sub>                     | 10  | _    | ns   | _     |
| Output valid times                                | t <sub>JTKLDV</sub>                     | 4   | 10   | ns   | 3     |
| Output hold times                                 | t <sub>JTKLDX</sub>                     | 30  | _    | ns   | 3     |

#### Notes:

- 1. The symbols used for timing specifications follow the pattern t<sub>(first two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) reaching the invalid state (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that in general, the clock reference symbol representation is based on three letters representing the clock of a SerDes Transmitter particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- 2. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.
- 3. All outputs are measured from the midpoint voltage of the falling/rising edge of  $t_{TCLK}$  to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive  $50-\Omega$  load. Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.

This figure provides the AC test load for TDO and the boundary-scan outputs.



Figure 36. AC Test Load for the JTAG Interface

This figure provides the JTAG clock input timing diagram.



Figure 37. JTAG Clock Input Timing Diagram

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

This figure provides the TRST timing diagram.



Figure 38. TRST Timing Diagram

This figure provides the boundary-scan timing diagram.



Figure 39. Boundary-Scan Timing Diagram

# 2.17 I2C

This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interfaces.

# 2.17.1 I2C DC Electrical Characteristics

This table provides the DC electrical characteristics for the I<sup>2</sup>C interfaces.

Table 65. I<sup>2</sup>C DC Electrical Characteristics

For recommended operating conditions, see Table 3.

| Parameter                                                                                                     | Symbol              | Min | Max | Unit | Notes |
|---------------------------------------------------------------------------------------------------------------|---------------------|-----|-----|------|-------|
| Input high voltage                                                                                            | V <sub>IH</sub>     | 2   | _   | V    | 1     |
| Input low voltage                                                                                             | V <sub>IL</sub>     | _   | 0.8 | V    | 1     |
| Output low voltage                                                                                            | V <sub>OL</sub>     | 0   | 0.4 | V    | 2     |
| Pulse width of spikes which must be suppressed by the input filter                                            | t <sub>I2KHKL</sub> | 0   | 50  | ns   | 3     |
| Input current each I/O pin (input voltage is between $0.1\times \rm OV_{DD}$ and $0.9\times \rm OV_{DD}(max)$ | I <sub>I</sub>      | -50 | 50  | μΑ   | 4     |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

# Table 65. I<sup>2</sup>C DC Electrical Characteristics (continued)

For recommended operating conditions, see Table 3.

| Parameter                    | Symbol         | Min | Max | Unit | Notes |
|------------------------------|----------------|-----|-----|------|-------|
| Capacitance for each I/O pin | C <sub>I</sub> |     | 10  | pF   | _     |

### Notes:

- 1. Note that the min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $OV_{IN}$  values found in Table 3. 2. Output voltage (open drain or open collector) condition = 3 mA sink current.
- 3. Refer to the P1020 QorlQ Integrated Processor Reference Manual for information on the digital filter used.
- 4. I/O pins will obstruct the SDA and SCL lines if  ${\sf OV}_{\sf DD}$  is switched off.

#### **I2C AC Electrical Specifications** 2.17.2

This table provides the AC timing parameters for the I<sup>2</sup>C interfaces.

# Table 66. I<sup>2</sup>C AC Electrical Specifications

For recommended operating conditions see Table 3. All values refer to V<sub>IH</sub> (min) and V<sub>IL</sub> (max) levels (see Table 65).

| Parameter                                                                                    | Symbol              | Min                                | Max | Unit | Notes |
|----------------------------------------------------------------------------------------------|---------------------|------------------------------------|-----|------|-------|
| SCL clock frequency                                                                          | f <sub>I2C</sub>    | 0                                  | 400 | kHz  | 2     |
| Low period of the SCL clock                                                                  | t <sub>l2CL</sub>   | 1.3                                | _   | μs   | _     |
| High period of the SCL clock                                                                 | t <sub>I2CH</sub>   | 0.6                                | _   | μs   | _     |
| Setup time for a repeated START condition                                                    | t <sub>I2SVKH</sub> | 0.6                                | _   | μs   | _     |
| Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> | 0.6                                | _   | μs   | _     |
| Data setup time                                                                              | t <sub>I2DVKH</sub> | 100                                | _   | ns   | _     |
| Data hold time:  CBUS compatible masters  I <sup>2</sup> C bus devices                       | t <sub>I2DXKL</sub> | <u> </u>                           |     | μs   | 3     |
| Data output delay time                                                                       | t <sub>I2OVKL</sub> | _                                  | 0.9 | μs   | 4     |
| Set-up time for STOP condition                                                               | t <sub>I2PVKH</sub> | 0.6                                | _   | μs   | _     |
| Bus free time between a STOP and START condition                                             | t <sub>I2KHDX</sub> | 1.3                                | _   | μs   | _     |
| Noise margin at the LOW level for each connected device (including hysteresis)               | $V_{NL}$            | $0.1 \times OV_{DD}$               | _   | V    | _     |
| Noise margin at the HIGH level for each connected device (including hysteresis)              | $V_{NH}$            | $0.2 \times \text{OV}_{\text{DD}}$ | _   | V    | _     |

# Table 66. I<sup>2</sup>C AC Electrical Specifications (continued)

For recommended operating conditions see Table 3. All values refer to V<sub>IH</sub> (min) and V<sub>IL</sub> (max) levels (see Table 65).

| Parameter                         | Symbol | Min | Max | Unit | Notes |
|-----------------------------------|--------|-----|-----|------|-------|
| Capacitive load for each bus line | Cb     |     | 400 | pF   |       |

#### Note:

- 1. The symbols used for timing specifications herein follow the pattern  $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$  for inputs and  $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)}$  for outputs. For example,  $t_{I2DVKH}$  symbolizes  $I^2C$  timing (I2) with respect to the time data input signals (D) reaching the valid state (V) relative to the  $t_{I2C}$  clock reference (K) going to the high (H) state or setup time. Also,  $t_{I2SXKL}$  symbolizes  $I^2C$  timing (I2) for the time that the data with respect to the START condition (S) went invalid (X) relative to the  $t_{I2C}$  clock reference (K) going to the low (L) state or hold time. Also,  $t_{I2PVKH}$  symbolizes  $I^2C$  timing (I2) for the time that the data with respect to the STOP condition (P) reaches the valid state (V) relative to the  $t_{I2C}$  clock reference (K) going to the high (H) state or setup time.
- The requirements for I<sup>2</sup>C frequency calculation must be followed. Refer to Freescale application note AN2919, "Determining the I<sup>2</sup>C Frequency Divider Ratio for SCL."
- 3. As a transmitter, the processor provides a delay time of at least 300 ns for the SDA signal (referred to as the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL to avoid unintended generation of a START or STOP condition. When the processor acts as the I<sup>2</sup>C bus master while transmitting, it drives both SCL and SDA. As long as the load on SCL and SDA are balanced, the device does not generate an unintended START or STOP condition. Therefore, the 300 ns SDA output delay time is not a concern. If under some rare condition, the 300 ns SDA output delay time is required for the processor as transmitter, refer to AN2919, "Determining the I<sup>2</sup>C Frequency Divider Ratio for SCL."
- 4. The maximum  $t_{12OVKL}$  only must be met if the device does not stretch the LOW period  $(t_{12CL})$  of the SCL signal.

This figure provides the AC test load for the I<sup>2</sup>C.



Figure 40. I<sup>2</sup>C AC Test Load

This figure shows the AC timing diagram for the I<sup>2</sup>C bus.



Figure 41. I<sup>2</sup>C Bus AC Timing Diagram

# 2.18 **GPIO**

This section describes the DC and AC electrical specifications for the GPIO interface.

# 2.18.1 GPIO DC Electrical Characteristics

This table provides the DC electrical characteristics for the GPIO interface powered by OV<sub>DD</sub>.

## Table 67. GPIO[0:7] DC Electrical Characteristics

For recommended operating conditions, see Table 3.

| Parameter                                                                      | Symbol          | Min | Max | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 2   | _   | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±50 | μΑ   | 2     |
| Output high voltage $(OV_{DD} = min, I_{OH} = -2 mA)$                          | V <sub>OH</sub> | 2.4 | _   | V    | _     |
| Low-level output voltage<br>(OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)   | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Note:

- 1. Note that the min  $V_{IL}$  and max  $V_{IH}$  values are based on the min and max  $OV_{IN}$  respective values found in Table 3.
- 2. Note that the symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

This table provides the DC electrical characteristics for the GPIO interface powered by  $BV_{DD}$  when operating from 3.3 V supply.

# Table 68. GPIO[8:15] DC Electrical Characteristics (3.3 V)

For recommended operating conditions, see Table 3.

| Parameter                                                                     | Symbol          | Min | Max | Unit | Notes |
|-------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                            | V <sub>IH</sub> | 2   | _   | V    | 1     |
| Input low voltage                                                             | V <sub>IL</sub> | _   | 0.8 | V    | 1     |
| Input current (BV <sub>IN</sub> = 0 V or BV <sub>IN</sub> = BV <sub>DD)</sub> | I <sub>IN</sub> | _   | ±50 | μΑ   | 2     |
| Output high voltage $(BV_{DD} = min, I_{OH} = -2 mA)$                         | V <sub>OH</sub> | 2.4 | _   | V    | _     |
| Low-level output voltage<br>(BV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)  | V <sub>OL</sub> | _   | 0.4 | V    | _     |

#### Note:

- 1. Note that the min  $V_{IL}$  and max  $V_{IH}$  values are based on the min and max  $BV_{IN}$  respective values found in Table 3.
- 2. Note that the symbol BV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

This table provides the DC electrical characteristics for the GPIO interface powered by  $BV_{DD}$  when operating from 2.5 V supply.

# Table 69. GPIO[8:15] DC Electrical Characteristics (2.5 V)

For recommended operating conditions, see Table 3.

| Parameter                                                                     | Symbol          | Min | Max | Unit | Notes |
|-------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                            | V <sub>IH</sub> | 1.7 | _   | V    | 1     |
| Input low voltage                                                             | V <sub>IL</sub> | _   | 0.7 | V    | 1     |
| Input current (BV <sub>IN</sub> = 0 V or BV <sub>IN</sub> = BV <sub>DD)</sub> | I <sub>IN</sub> | _   | ±50 | μΑ   | 2     |
| Output high voltage<br>(BV <sub>DD</sub> = min, I <sub>OH</sub> = 2 mA)       | V <sub>OH</sub> | 1.7 | _   | V    | _     |
| Low-level output voltage<br>(BV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)  | V <sub>OL</sub> | _   | 0.7 | V    | _     |

#### Note:

- 1. Note that the min  $V_{IL}$  and max  $V_{IH}$  values are based on the min and max  $BV_{IN}$  respective values found in Table 3.
- 2. Note that the symbol BV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

This table provides the DC electrical characteristics for the GPIO interface powered by  $BV_{DD}$  when operating from 1.8 V supply.

### Table 70. GPIO[8:15] DC Electrical Characteristics (1.8 V)

For recommended operating conditions, see Table 3.

| Parameter                                                                     | Symbol          | Min  | Max | Unit | Notes |
|-------------------------------------------------------------------------------|-----------------|------|-----|------|-------|
| Input high voltage                                                            | V <sub>IH</sub> | 1.2  | _   | V    | 1     |
| Input low voltage                                                             | V <sub>IL</sub> | _    | 0.6 | V    | 1     |
| Input current (BV <sub>IN</sub> = 0 V or BV <sub>IN</sub> = BV <sub>DD)</sub> | I <sub>IN</sub> | _    | ±40 | μΑ   | 2     |
| Output high voltage (BV <sub>DD</sub> = min, I <sub>OH</sub> = -0.5 mA)       | V <sub>OH</sub> | 1.35 | _   | V    | _     |
| Low-level output voltage (BV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA)   | V <sub>OL</sub> | _    | 0.4 | V    | _     |

#### Note:

- 1. Note that the min  $V_{IL}$  and max  $V_{IH}$  values are based on the min and max  $BV_{IN}$  respective values found in Table 3.
- 2. Note that the symbol BV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

# 2.18.2 GPIO AC Timing Specifications

This table provides the GPIO input and output AC timing specifications.

## Table 71. GPIO Input AC Timing Specifications

For recommended operating conditions, see Table 3.

| Parameter                       | Symbol             | Min | Unit | Notes |
|---------------------------------|--------------------|-----|------|-------|
| GPIO inputs—minimum pulse width | t <sub>PIWID</sub> | 20  | ns   | 1     |

#### Notes:

1. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least t<sub>PIWID</sub> to ensure proper operation.

This figure provides the AC test load for the GPIO.



Figure 42. GPIO AC Test Load

# 2.19 TDM

This section describes the DC and AC electrical specifications for the TDM.

# 2.19.1 TDM DC Electrical Characteristics

This table provides the DC electrical characteristics TDM.

#### **Table 72. TDM DC Electrical Characteristics**

For recommended operating conditions, see Table 3.

| Parameter                                                                     | Symbol          | Min  | Max | Unit | Notes |
|-------------------------------------------------------------------------------|-----------------|------|-----|------|-------|
| Input high voltage                                                            | V <sub>IH</sub> | 2.0  | _   | V    | 1     |
| Input low voltage                                                             | V <sub>IL</sub> | -0.3 | 0.8 | V    | 1     |
| Input current (OV <sub>IN</sub> = 0V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _    | ±50 | μΑ   | 2     |
| Output high voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA)         | V <sub>OH</sub> | 2.4  | _   | V    | _     |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)           | V <sub>OL</sub> | _    | 0.4 | V    | _     |

#### Note:

- 1. Note that the min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the min and max BV<sub>IN</sub> respective values found in Table 3.
- 2. Note that the symbol BV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

### 2.19.2 TDM AC Electrical Characteristics

This table provides input and output AC timing specifications for TDM interface.

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

| Parameter                                    | Symbol                | Min  | Max  | Units | Notes |
|----------------------------------------------|-----------------------|------|------|-------|-------|
| TDMxRCK/TDMxTCK                              | t <sub>DM</sub>       | 20.0 | _    | ns    | _     |
| TDMxRCK/TDMxTCK high pulse width             | t <sub>DM_HIGH</sub>  | 8.0  | _    | ns    | _     |
| TDMxRCK/TDMxTCK low pulse width              | t <sub>DM_LOW</sub>   | 8.0  | _    | ns    | _     |
| TDM all input setup time                     | t <sub>DMIVKH</sub>   | 3.0  | _    | ns    | _     |
| TDMxRD hold time                             | t <sub>DMRDIXKH</sub> | 3.5  | _    | ns    | _     |
| TDMxTFS/TDMxRFS input hold time              | t <sub>DMFSIXKH</sub> | 2.0  | _    | ns    | 2     |
| TDMxTCK high to TDMxTD output active         | t <sub>DM_OUTAC</sub> | 4.0  | _    | ns    | 2     |
| TDMxTCK high to TDMxTD output valid          | t <sub>DMTKHOV</sub>  | _    | 14.0 | ns    | _     |
| TDMxTD hold time                             | t <sub>DMTKHOX</sub>  | 2.0  | _    | ns    | _     |
| TDMxTCK High to TDMxTD output high impedance | t <sub>DM_OUTHI</sub> | _    | 10.0 | ns    | _     |
| TDMxTFS/TDMxRFS output valid                 | t <sub>DMFSKHOV</sub> | _    | 13.5 | ns    | _     |
| TDMxTFS/TDMxRFS output hold time             | t <sub>DMFSKHOX</sub> | 2.5  | _    | ns    | _     |

#### Notes:

- 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>TDMIVKH</sub> symbolizes TDM timing (DM) with respect to the time the input signals (I) reach the valid state (V) relative to the TDM Clock, t<sub>TC</sub>, reference (K) going to the high (H) state or setup time. Also, output signals (O), hold (X).
- 2. Output values are based on 30 pF capacitive load.
- 3. Inputs are referenced to the sampling that the TDM is programmed to use. Outputs are referenced to the programming edge they are programmed to use. Use of the rising edge or falling edge as a reference is programmable. TDMxTCK and TDMxRCK are shown using the rising edge.

This figure shows the TDM receive signal timing.



Figure 43. TDM Receive Signals

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

91

This figure shows the TDM transmit signal timing.



Figure 44. TDM Transmit Signals

# 2.20 High-Speed Serial Interfaces (HSSI)

The P1011 features one Serializer/Deserializer (SerDes) interfaces to be used for high-speed serial interconnect applications. The SerDes interface can be used for PCI Express data transfers and for SGMII application.

This section describes the common portion of SerDes DC electrical specifications, which is the DC requirement for SerDes reference clocks. The SerDes data lane's transmitter and receiver reference circuits are also shown.

# 2.20.1 Signal Terms Definition

The SerDes utilizes differential signaling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals.

Figure 45 shows how the signals are defined. For illustration purpose, only one SerDes lane is used for description. The figure shows a waveform for either a transmitter output ( $SDn_TX$  and  $\overline{SDn_TX}$ ) or a receiver input ( $SDn_RX$  and  $\overline{SDn_RX}$ ). Each signal swings between A volts and B volts where A > B.

Using this waveform, the definitions are as follows. To simplify illustration, the following definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling environment.

#### • Single-Ended Swing

The transmitter output signals and the receiver input signals  $SDn_TX$ ,  $\overline{SDn_TX}$ ,  $SDn_RX$  and  $\overline{SDn_RX}$  each have a peak-to-peak swing of A – B volts. This is also referred as each signal wire's Single-Ended Swing.

### • Differential Output Voltage, V<sub>OD</sub> (or Differential Output Swing):

The Differential Output Voltage (or Swing) of the transmitter,  $V_{OD}$ , is defined as the difference of the two complimentary output voltages:  $V_{SDn\_TX} - V_{\overline{SDn\_TX}}$ . The  $V_{OD}$  value can be either positive or negative.

# • Differential Input Voltage, V<sub>ID</sub> (or Differential Input Swing):

The Differential Input Voltage (or Swing) of the receiver,  $V_{ID}$ , is defined as the difference of the two complimentary input voltages:  $V_{SDn\_RX} - V_{\overline{SDn\_RX}}$ . The  $V_{ID}$  value can be either positive or negative.

### Differential Peak Voltage, V<sub>DIFFp</sub>

The peak value of the differential transmitter output signal or the differential receiver input signal is defined as Differential Peak Voltage,  $V_{DIFFp} = |A - B|$  Volts.

# • Differential Peak-to-Peak, V<sub>DIFFp-p</sub>

Since the differential output signal of the transmitter and the differential input signal of the receiver each range from A-B to -(A-B) Volts, the peak-to-peak value of the differential transmitter output signal or the differential receiver input signal is defined as Differential Peak-to-Peak Voltage,  $V_{DIFFp-p} = 2 \times V_{DIFFp} = 2 \times |(A-B)|$  Volts, which is twice of differential swing in amplitude, or twice of the differential peak. For example, the output differential peak-peak voltage can also be calculated as  $V_{TX-DIFFp-p} = 2 \times |V_{OD}|$ .

### • Differential Waveform

The differential waveform is constructed by subtracting the inverting signal (SDn\_TX, for example) from the non-inverting signal (SDn\_TX, for example) within a differential pair. There is only one signal trace curve in a differential waveform. The voltage represented in the differential waveform is not referenced to ground. Refer to Figure 45 as an example for differential waveform.

# • Common Mode Voltage, V<sub>cm</sub>

The Common Mode Voltage is equal to one half of the sum of the voltages between each conductor of a balanced interchange circuit and ground. In this example, for SerDes output,  $V_{cm_out} = (VSDn_TX + VSDn_TX)/2 = (A + B)/2$ , which is the arithmetic mean of the two complimentary output voltages within a differential pair. In a system, the common mode voltage may often differ from one component's output to the other's input. Sometimes, it may even be different between the receiver input and driver output circuits within the same component. It is also referred to as the DC offset occasionally.



Figure 45. Differential Voltage Definitions for Transmitter or Receiver

To illustrate these definitions using real values, consider the case of a CML (Current Mode Logic) transmitter that has a common mode voltage of 2.25 V and each of its outputs, TD and  $\overline{\text{TD}}$ , has a swing that goes between 2.5 V and 2.0 V. Using these values, the peak-to-peak voltage swing of each signal (TD or  $\overline{\text{TD}}$ ) is 500 mV p-p, which is referred as the single-ended swing for each signal. In this example, since the differential signaling environment is fully symmetrical, the transmitter output's differential swing (V<sub>OD</sub>) has the same amplitude as each signal's single-ended swing. The differential output signal ranges between 500 mV and –500 mV, in other words, V<sub>OD</sub> is 500 mV in one phase and –500 mV in the other phase. The peak differential voltage (V<sub>DIFFp</sub>) is 500 mV. The peak-to-peak differential voltage (V<sub>DIFFp-p</sub>) is 1000 mV p-p.

# 2.20.2 SerDes Reference Clocks

The SerDes reference clock inputs are applied to an internal PLL whose output creates the clock used by the corresponding SerDes lanes. The SerDes reference clock inputs are SD\_REF\_CLK and SD\_REF\_CLK for PCI Express and SGMII interface.

The following sections describe the SerDes reference clock requirements and some application information.

### 2.20.2.1 SerDes Reference Clock Receiver Characteristics

This figure shows a receiver reference diagram of the SerDes reference clocks.



Figure 46. Receiver of SerDes Reference Clocks

The characteristics of the clock signals are as follows:

- The supply voltage requirements for XV<sub>DD SRDS2</sub> are specified in Table 2 and Table 3.
- SerDes reference clock receiver reference circuit structure
  - The SD\_REF\_CLK and SD\_REF\_CLK are internally AC-coupled differential inputs as shown in Figure 46. Each differential clock input (SD\_REF\_CLK or SD\_REF\_CLK) has a 50-Ω termination to SGND\_SRDS followed by on-chip AC-coupling.
  - The external reference clock driver must be able to drive this termination.
  - The SerDes reference clock input can be either differential or single-ended. Refer to the differential mode and single-ended mode descriptions in Section 2.20.2.2, "DC Level Requirement for SerDes Reference Clocks," for requirements.
- The maximum average current requirement that also determines the common mode voltage range.
  - When the SerDes reference clock differential inputs are DC coupled externally with the clock driver chip, the maximum average current allowed for each input pin is 8 mA. In this case, the exact common mode input voltage is not critical as long as it is within the range allowed by the maximum average current of 8 mA (refer to the following bullet for more detail), since the input is AC-coupled on-chip.
  - This current limitation sets the maximum common mode input voltage to be less than  $0.4~V~(0.4~V~\div~50~=~8~mA)$  while the minimum common mode input level is  $0.1~V~above~SGND\_SRDS$ . For example, a clock with a 50/50~duty~cycle~can~be~produced~by~a~clock~driver~with~output~driven~by~its~current~source~from~0~mA~to~16~mA~(0–0.8~V), such that each phase of the differential input has a single-ended swing from <math>0~V~to~800~mV with the common mode voltage at 400~mV.
  - If the device driving the SD\_REF\_CLK and  $\overline{\text{SD}_{REF}\text{-CLK}}$  inputs cannot drive 50 Ω to SGND\_SRDS DC, or it exceeds the maximum input current limitations, then it must be AC-coupled off-chip.

# 2.20.2.2 DC Level Requirement for SerDes Reference Clocks

The DC level requirement for the SerDes reference clock inputs is different depending on the signaling mode used to connect the clock driver chip and SerDes reference clock inputs as described below.

#### Differential Mode

- The input amplitude of the differential clock must be between 400 mV and 1600 mV differential peak-peak (or between 200 mV and 800 mV differential peak). In other words, each signal wire of the differential pair must have a single-ended swing less than 800 mV and greater than 200 mV. This requirement is the same for both external DC-coupled or AC-coupled connection.
- For external DC-coupled connection, as described in Section 2.20.2.1, "SerDes Reference Clock Receiver Characteristics," the maximum average current requirements sets the requirement for average voltage (common mode voltage) to be between 100 mV and 400 mV. Figure 47 shows the SerDes reference clock input requirement for DC-coupled connection scheme.
- For external AC-coupled connection, there is no common mode voltage requirement for the clock driver. Since the external AC-coupling capacitor blocks the DC level, the clock driver and the SerDes reference clock receiver operate in different command mode voltages. The SerDes reference clock receiver in this connection scheme has its common mode voltage set to SGND\_SRDS. Each signal wire of the differential inputs is allowed to swing below and above the command mode voltage (SGND\_SRDS). Figure 48 shows the SerDes reference clock input requirement for AC-coupled connection scheme.



Figure 47. Differential Reference Clock Input DC Requirements (External DC-Coupled)



Figure 48. Differential Reference Clock Input DC Requirements (External AC-Coupled)

### • Single-ended Mode

- The reference clock can also be single ended. The SD\_REF\_CLK input amplitude (single-ended swing) must be between 400 mV and 800 mV peak-peak (from V<sub>MIN</sub> to V<sub>MAX</sub>) with SD\_REF\_CLK either left unconnected or tied to ground.
- The SD\_REF\_CLK input average voltage must be between 200 and 400 mV. Figure 49 shows the SerDes reference clock input requirement for single-ended signaling mode.
- To meet the input amplitude requirement, the reference clock inputs might need to be DC or AC coupled externally. For the best noise performance, the reference of the clock could be DC or AC coupled into the unused phase (SD\_REF\_CLK) through the same source impedance as the clock input (SD\_REF\_CLK) in use.



Figure 49. Single-Ended Reference Clock Input DC Requirements

# 2.20.2.3 AC Requirements for SerDes Reference Clocks

This table lists AC requirements for the PCI Express and SGMII SerDes reference clocks to be guaranteed by the customer's application design.

| Parameter                                                                                                         | Symbol                | Min  | Typical | Max  | Unit | Notes |
|-------------------------------------------------------------------------------------------------------------------|-----------------------|------|---------|------|------|-------|
| SD_REF_CLK/ SD_REF_CLK frequency range                                                                            | t <sub>CLK_REF</sub>  | _    | 100/125 | _    | MHz  | 1     |
| SD_REF_CLK/ SD_REF_CLK clock frequency tolerance                                                                  | t <sub>CLK_</sub> TOL | -350 | _       | +350 | ppm  |       |
| SD_REF_CLK/ SD_REF_CLK reference clock duty cycle                                                                 | t <sub>CLK_DUTY</sub> | 40   | 50      | 60   | %    | 4     |
| SD_REF_CLK/ SD_REF_CLK max deterministic peak-peak Jitter at 10 <sup>-6</sup> BER                                 | t <sub>CLK_DJ</sub>   | _    | _       | 42   | ps   | _     |
| SD_REF_CLK/ SD_REF_CLK total reference clock jitter at 10 <sup>-6</sup> BER (Peak-to-peak jitter at refClk input) | t <sub>CLK_TJ</sub>   | _    | _       | 86   | ps   | 2     |

Table 74. SD\_REF\_CLK and SD\_REF\_CLK Input Clock Requirements

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

Table 74. SD\_REF\_CLK and SD\_REF\_CLK Input Clock Requirements (continued)

| Parameter                                       | Symbol                                 | Min | Typical | Max | Unit | Notes |
|-------------------------------------------------|----------------------------------------|-----|---------|-----|------|-------|
| SD_REF_CLK/ SD_REF_CLK rising/falling edge rate | <sup>t</sup> CLKRR <sup>/t</sup> CLKFR | 1   |         | 4   | V/ns | 3     |

#### Notes:

- 1. Only 100/125 have been tested, other in between values will not work correctly with the rest of the system.
- 2. Limits from PCI Express CEM Rev 2.0.
- 3. Measured from -200 mV to +200 mV on the differential waveform (derived from SDn\_REF\_CLK minus SDn\_REF\_CLK). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing. See Figure 50.
- 4. Measurement taken from differential waveform.
- 5. Measurement taken from single-ended waveform.
- 6. Matching applies to rising edge for SDn\_REF\_CLK and falling edge rate for SDn\_REF\_CLK. It is measured using a 200 mV window centered on the median cross point where SDn\_REF\_CLK rising meets SDn\_REF\_CLK falling. The median cross point is used to calculate the voltage thresholds that the oscilloscope uses for the edge rate calculations. The rise edge rate of SDn\_REF\_CLK should be compared to the fall edge rate of SDn\_REF\_CLK, the maximum allowed difference should not exceed 20% of the slowest edge rate. See Figure 51.



Figure 50. Differential Measurement Points for Rise and Fall Time



Figure 51. Single-Ended Measurement Points for Rise and Fall Time Matching

97

# 2.20.2.4 SerDes Transmitter and Receiver Reference Circuits

This figure shows the reference circuits for SerDes data lane's transmitter and receiver.



Figure 52. SerDes Transmitter and Receiver Reference Circuits

The DC and AC specification of SerDes data lanes are defined in each interface protocol section below (PCI Express, Serial Rapid IO or SGMII) in this document based on the application usage:

- Section 2.11.4, "SGMII Interface Electrical Characteristics"
- Section 2.21, "PCI Express"

Note that an external AC-coupling capacitor is required for the above three serial transmission protocols per the protocol's standard requirements.

# 2.21 PCI Express

This section describes the DC and AC electrical specifications for the PCI Express bus.

# 2.21.1 PCI Express DC Requirements for PCI Express SD\_REF\_CLK and SD\_REF\_CLK

For more information, see Section 2.20.2.2, "DC Level Requirement for SerDes Reference Clocks."

# 2.21.2 PCI Express DC Physical Layer Specifications

This section contains the DC specifications for the physical layer of PCI Express on this device.

# 2.21.2.1 PCI Express DC Physical Layer Transmitter Specifications

This section discusses PCI Express DC physical layer transmitter specifications for 2.5 Gb/s.

This table defines the PCI Express (2.5 Gb/s) DC specifications for the differential output at all transmitters (TXs). The parameters are specified at the component pins.

Table 75. PCI Express (2.5Gb/s) Differential Transmitter (TX) Output DC Specifications

| Symbol                   | Parameter                                            | Min | Typical | Max  | Units | Comments                                                                                                                                                                         |
|--------------------------|------------------------------------------------------|-----|---------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>TX-DIFFp-p</sub>  | Differential Peak-to-Peak<br>Output Voltage          | 800 | 1000    | 1200 | mV    | $V_{TX-DIFFp-p} = 2 \times  V_{TX-D+} - V_{TX-D-} $ See Note 1.                                                                                                                  |
| V <sub>TX-DE-RATIO</sub> | De-emphasized Differential<br>Output Voltage (Ratio) | 3.0 | 3.5     | 4.0  | dB    | Ratio of the $V_{TX\text{-DIFFp-p}}$ of the second and following bits after a transition divided by the $V_{TX\text{-DIFFp-p}}$ of the first bit after a transition. See Note 1. |
| Z <sub>TX-DIFF-DC</sub>  | DC Differential TX Impedance                         | 80  | 100     | 120  | Ω     | TX DC Differential mode low Impedance                                                                                                                                            |
| Z <sub>TX-DC</sub>       | Transmitter DC Impedance                             | 40  | 50      | 60   | Ω     | Required TX D+ as well as D– DC impedance during all states                                                                                                                      |

#### Note:

# 2.21.2.2 PCI Express DC Physical Layer Receiver Specifications

This section discusses PCI Express DC physical layer receiver specifications for 2.5 Gb/s.

<sup>1.</sup> Specified at the measurement point into a timing and voltage compliance test load as shown in Figure 53 and measured over any 250 consecutive TX UIs.

This table defines the PCI Express (2.5 Gb/s) DC specifications for the differential output at all receivers (RXs). The parameters are specified at the component pins.

Table 76. PCI Express (2.5 Gb/s) Differential Receiver (RX) Input DC Specifications

| Symbol                           | Parameter                                     | Min  | Typical | Max  | Units | Comments                                                                                                                            |
|----------------------------------|-----------------------------------------------|------|---------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>RX-DIFFp-p</sub>          | Differential Input<br>Peak-to-Peak<br>Voltage | 175  | _       | 1200 | mV    | $V_{RX-DIFFp-p} = 2 \times  V_{RX-D+} - V_{RX-D-} $<br>See Note 1.                                                                  |
| Z <sub>RX-DIFF-DC</sub>          | DC Differential Input Impedance               | 80   | 100     | 120  | Ω     | RX DC differential mode impedance. See Note 2                                                                                       |
| Z <sub>RX-DC</sub>               | DC Input<br>Impedance                         | 40   | 50      | 60   | Ω     | Required RX D+ as well as D- DC impedance (50 ± 20% tolerance). See Notes 1 and 2.                                                  |
| Z <sub>RX-HIGH-IMP-DC</sub>      | Powered Down<br>DC Input<br>Impedance         | 50 k | _       |      | Ω     | Required RX D+ as well as D– DC impedance when the receiver terminations do not have power. See Note 3.                             |
| V <sub>RX-IDLE-DET-DIFFp-p</sub> | Electrical Idle<br>Detect Threshold           | 65   | _       | 175  | mV    | V <sub>RX-IDLE-DET-DIFFp-p</sub> = 2 x  V <sub>RX-D+</sub> -V <sub>RX-D-</sub>  <br>Measured at the package pins of the<br>receiver |

#### Notes:

- 1. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 53 should be used as the RX device when taking measurements. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram.
- 2. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM) there is a 5 ms transition time before receiver termination values must be met on all unconfigured lanes of a port.
- 3. The RX DC common mode Impedance that exists when no power is present or fundamental reset is asserted. This helps ensure that the Receiver Detect circuit will not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the RX ground.

# 2.21.3 PCI Express AC Physical Layer Specifications

This section contains the DC specifications for the physical layer of PCI Express on this device.

# 2.21.3.1 PCI Express AC Physical Layer Transmitter Specifications

This section discusses the PCI Express AC physical layer transmitter specifications for 2.5Gb/s.

This table defines the PCI Express (2.5Gb/s) AC specifications for the differential output at all transmitters (TXs). The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter.

Table 77. PCI Express (2.5Gb/s) Differential Transmitter (TX) Output AC Specifications

| Symbol              | Parameter               | Min    | Typical | Max    | Units | Comments                                                                                                           |
|---------------------|-------------------------|--------|---------|--------|-------|--------------------------------------------------------------------------------------------------------------------|
| UI                  | Unit Interval           | 399.88 | 400.00  | 400.12 | F -   | Each UI is 400 ps ± 300 ppm. UI does not account for spread-spectrum-clock-dictated variations. See Note 1.        |
| T <sub>TX-EYE</sub> | Minimum TX<br>Eye Width | 0.70   |         |        | UI    | The maximum transmitter jitter can be derived as $T_{TX-MAX-JITTER} = 1 - T_{TX-EYE} = 0.3$ UI. See Notes 2 and 3. |

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

Table 77. PCI Express (2.5Gb/s) Differential Transmitter (TX) Output AC Specifications (continued)

| Symbol                                     | Parameter                                                                                    | Min | Typical | Max  | Units | Comments                                                                                                                                                                                                                                                                                                                                                            |
|--------------------------------------------|----------------------------------------------------------------------------------------------|-----|---------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>TX-EYE-MEDIAN-to</sub> - MAX-JITTER | Maximum time<br>between the<br>jitter median<br>and maximum<br>deviation from<br>the median. |     |         | 0.15 | UI    | Jitter is defined as the measurement variation of the crossing points ( $V_{TX-DIFFp-p} = 0$ V) in relation to a recovered TX UI. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. See Notes 2 and 3. |
| C <sub>TX</sub>                            | AC Coupling<br>Capacitor                                                                     | 75  |         | 200  | nF    | All transmitters shall be AC coupled. The AC coupling is required either within the media or within the transmitting component itself. See Note 4.                                                                                                                                                                                                                  |

#### Notes:

- 1. No test load is necessarily associated with this value.
- 2. Specified at the measurement point into a timing and voltage compliance test load as shown in Figure 53 and measured over any 250 consecutive TX UIs.
- 3. A T<sub>TX-EYE</sub> = 0.70 UI provides for a total sum of deterministic and random jitter budget of T<sub>TX-JITTER-MAX</sub> = 0.30 UI for the Transmitter collected over any 250 consecutive TX UIs. The T<sub>TX-EYE-MEDIAN-to-MAX-JITTER</sub> median is less than half of the total TX jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value.
- 4. SerDes transmitter does not have CTX built-in. An external AC-coupling capacitor is required.

# 2.21.3.2 PCI Express AC Physical Layer Receiver Specifications

This section discusses the PCI Express AC physical layer receiver specifications for 2.5 Gb/s.

This table defines the AC specifications for the PCI Express (2.5 Gb/s) differential input at all receivers (RXs). The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter.

Table 78. PCI Express (2.5 Gb/s) Differential Receiver (RX) Input AC Specifications

| Symbol              | Parameter                        | Min    | Typical | Max    | Units | Comments                                                                                                                                                                        |
|---------------------|----------------------------------|--------|---------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UI                  | Unit Interval                    | 399.88 | 400.00  | 400.12 | ps    | Each UI is 400 ps ± 300 ppm. UI does not account for Spread Spectrum Clock dictated variations. See Note 1.                                                                     |
| T <sub>RX-EYE</sub> | Minimum<br>Receiver Eye<br>Width | 0.4    | _       | _      | UI    | The maximum interconnect media and Transmitter jitter that can be tolerated by the Receiver can be derived as $T_{RX-MAX-JITTER} = 1 - T_{RX-EYE} = 0.6$ UI. See Notes 2 and 3. |

| Symbol                                       | Parameter                                                                                      | Min | Typical | Max | Units | Comments                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------------------|------------------------------------------------------------------------------------------------|-----|---------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>RX-EYE-MEDIAN-to-</sub><br>MAX-JITTER | Maximum time<br>between the jitter<br>median and<br>maximum devia-<br>tion from the<br>median. | _   | _       | 0.3 | UI    | Jitter is defined as the measurement variation of the crossing points ( $V_{RX-DIFFp-p} = 0$ V) in relation to a recovered TX UI. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. See Notes 2, 3 and 4 |

Table 78. PCI Express (2.5 Gb/s) Differential Receiver (RX) Input AC Specifications (continued)

### Notes:

- 1. No test load is necessarily associated with this value.
- 2. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 53 should be used as the RX device when taking measurements. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram.
- 3. A T<sub>RX-EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the Transmitter and interconnect collected any 250 consecutive UIs. The TRX-EYE-MEDIAN-to-MAX-JITTER specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram.
- 4. It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data.

# 2.21.3.3 Compliance Test and Measurement Load

The AC timing and voltage parameters must be verified at the measurement point, as specified within 0.2 inches of the package pins, into a test/measurement load shown in this figure.

#### NOTE

The allowance of the measurement point to be within 0.2 inches of the package pins is meant to acknowledge that package/board routing may benefit from D+ and D- not being exactly matched in length at the package pin boundary. If the vendor does not explicitly state where the measurement point is located, the measurement point is assumed to be the D+ and D- package pins.



Figure 53. Compliance Test/Measurement Load

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

**Thermal** 

# 3 Thermal

This section describes the thermal specifications.

# 3.1 Thermal Characteristics

This table provides the package thermal characteristics.

**Table 79. Package Thermal Characteristics** 

| Parameter                              | JEDEC Board             | Symbol          | Value | Unit | Notes |
|----------------------------------------|-------------------------|-----------------|-------|------|-------|
| Junction-to-ambient Natural Convection | Single layer board (1s) | $R_{\theta JA}$ | 23    | °C/W | 1, 2  |
| Junction-to-ambient Natural Convection | Four layer board (2s2p) | $R_{\theta JA}$ | 17    | °C/W | 1, 2  |
| Junction-to-ambient (at 200 ft/min)    | Single layer board (1s) | $R_{\theta JA}$ | 18    | °C/W | 1, 2  |
| Junction-to-ambient (at 200 ft/min)    | Four layer board (2s2p) | $R_{\theta JA}$ | 14    | °C/W | 1, 2  |
| Junction-to-board thermal              | _                       | $R_{\theta JB}$ | 9     | °C/W | 3     |
| Junction-to-case thermal               | _                       | $R_{\theta JC}$ | 7     | °C/W | 4     |
| Junction-to-package top thermal        | Natural Convection      | $\Psi_{JT}$     | 7     | °C/W | 5     |

#### **Notes**

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per JEDEC JESD51-2 and JESD51-6 with the board (JESD51-9) horizontal.
- 3. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 4. Junction-to-case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer.
- Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

# 3.2 Temperature Diode

The device have a thermal diode on the microprocessor that can be used in conjunction with other system temperature monitoring devices (such as On Semiconductor, NCT1008<sup>TM</sup>). These devices use the negative temperature coefficient of a diode operated at a constant current to determine the temperature of the microprocessor and its environment.

The following are the specifications of the P1011 on-board temperature diode:

Operating range:  $10 - 230 \mu A$ Ideality factor over  $13.5 - 220 \mu A$ ;  $n = 1.006 \pm 0.008$ 

# 4 Package Information

This section provides the package parameters and ordering information.

# 4.1 Package Parameters for the P1011 WB-TePBGA II

The package parameters are provided in the following list. The package type is  $31 \text{ mm} \times 31 \text{ mm}$ , 689 plastic ball grid array (WB-TePBGA II).

Package outline  $31 \text{ mm} \times 31 \text{ mm}$ 

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

Interconnects 689
Pitch 1.00 mm

Module height 2.0 mm to 2.46 mm (Maximum)

Solder Balls 3.5% Ag, 96.5% Sn

Ball diameter (typical) 0.60 mm

This figure shows the P1011 package.



Figure 54. P1011 Package

# **NOTES for Figure 54:**

- 1. All dimensions are in millimeters.
- 2. Dimensioning and tolerancing per ASME Y14. 5M-1994.
- 3. Maximum solder ball diameter measured parallel to Datum A.
- 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls.
- 5. Parallelism measurement shall exclude any effect of mark on top surface of package.

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1



- 1. All dimensions are in millimeters.
- 2. Dimensioning and tolerancing per ASME Y14. 5M-1994.
- 3. Maximum solder ball diameter measured parallel to Datum A.
- 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls.
- 5. Parallelism measurement shall exclude any effect of mark on top surface of package.

P1011 QorIQ Integrated Processor Hardware Specifications, Rev. 1

# 4.2 Ordering Information

02 or 01

This table provides the Freescale part numbering nomenclature. Each part number also contains a revision code which refers to the die mask revision number.

**Table 80. Part Numbering Nomenclature** 

| •              | •        | 02 01 01                                 |                | ч                                                       | •                             | ·                                               | ••                            | uu                                                       | •                   |
|----------------|----------|------------------------------------------|----------------|---------------------------------------------------------|-------------------------------|-------------------------------------------------|-------------------------------|----------------------------------------------------------|---------------------|
| Generat<br>ion | Platform | Number of<br>Cores                       | Deriva<br>tive | Qual Status                                             | Temperature<br>Range          | Encryptio<br>n                                  | Package<br>Type               | CPU/CCB/DDR<br>Frequency (MHz)                           | Die<br>Revisio<br>n |
| P =<br>45 nm   | 1        | 01 = Single<br>Core<br>02 = Dual<br>Core | 0-9            | P = Prototype N = Qual'd to Industrial Tier S = Special | S = Std Temp<br>X = Ext. Temp | E = SEC<br>Present<br>N = SEC<br>Not<br>Present | 2 =<br>TePBGA<br>II<br>Pbfree | HF = 800/400/667<br>FF = 667/333/667<br>DF = 533/267/667 | A = 1.0<br>B = 1.1  |

### Notes:

- 1. See Section 4, "Package Information," for more information on available package types.
- Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by part number specifications may support other maximum core frequencies.

Parts are marked as the example shown in this figure.



### Notes:

P1020xtenddr is the orderable part number

\*MMMMM is the mask number

YWWLAZ is the assembly traceability code.

CCCCC is the country code

ATWLYYWW is the standard assembly, test, year, and work week codes.

Figure 55. Part Marking for WB-TePBGA II Device

# 5 Product Documentation

The following documents are required for a complete description of the device and are needed to design properly with the part:

- P1020 QorIQ Integrated Processor Reference Manual (document number P1020RM)
- e500 PowerPC Core Reference Manual (E500CORERM)

P1011 QorlQ Integrated Processor Hardware Specifications, Rev. 1

# **6** Revision History

This table provides revision history for this document.

**Table 81. Document Revision History** 

| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1              | 03/2012 | <ul> <li>In Table 1, replaced the signals NC107, NC108, and NC109 (along with their details, such as Package Pin Number, Pin Type, and Power Supply) with the signals CKSTP_IN1_B, CKSTP_OUT1_B, and READY_P1 respectively.</li> <li>Changed the power supply from XVDD_SRDS to SVDD_SRDS for all SD_RX_n pins as well as SD_REF_CLK and SD_REF_CLK_B in Table 1.</li> <li>Changed Note 13 in Table 1. The note says "These pins must NOT be pulled down by a resistor or the component they are connected to during power-on reset".</li> <li>Added Table 18.</li> <li>In Table 30, made the following changes: <ul> <li>Changed the min value of 'SPI outputs—Master data (internal clock) hold time' from 0.5 to the formula: 0.5+(tp_LATFORM_CLK "SPMODE [HO_ADJ]).</li> <li>Changed the max value of 'SPI outputs—Master data (internal clock) delay' from 6.0 to the formula: 0.5+(tp_LATFORM_CLK "SPMODE [HO_ADJ]).</li> <li>Added note 3 that reads: See the P1025 QorIQ Integrated Processor Reference Manual for detail about the register SPMODE.</li> <li>In Table 41, changed "LSTS = 0" to "LSTS = 001" and changed "LSTS = 1" to "LSTS = 100"</li> <li>In Table 41, changed note 4 to "The LSTS shown in the table refers to the EIC2[0:2] or EIC3[0:2] bit field of the GUTS_SRDSCR4 register, depending on the SerDes lane usage"</li> <li>Modified Figure 21.</li> <li>Changed value of minimum AC coupling capacitor from 5nF to 10nF and removed typical value of 100nF in Table 42.</li> <li>Changed pin E16 from NC20 to THERM1 (Internal Diode Anode) and pin E15 from NC21 to THERM0 (Internal Diode Cathode) and added Note 26 in Table 1. Also added THERM0 and THERM1 in ball map.</li> <li>Added Section 3.2, "Temperature Diode".</li> <li>Updated Figure 14.</li> <li>Removed "Measured at 1.6 V" from "SD_REF_CLK/SD_REF_CLK reference clock duty cycle" cell of Table 74.</li> <li>In Table 49, changed min value of t<sub>T1588CLK</sub> from 3.8 to 5.</li> <li>Added Section 2.11.6.1, "eTSEC IEEE Std 1588 DC Electrical Characteristics".</li> <li>Changed input leakage current of all interfaces</li></ul></li></ul> |
| 0              | 08/2011 | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

#### How to Reach Us:

#### **Home Page:**

www.freescale.com

### Web Support:

http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc.
Technical Information Center, EL516
2100 East Elliot Road
Tempe, Arizona 85284
1-800-521-6274 or
+1-480-768-2130
www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd.
Exchange Building 23F
No. 118 Jianguo Road
Chaoyang District
Beijing 100022
China
+86 10 5879 8000
support.asia@freescale.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale, the Freescale logo, CodeWarrior, ColdFire, PowerQUICC, QorlQ, StarCore, and Symphony are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. CoreNet, QorlQ Qonverge, QUICC Engine, and VortiQa are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© 2012 Freescale Semiconductor, Inc.

Document Number: P1011EC

Rev. 1 03/2012





# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Microprocessors - MPU category:

Click to view products by NXP manufacturer:

Other Similar products are found below:

A2C00010998 A ALXD800EEXJCVD C3 A2C00010729 A TS68040MF33A BOXSTCK1A8LFCL UPD78F0503AMCA-CAB-G
Z8018008VEG T1024NXN7MQA T2080NXE8PTB T2080NSE8PTB T1024NXE7MQA CM8063501521600S R19L T2080NXE8T1B
LS1043AXE7MQB LS1043ASE7QQB LS1012AXE7HKA T4240NSN7PQB MVF30NN152CKU26 FH8067303534005S R3ZM
R9A07G044L24GBG#AC0 HW8076502640002S R38F R7S721030VLFP#AA0 MCIMX6U5DVM10AC TEN54LSDV23GME
MPC8314VRAGDA MPC8315VRAGDA PIC16F1828-I/SS PIC16F690T-I/SS PIC16F1823-I/SL PIC18LF14K50-I/SS LS1021AXN7HNB
AT91SAM9XE256-CU NS7520B-1-I46 AT91SAM9G35-CU AT91SAM9X25-CU ST7FLIT35F2DAKTR Z84C0006PEG AM1808EZWT4
MPC8347CVRADDB MCIMX6V7DVN10AB LS1043ASN7PQB GD32F303RCT6 MPC5121YVY400B SMS3700HAX4DQE
ADD4200IAA5DOE ST7PLITE050BXTR AT91RM9200-CJ-002 AT91RM9200-QU-002 AT91SAM9CN12B-CFU AT91SAM9G20B-CFU