

# PCA9559

# 5-bit multiplexed/1-bit latched 6-bit I<sup>2</sup>C-bus EEPROM DIP switch

Rev. 5.0 — 25 October 2021

**Product data sheet** 

### 1 General description

PCA9559 is a 20-pin CMOS device consisting of one 6-bit non-volatile EEPROM registers, 5 hardware pin inputs and a 5-bit multiplexed output with one latched EEPROM bit. It is used for DIP switch-free or jumper-less system configuration and supports Mobile and Desktop VID Configuration, where 2 preset values (1 sets of internal non-volatile registers and 1 set of external hardware pins) set processor voltage for operation in either performance or deep sleep modes. The PCA9559 is also useful in server and telecom/networking applications when used to replace DIP switches or jumpers, since the settings can be easily changed via I<sup>2</sup>C/SMBus without having to power down the equipment to open the cabinet. The non-volatile memory retains the most current setting selected before the power is turned off.

The PCA9559 typically resides between the CPU and Voltage Regulator Module (VRM) when used for CPU VID (Voltage IDentification code) configuration. It is used to bypass the CPU-defined VID values and provide a different set of VID values to the VRM, if an increase in the CPU voltage is desired. An increase in CPU voltage combined with an increase in CPU frequency leads to a performance boost of up to 7.5%. Lower CPU voltage reduces power consumption.

The PCA9559 has 2 address pins allowing up to 4 devices to be placed on the same I<sup>2</sup>C-bus or SMBus.

### 2 Features and benefits

- 5-bit 2-to-1 multiplexer, 1-bit latch DIP switch
- 6-bit internal non-volatile register
- Internal non-volatile register programmable and readable via I<sup>2</sup>C-bus
- Override input forces all outputs to logic 0
- 5 open drain multiplexed outputs
- 1 open drain non-multiplexed (latched) output
- 5 V and 2.5 V tolerant inputs/outputs
- Useful for 'jumperless' configuration of PC motherboards
- 2 address pins, allowing up to 4 devices on the I<sup>2</sup>C-bus
- ESD protection exceeds 2000 V HBM per JESD22-A114 and 1000 V CDM per JESD22-C101
- Latch-up testing is done to JESDEC Standard JESD78 which exceeds 100 mA.



5-bit multiplexed/1-bit latched 6-bit I<sup>2</sup>C-bus EEPROM DIP switch

# 3 Ordering information

### Table 1. Ordering information

| Type number | Topside | Package |                                                                        |          |
|-------------|---------|---------|------------------------------------------------------------------------|----------|
|             | marking | Name    | Description                                                            | Version  |
| PCA9559PW   | PCA9559 | TSSOP20 | plastic thin shrink small outline package; 20 leads; body width 4.4 mm | SOT360-1 |

# 3.1 Ordering options

### Table 2. Ordering options

| Type number | Orderable part number | Package | Packing method <sup>[1]</sup> | Minimum order quantity | Temperature                  |
|-------------|-----------------------|---------|-------------------------------|------------------------|------------------------------|
| PCA9559PW   | PCA9559PW,118         | TSSOP20 | REEL 13" Q1 NDP               | 2500                   | $T_{amb}$ = -40 °C to +85 °C |

<sup>[1]</sup> Standard packing quantities and other packaging data are available at <a href="www.nxp.com/packages/">www.nxp.com/packages/</a>.

5-bit multiplexed/1-bit latched 6-bit I<sup>2</sup>C-bus EEPROM DIP switch

# 4 Block diagram



5-bit multiplexed/1-bit latched 6-bit I<sup>2</sup>C-bus EEPROM DIP switch

# 5 Pinning information

### 5.1 Pinning



### 5.2 Pin description

Table 3. Pin description

| Symbol          | Pin | Description                                                    |
|-----------------|-----|----------------------------------------------------------------|
| SCL             | 1   | serial I <sup>2</sup> C-bus clock line                         |
| SDA             | 2   | serial bidirectional I <sup>2</sup> C-bus data line            |
| A1              | 3   | address 1                                                      |
| A0              | 4   | address 0                                                      |
| MUX_IN_A        | 5   | external input A to multiplexer                                |
| MUX_IN_B        | 6   | external input B to multiplexer                                |
| MUX_IN_C        | 7   | external input C to multiplexer                                |
| MUX_IN_D        | 8   | external input D to multiplexer                                |
| MUX_IN_E        | 9   | external input E to multiplexer                                |
| GND             | 10  | ground                                                         |
| MUX_SELECT      | 11  | selects MUX_IN inputs or register contents for MUX_OUT outputs |
| MUX_OUT_E       | 12  | open-drain multiplexed output E                                |
| MUX_OUT_D       | 13  | open-drain multiplexed output D                                |
| MUX_OUT_C       | 14  | open-drain multiplexed output C                                |
| MUX_OUT_B       | 15  | open-drain multiplexed output B                                |
| MUX_OUT_A       | 16  | open-drain multiplexed output A                                |
| NON-MUXED_OUT   | 17  | open-drain output from non-volatile memory                     |
| OVERRIDE_N      | 18  | forces all outputs to logic 0                                  |
| WP              | 19  | non-volatile register write-protect                            |
| V <sub>CC</sub> | 20  | supply voltage (3.0 V to 3.6 V)                                |

PCA9559

5-bit multiplexed/1-bit latched 6-bit I<sup>2</sup>C-bus EEPROM DIP switch

# 6 Functional description

When the MUX\_SELECT signal is logic 0, the multiplexer will select the data from the non-volatile register to drive on the MUX\_OUT pins. When the MUX\_SELECT signal is logic 1, the multiplexer will select the MUX\_IN lines to drive on the MUX\_OUT pins. The MUX\_SELECT signal is also used to latch the NON\_MUXED\_OUT signal which outputs data from the non-volatile register. The NON\_MUXED\_OUT signal latch is transparent when MUX\_SELECT is in a logic 0 state, and will latch data when MUX\_SELECT is in a logic 1 state. When the active-LOW OVERRIDE\_N signal is set to logic 0 and the MUX\_SELECT signal is at a logic 0, all outputs will be driven to logic 0. This information is summarized in Table 4.

The Write Protect (WP) input is used to control the ability to write the contents of the 6-bit non-volatile register. If the WP signal is logic 0, the I<sup>2</sup>C-bus will be able to write the contents of the non-volatile register. If the WP signal is logic 1, data will not be allowed to be written into the non-volatile register.

The factory default for the contents of the non-volatile register are all logic 0. These stored values can be read or written using the I<sup>2</sup>C-bus (described in Section 6.1).

The OVERRIDE\_N, WP, MUX\_IN, and MUX\_SELECT signals have internal pull-up resistors. See <u>Section 11</u> and <u>Section 10</u> for hysteresis and signal spike suppression figures.

| Table 4. Function ta |
|----------------------|
|----------------------|

| OVERRIDE_N | MUX_SELECT | MUX_OUT OUTPUTS            | NON_MUXED_OUT<br>OUTPUT                  |
|------------|------------|----------------------------|------------------------------------------|
| 0          | 0          | All 0s                     | All 0s                                   |
| 0          | 1          | MUX_IN inputs              | latched NON-<br>MUXED_OUT <sup>[1]</sup> |
| 1          | 0          | From non-volatile register | From non-volatile register               |
| 1          | 1          | MUX_IN inputs              | From non-volatile register               |

<sup>[1]</sup> NON\_MUXED\_OUT state will be the value present on the output at the time of the MUX\_SELECT input transitioned from a logic 0 to a logic 1 state.

# 6.1 I<sup>2</sup>C-bus interface

Communicating with this device is initiated by sending a valid address on the I<sup>2</sup>C-bus. The address format has 5 fixed bits and two user-programmable bits followed by a 1-bit read/write value which determines the direction of the data transfer.



Following the address and acknowledge bit are 8 data bits which, depending on the read/write bit in the address, will read data from or write data to the non-volatile register. Data will be written to the register if the read/write bit is logic 0 and the WP input is logic 0.

PCA9559

### 5-bit multiplexed/1-bit latched 6-bit I<sup>2</sup>C-bus EEPROM DIP switch

Data will be read from the register if the bit is logic 1. The four high-order bits are latched outputs, while the four low order bits are multiplexed outputs (Figure 4).

NOTE: To ensure data integrity, the non-volatile register must be internally write protected when V<sub>CC</sub> to the I<sup>2</sup>C-bus is powered down or VCC to the component is dropped below normal operating levels.



#### 6.2 Power-on reset

When power is applied to  $V_{CC}$ , an internal Power-On Reset (POR) holds the PCA9559 in a reset state until  $V_{CC}$  has reached  $V_{POR}$ . At that point, the reset condition is released and the PCA9559 volatile registers and I<sup>2</sup>C/SMBus state machine will initialize to their default states.

The MUX\_OUT and NON\_MUXED\_OUT pin values depend on:

- The OVERRIDE # and MUX\_SELECT logic levels
- The previously stored values in the EEPROM registers/current MUX\_IN pin values as shown in <a href="mailto:Table 1">Table 1</a>.

# 7 Limiting values

Table 5. Limiting values [1] [2]

In accordance with the Absolute Maximum Rating System (IEC 60134).

Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter           | Conditions | Min  | Max                   | Unit |
|------------------|---------------------|------------|------|-----------------------|------|
| V <sub>CC</sub>  | supply voltage      |            | -0.5 | +4.6                  | V    |
| V <sub>I</sub>   | input voltage       | [3]        | -1.5 | V <sub>CC</sub> + 1.5 | V    |
| Vo               | output voltage      | [3]        | -0.5 | V <sub>CC</sub> + 1.5 | V    |
| T <sub>stg</sub> | storage temperature |            | -60  | +150                  | °C   |

<sup>[1]</sup> Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 8 Recommended operating conditions

Table 6. Operating conditions

| Symbol          | Parameter               | Conditions                       | ı | Min  | Max  | Unit |
|-----------------|-------------------------|----------------------------------|---|------|------|------|
| V <sub>CC</sub> | supply voltage          |                                  | 3 | 3.0  | 3.6  | V    |
| V <sub>IL</sub> | LOW-level input voltage | SCL, SDA; I <sub>OL</sub> = 3 mA | - | -0.5 | +0.9 | V    |

PCA9559

All information provided in this document is subject to legal disclaimers

© NXP B.V. 2021. All rights reserved

<sup>[2]</sup> The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C.

<sup>[3]</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

# 5-bit multiplexed/1-bit latched 6-bit I<sup>2</sup>C-bus EEPROM DIP switch

Table 6. Operating conditions...continued

| Symbol           | Parameter                           | Conditions                       | Min  | Max  | Unit |
|------------------|-------------------------------------|----------------------------------|------|------|------|
| V <sub>IH</sub>  | HIGH-level input voltage            | SCL, SDA; I <sub>OL</sub> = 3 mA | 2.7  | 4.0  | V    |
| V <sub>OL</sub>  | LOW-level output voltage            | SCL, SDA                         |      |      |      |
|                  |                                     | I <sub>OL</sub> = 3 mA           | -    | 0.4  | V    |
|                  |                                     | I <sub>OL</sub> = 6 mA           | -    | 0.6  | V    |
| V <sub>IL</sub>  | LOW-level input voltage             | OVERRIDE_N, MUX_IN, MUX_SELECT   | -0.5 | +0.8 | V    |
| V <sub>IH</sub>  | HIGH-level input voltage            | OVERRIDE_N, MUX_IN, MUX_SELECT   | 2.0  | 4.0  | V    |
| I <sub>OL</sub>  | LOW-level output current            | MUX_OUT, NON_MUXED_<br>OUT       | -    | 8    | mA   |
| I <sub>OH</sub>  | HIGH-level output current           | MUX_OUT, NON_MUXED_<br>OUT       | -    | 100  | μΑ   |
| Δt/ΔV            | input transition rise and fall rate |                                  | 0    | 10   | ns/V |
| T <sub>amb</sub> | ambient temperature                 |                                  | 0    | 70   | °C   |

### 9 Thermal characteristics

Table 7. Thermal characteristics

| Symbol               | Parameter                                   | Conditions      | Тур | Unit |
|----------------------|---------------------------------------------|-----------------|-----|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | TSSOP20 package | 146 | °C/W |

### 10 Static characteristics

Table 8. Static characteristics

*V<sub>HYS</sub>* is the hysteresis of Schmitt-Trigger inputs

| Symbol           | Parameter                        | Conditions                                       | Min  | Тур | Max                   | Unit |
|------------------|----------------------------------|--------------------------------------------------|------|-----|-----------------------|------|
| Supply           |                                  |                                                  |      |     |                       |      |
| V <sub>CC</sub>  | supply voltage                   |                                                  | 3    | -   | 3.8                   | V    |
| I <sub>DD</sub>  | supply current                   | operating mode                                   |      |     | 1                     |      |
|                  |                                  | all inputs = 0 V                                 | -    | -   | 10                    | mA   |
|                  |                                  | all inputs = V <sub>CC</sub>                     | -    | -   | 600                   | μΑ   |
| V <sub>POR</sub> | power-on reset voltage           | no load; V <sub>I</sub> = V <sub>CC</sub> or GND | -    | 1.9 | 2.6                   | V    |
| Input SC         | L; input/output SDA              | ,                                                | '    | 1   | '                     |      |
| V <sub>IL</sub>  | LOW-level input voltage          |                                                  | -0.5 | -   | +0.8                  | V    |
| V <sub>IH</sub>  | HIGH-level input voltage         |                                                  | 2    | -   | V <sub>CC</sub> = 0.5 | V    |
| I <sub>OL</sub>  | LOW-level output current         | V <sub>OL</sub> = 0.4 V                          | 3    | -   | -                     | mA   |
|                  |                                  | V <sub>OL</sub> = 0.6 V                          | 6    | -   | -                     | mA   |
| I <sub>LIH</sub> | HIGH-level input leakage current | V <sub>I</sub> = V <sub>CC</sub>                 | -1.5 | -   | -12                   | μΑ   |
| I <sub>LIL</sub> | LOW-level input leakage current  | V <sub>I</sub> = GND                             | -7   | -   | -32                   | μA   |

PCA9559

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

### 5-bit multiplexed/1-bit latched 6-bit I<sup>2</sup>C-bus EEPROM DIP switch

Table 8. Static characteristics...continued  $V_{HYS}$  is the hysteresis of Schmitt-Trigger inputs

| Symbol           | Parameter                        | Conditions               | Min    | Тур | Max   | Unit |
|------------------|----------------------------------|--------------------------|--------|-----|-------|------|
| Ci               | input capacitance                |                          | -      | -   | 10    | pF   |
| OVERRID          | E_N, WP, MUX_SELECT              | 1                        |        |     | '     |      |
| I <sub>LIH</sub> | HIGH-level input leakage current | $V_I = V_{CC}$           | -20    | -   | -100  | μΑ   |
| I <sub>LIL</sub> | LOW-level input leakage current  | V <sub>I</sub> = GND     | -86    | -   | -267  | μΑ   |
| C <sub>i</sub>   | input capacitance                |                          | -      | -   | 10    | pF   |
| MUX_IN_          | A, MUX_IN_B, MUX_IN_C, MUX_IN_I  | D, MUX_IN_E              |        | ,   |       | ,    |
| I <sub>LIH</sub> | HIGH-level input leakage current | $V_I = V_{CC}$           | -0.166 | -   | -0.75 | mA   |
| I <sub>LIL</sub> | LOW-level input leakage current  | V <sub>I</sub> = GND     | -0.72  | -   | -2    | mA   |
| Ci               | input capacitance                |                          | -      |     | 10    | pF   |
| Inputs A0        | ), A1                            |                          |        |     |       |      |
| I <sub>LIH</sub> | HIGH-level input leakage current | $V_I = V_{CC}$           | -1     | -   | +1    | μΑ   |
| I <sub>IL</sub>  | LOW-level input current          | V <sub>I</sub> = GND     | -1     | -   | +1    | μΑ   |
| Ci               | input capacitance                |                          | -      | -   | 10    | pF   |
| MUX_OU           | T E ⇒ A                          |                          |        | '   | '     | ,    |
| V <sub>OL</sub>  | LOW-level output voltage         | I <sub>OL</sub> = 100 μA | -      | -   | 0.4   | V    |
|                  |                                  | I <sub>OL</sub> = 2 mA   | -      | -   | 0.7   | V    |
| NON-MU           | K_OUT                            |                          |        |     | 1     |      |
| V <sub>OL</sub>  | LOW-level output voltage         | I <sub>OL</sub> = 100 μA | -      | -   | 0.4   | V    |
|                  |                                  | I <sub>OL</sub> = 2 mA   | -      | -   | 0.7   | V    |
|                  |                                  |                          |        |     |       |      |

# 11 Dynamic characteristics

Table 9. Dynamic characteristics

| Symbol           | Parameter                     | Conditions | Min | Тур | Max | Unit |
|------------------|-------------------------------|------------|-----|-----|-----|------|
| MUX_IN ⇒         | MUX_OUT                       |            |     |     |     |      |
| t <sub>PLH</sub> | LOW to HIGH propagation delay |            | -   | 28  | 37  | ns   |
| t <sub>PHL</sub> | HIGH to LOW propagation delay |            | -   | 16  | 21  | ns   |
| Select ⇒ N       | IUX_OUT                       |            |     |     |     |      |
| t <sub>PLH</sub> | LOW to HIGH propagation delay |            | -   | 30  | 39  | ns   |
| t <sub>PHL</sub> | HIGH to LOW propagation delay |            | -   | 17  | 22  | ns   |
| OVERRIDE         | _N ⇒ NON-MUX_OUT              |            |     |     |     |      |
| t <sub>PLH</sub> | LOW to HIGH propagation delay |            | -   | 34  | 43  | ns   |
| t <sub>PHL</sub> | HIGH to LOW propagation delay |            | -   | 19  | 25  | ns   |
| OVERRIDE         | _N ⇒ MUX_OUT                  |            |     |     |     | ,    |
| t <sub>PLH</sub> | LOW to HIGH propagation delay |            | -   | 31  | 41  | ns   |
| t <sub>PHL</sub> | HIGH to LOW propagation delay |            | -   | 21  | 27  | ns   |

PCA9559

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

### 5-bit multiplexed/1-bit latched 6-bit I<sup>2</sup>C-bus EEPROM DIP switch

Table 9. Dynamic characteristics...continued

| Symbol               | Parameter                                                          | Conditions                                            | Min | Тур | Max  | Unit     |
|----------------------|--------------------------------------------------------------------|-------------------------------------------------------|-----|-----|------|----------|
| t <sub>r</sub>       | rise time                                                          | output                                                | 1.0 | -   | 3    | ns/V     |
| t <sub>f</sub>       | fall time                                                          | output                                                | 1.0 | -   | 3    | ns/V     |
| P <sub>F</sub>       | Pull-up resistor for outputs                                       |                                                       | 1.0 | -   | -    | ns/V     |
| C <sub>L</sub>       | load capacitance                                                   | test load on outputs                                  | -   | -   | -    | pF       |
| l <sup>2</sup> C-bus |                                                                    |                                                       |     |     |      | <u>'</u> |
| f <sub>SCL</sub>     | SCL clock frequency                                                |                                                       | 10  | -   | 400  | kHz      |
| t <sub>BUF</sub>     | bus free time between a STOP and START condition                   |                                                       | 1.3 | -   | -    | μs       |
| t <sub>HD;STA</sub>  | hold time (repeated) START condition                               | After this period, the first clock pulse is generated | 600 | -   | -    | ns       |
| t <sub>LOW</sub>     | LOW period of the SCL clock                                        |                                                       | 1.3 | -   | -    | μs       |
| t <sub>HIGH</sub>    | HIGH period of the SCL clock                                       |                                                       | 600 | -   | -12  | ns       |
| t <sub>SU;STA</sub>  | set-up time for a repeated START condition                         |                                                       | 600 | -   | -32  | ns       |
| t <sub>HD;DAT</sub>  | data hold time                                                     |                                                       | 0   | -   | 10   | ns       |
| t <sub>SU;DAT</sub>  | data set-up time                                                   |                                                       | 100 | -   | -100 | ns       |
| t <sub>SP</sub>      | pulse width of spikes that must be suppressed by the input filters |                                                       | 0   | -   | 50   | ns       |
| t <sub>su;sto</sub>  | set-up time for STOP condition                                     |                                                       | 600 | -   | 10   | ns       |
| t <sub>r</sub>       | rise time of both SDA and SCL signals                              | 10 - 400 pF bus                                       | 20  | -   | 300  | ns       |
| t <sub>f</sub>       | fall time of both SDA and SCL signals                              | 10 - 400 pF bus                                       | 20  | -   | 300  | ns       |
| C <sub>L</sub>       | load capacitance                                                   | for each bus line                                     | -   | -   | 400  | pF       |
| t <sub>W</sub>       | write cycle time [1]                                               |                                                       | -   | 15  | -    | ms       |

 $[1] \qquad \text{WRITE CYCLE time can only be measured indirectly during the write cycle. During this time, the device will not acknowledge its <math>1^2\text{C}$  Address.}



### 5-bit multiplexed/1-bit latched 6-bit I<sup>2</sup>C-bus EEPROM DIP switch



# 12 Non-volatile storage specifications

Table 10. Non-volatile storage specifications

| Parameter                          | Specification            |
|------------------------------------|--------------------------|
| memory cell data retention         | 10 years (minimum)       |
| number of memory cell write cycles | 100,000 cycles (minimum) |

Application note AN250, "I<sup>2</sup>C DIP Switch" provides additional information on memory cell data retention and the minimum number of write cycles.

### 13 Test information



5-bit multiplexed/1-bit latched 6-bit I<sup>2</sup>C-bus EEPROM DIP switch

# 14 Package outline



#### Notes

- Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  | REFERENCES |        |       | EUROPEAN | ISSUE DATE |                                 |
|----------|------------|--------|-------|----------|------------|---------------------------------|
| VERSION  | IEC        | JEDEC  | JEITA |          | PROJECTION | ISSUE DATE                      |
| SOT360-1 |            | MO-153 |       |          | €          | <del>99-12-27</del><br>03-02-19 |

Figure 8. Package outline SOT360-1 (TSSOP20)

5-bit multiplexed/1-bit latched 6-bit I<sup>2</sup>C-bus EEPROM DIP switch

# 15 Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

### 15.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 15.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- · Inspection and repair
- · Lead-free soldering versus SnPb soldering

### 15.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

### 15.4 Reflow soldering

Key characteristics in reflow soldering are:

© NXP B.V. 2021. All rights reserved

### 5-bit multiplexed/1-bit latched 6-bit I<sup>2</sup>C-bus EEPROM DIP switch

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 9</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board
  is heated to the peak temperature) and cooling down. It is imperative that the peak
  temperature is high enough for the solder to make reliable solder joints (a solder
  paste characteristic). In addition, the peak temperature must be low enough that the
  packages and/or boards are not damaged. The peak temperature of the package
  depends on package thickness and volume and is classified in accordance with
  Table 11 and Table 12

Table 11. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |  |
|------------------------|---------------------------------|-------|--|--|
|                        | Volume (mm³)                    |       |  |  |
|                        | < 350                           | ≥ 350 |  |  |
| < 2.5                  | 235                             | 220   |  |  |
| ≥ 2.5                  | 220                             | 220   |  |  |

Table 12. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |  |
|------------------------|---------------------------------|-------------|--------|--|--|
|                        | Volume (mm³)                    |             |        |  |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |  |
| < 1.6                  | 260                             | 260         | 260    |  |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |  |
| > 2.5                  | 250                             | 245         | 245    |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 9.

### 5-bit multiplexed/1-bit latched 6-bit I<sup>2</sup>C-bus EEPROM DIP switch



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

5-bit multiplexed/1-bit latched 6-bit I<sup>2</sup>C-bus EEPROM DIP switch

# 16 Soldering: PCB footprints



# 5-bit multiplexed/1-bit latched 6-bit I<sup>2</sup>C-bus EEPROM DIP switch

### 17 Abbreviations

Table 13. Abbreviations

| Acronym              | Description                                         |
|----------------------|-----------------------------------------------------|
| CDM                  | Charged-Device Model                                |
| CMOS                 | Complementary Metal-Oxide Semiconductor             |
| CPU                  | Central Processing Unit                             |
| DIP                  | Dual In-line Package                                |
| EEPROM               | Electrically Erasable Programmable Read-Only Memory |
| ESD                  | ElectroStatic Discharge                             |
| НВМ                  | Human Body Model                                    |
| I <sup>2</sup> C-bus | Inter-Integrated Circuit bus                        |
| РСВ                  | Printed-Circuit Board                               |
| SMBus                | System Management Bus                               |
| VID                  | Voltage IDentification code                         |
| VRM                  | Voltage Regulator Module                            |

# 18 Revision history

Table 14. Revision history

| Document ID    | Release date                 | Data sheet status                                                                                                                                                                                                                             | Change notice | Supersedes  |  |
|----------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------|--|
| PCA9559 v.5    | 20211025                     | Product data sheet                                                                                                                                                                                                                            | -             | PCA9559 v.4 |  |
| Modifications: | NXP Semicond • Section 2: MM | at of this data sheet has been redesigned to comply with the new identity guidelines of iconductors.  If MM is removed from data sheet during update as no longer required.  PCA9959PW,112; tube pack method was discontinued DN86 July 2017. |               |             |  |
| PCA9559 v.4    | 20030627                     | Product data sheet                                                                                                                                                                                                                            | -             | PCA9559 v.3 |  |

### 5-bit multiplexed/1-bit latched 6-bit I<sup>2</sup>C-bus EEPROM DIP switch

### 19 Legal information

#### 19.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="https://www.nxp.com">https://www.nxp.com</a>.

#### 19.2 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 19.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

PCA9559

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

### 5-bit multiplexed/1-bit latched 6-bit I<sup>2</sup>C-bus EEPROM DIP switch

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 19.4 Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

**I2C-bus** — logo is a trademark of NXP B.V.

# 5-bit multiplexed/1-bit latched 6-bit I<sup>2</sup>C-bus EEPROM DIP switch

### **Tables**

| Tab. 1. | Ordering information2                | 2 Tab. 8. | Static characteristics                   | 7  |
|---------|--------------------------------------|-----------|------------------------------------------|----|
| Tab. 2. | Ordering options2                    | 2 Tab. 9. | Dynamic characteristics                  | 8  |
| Tab. 3. | Pin description                      | Fab. 10.  | Non-volatile storage specifications      | 10 |
| Tab. 4. | Function table5                      | Tab. 11.  | SnPb eutectic process (from J-STD-020D)  | 13 |
| Tab. 5. | Limiting values6                     | Tab. 12.  | Lead-free process (from J-STD-020D)      |    |
| Tab. 6. | Operating conditions6                |           | Abbreviations                            |    |
| Tab. 7. | Thermal characteristics              |           | Revision history                         |    |
| Figur   | res                                  |           |                                          |    |
| Fig. 1. | Block diagram of PCA9559             | B Fig. 7. | Test circuit for open-drain outputs      | 10 |
| Fig. 2. | Pin configuration for TSSOP204       | Fig. 8.   | Package outline SOT360-1 (TSSOP20)       | 11 |
| Fig. 3. | I2C address byte5                    | 5 Fig. 9. | Temperature profiles for large and small |    |
| Fig. 4. | I2C data byte6                       | 3         | components                               | 14 |
| Fig. 5. | Definition of timing9                | Fig. 10.  | PCB footprint for SOT360-1 (TSSOP20);    |    |
| Fig. 6. | Open-drain output enable and disable | · ·       | reflow soldering                         | 15 |
| -       | times10                              | )         | -                                        |    |

# 5-bit multiplexed/1-bit latched 6-bit I<sup>2</sup>C-bus EEPROM DIP switch

### **Contents**

| 1    | General description                 | 1  |
|------|-------------------------------------|----|
| 2    | Features and benefits               | 1  |
| 3    | Ordering information                | 2  |
| 3.1  | Ordering options                    |    |
| 4    | Block diagram                       |    |
| 5    | Pinning information                 |    |
| 5.1  | Pinning                             |    |
| 5.2  | Pin description                     |    |
| 6    | Functional description              | 5  |
| 6.1  | I2C-bus interface                   |    |
| 6.2  | Power-on reset                      | 6  |
| 7    | Limiting values                     | 6  |
| 8    | Recommended operating conditions    | 6  |
| 9    | Thermal characteristics             |    |
| 10   | Static characteristics              | 7  |
| 11   | Dynamic characteristics             | 8  |
| 12   | Non-volatile storage specifications |    |
| 13   | Test information                    |    |
| 14   | Package outline                     | 11 |
| 15   | Soldering of SMD packages           |    |
| 15.1 | Introduction to soldering           | 12 |
| 15.2 | Wave and reflow soldering           |    |
| 15.3 | Wave soldering                      |    |
| 15.4 | Reflow soldering                    | 12 |
| 16   | Soldering: PCB footprints           | 15 |
| 17   | Abbreviations                       |    |
| 18   | Revision history                    | 16 |
| 19   | Legal information                   | 17 |

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for EEPROM category:

Click to view products by NXP manufacturer:

Other Similar products are found below:

M29F040-70K6 718278CB 718620G 444358RB 444362FB BR93C46-WMN7TP EEROMH CAT25320YIGT-KK LE24C162-R-E 5962-8751409YA BR9016AF-WE2 LE2464DXATBG CAS93C66VP2I-GT3 W60002FT20T CAT24S128C4UTR ZD24C64B-SSGMA0 BL24C04F-RRRC S-25C040A0I-I8T1U AT24C256BY7-YH-T M24C64-DFCT6TPK BR24C21FJ-E2 BR24G02FVJ-3GTE2 BR24L16FJ-WE2 BR24L16FJ-WE2 BR24S16FJ-WE2 BR24S256F-WE2 BR93L56RFV-WE2 BR93L66F-WE2 BR93L76RFV-WE2 CAT24C64C4CTR CHL24C32WEGT3 AT28HC256E-12SU-T AT93C46DY6-YH-T BR24T02FVT-WSGE2 M35B32-WMN6TP M24C64-FMC6TG M24C08-WDW6TP CAT25080VP2IGTQH CAT25020ZIGT-QP CAT24C01VP2I-GT3 CAT93C76BZI-GT3 CAT64LC40WI-T3 CAT25256HU4E-GT3 CAT25128VP2I-GT3 CAT25040VP2I-GT3 CAT25020VP2I-GT3 CAT24C16ZI-G CAT24C05LI-G CAT24C01ZI-G CAT24C05WI-G