

# **PCA9560**

# Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch

Rev. 5.0 — 2 December 2021

Product data sheet

### 1 General description

PCA9560 is a 20-pin CMOS device consisting of two 6-bit non-volatile EEPROM registers, 5 hardware pin inputs and a 5-bit multiplexed output with one latched EEPROM bit. It is used for DIP switch-free or jumper-less system configuration and supports Mobile and Desktop VID Configuration, where 3 preset values (2 sets of internal non-volatile registers and 1 set of external hardware pins) set processor voltage for operation in either performance, deep sleep or deeper sleep modes. The PCA9560 is also useful in server and telecom/networking applications when used to replace DIP switches or jumpers, since the settings can be easily changed via I2C/SMBus without having to power down the equipment to open the cabinet. The non-volatile memory retains the most current setting selected before the power is turned off.

The PCA9560 typically resides between the CPU and Voltage Regulator Module (VRM) when used for CPU VID (Voltage IDentification code) configuration. It is used to bypass the CPU-defined VID values and provide a different set of VID values to the VRM, if an increase in the CPU voltage is desired. An increase in CPU voltage combined with an increase in CPU frequency leads to a performance boost of up to 7.5%. Lower CPU voltage reduces power consumption. The main advantage of the PCA9560 over the older PCA9559 device in this application is that it contains two internal non-volatile EEPROM registers instead of just one, allowing three independent settings (performance operation, deep sleep mode and deeper sleep mode) instead of only two (performance operation and deep sleep mode). The PCA9560 is footprint compatible and a drop-in replacement for the PCA9559, without any software modifications required.

The PCA9560 has 2 address pins allow up to 4 devices to be placed on the same I<sup>2</sup>C-bus or SMBus.

### 2 Features and benefits

- 5-bit 3-to-1 multiplexer, 1-bit latch DIP switch
- 5-bit external hardware pins
- Two 6-bit internal non-volatile registers, fully pin-to-pin compatible with PCA9559
- · Selection between the two non-volatile registers
- Selection between non-volatile registers and external hardware pins
- I<sup>2</sup>C/SMBus interface logic
- Internal pull-up resistors on input pin and control signals
- · Active high write protect on input controls the ability to write to the non-volatile registers
- 2 address pins, allowing up to 4 devices on the I<sup>2</sup>C-bus
- 5 open drain multiplexed outputs
- Open drain non-multiplexed output
- Internal 6-bit non-volatile registers programmable and readable via I<sup>2</sup>C-bus
- External hardware 5-bit value readable via I<sup>2</sup>C-bus
- Multiplexer selection can be overridden by I<sup>2</sup>C-bus



### Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch

- Operating power supply voltage 3.0 V to 3.6 V
- 5 V and 2.5 V tolerant inputs/outputs
- 0 to 400 kHz clock frequency
- ESD protection exceeds 2000 V HBM per JESD22-A114 and 1000 V CDM per JESD22-C101
- Latch-up testing is done to JESDEC Standard JESD78 which exceeds 100 mA.
- Offered in TSSOP20 package

# 3 Ordering information

#### Table 1. Ordering information

| Type number | Topside<br>marking | Package |                                                                        |          |  |  |  |
|-------------|--------------------|---------|------------------------------------------------------------------------|----------|--|--|--|
|             |                    | Name    | Description                                                            | Version  |  |  |  |
| PCA9560PW   | PCA9560            | TSSOP20 | plastic thin shrink small outline package; 20 leads; body width 4.4 mm | SOT360-1 |  |  |  |

### 3.1 Ordering options

#### Table 2. Ordering options

| Type number | Orderable part number | Package | 3               | Minimum order quantity | Temperature                         |
|-------------|-----------------------|---------|-----------------|------------------------|-------------------------------------|
| PCA9560PW   | PCA9560PW,118         | TSSOP20 | REEL 13" Q1 NDP | 2500                   | T <sub>amb</sub> = -40 °C to +85 °C |

Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch

# 4 Block diagram



Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch

# 5 Pinning information

### 5.1 Pinning



### 5.2 Pin description

Table 3. Pin description

| Symbol               | Pin | Description                                                           |
|----------------------|-----|-----------------------------------------------------------------------|
| SCL                  | 1   | serial I <sup>2</sup> C-bus clock line                                |
| SDA                  | 2   | serial bidirectional I <sup>2</sup> C-bus data line                   |
| A1                   | 3   | address 1                                                             |
| A0                   | 4   | address 0                                                             |
| MUX_IN_A             | 5   | external input A to multiplexer                                       |
| MUX_IN_B             | 6   | external input B to multiplexer                                       |
| MUX_IN_C             | 7   | external input C to multiplexer                                       |
| MUX_IN_D             | 8   | external input D to multiplexer                                       |
| MUX_IN_E             | 9   | external input E to multiplexer                                       |
| GND                  | 10  | ground                                                                |
| MUX_SELECT_0         | 11  | selects MUX_IN inputs or EEPROM register contents for MUX_OUT outputs |
| MUX_OUT_E            | 12  | open-drain multiplexed output E                                       |
| MUX_OUT_D            | 13  | open-drain multiplexed output D                                       |
| MUX_OUT_C            | 14  | open-drain multiplexed output C                                       |
| MUX_OUT_B            | 15  | open-drain multiplexed output B                                       |
| MUX_OUT_A            | 16  | open-drain multiplexed output A                                       |
| NON-MUXED_<br>OUTPUT | 17  | open-drain output from non-volatile memory                            |
| MUX_SELECT_1         | 18  | selects between the two non-volatile registers                        |
| WP                   | 19  | active HIGH non-volatile register write-protect input                 |
| $V_{DD}$             | 20  | supply voltage (3.0 V to 3.6 V)                                       |

PCA9560

Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch

### 6 Functional description

Refer to Figure 1.

### 6.1 Device address

Following a START condition the bus controller must output the address of the target it is accessing. The address of the PCA9560 is shown in <a href="Figure 3">Figure 3</a>. To conserve power, no internal pull-up resistors are incorporated on the hardware selectable address pins and they must be pulled HIGH or LOW.

The last bit of the target address byte defines the operation to be performed. When set to logic 1 a read is selected, while a logic 0 selects a write operation.



### 6.2 Control register

Following the successful acknowledgement of the target address, the bus controller will send a byte to the PCA9560, which will be stored in the Control register. This register can be written and read via the I<sup>2</sup>C-bus.



#### 6.2.1 Control register definition

Following the address and acknowledge bit with logic 0 in the read/write bit, the first byte written is the command byte. If the command byte is reserved and therefore not valid, it will not be acknowledged. Only valid command bytes will be acknowledged.

Table 4. Address register

|    | •  |    |    |    |    |    |    |               |            |                        |  |  |  |
|----|----|----|----|----|----|----|----|---------------|------------|------------------------|--|--|--|
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Register name | Туре       | Register function      |  |  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | EEPROM_0      | read/write | EEPROM byte 0 register |  |  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | EEPROM_1      | read/write | EEPROM byte 1 register |  |  |  |
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | MUX_IN        | read       | MUX_IN values register |  |  |  |

Table 5. Commands register

All other combinations are reserved.

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command                    |
|----|----|----|----|----|----|----|----|----------------------------|
| 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | MUX_OUT from EEPROM byte 0 |
| 1  | 1  | 1  | 1  | 1  | 1  | 0  | 0  | MUX_OUT from EEPROM byte 1 |

PCA9560

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved

# Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch

Table 5. Commands register...continued All other combinations are reserved.

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command                     |
|----|----|----|----|----|----|----|----|-----------------------------|
| 1  | 1  | 1  | 1  | 1  | х  | 1  | 0  | MUX_OUT from MUX_IN         |
| 1  | 1  | 1  | 1  | 1  | х  | х  | 1  | MUX_OUT from MUX_SELECT [1] |

<sup>[1]</sup> MUX\_SELECT pins select between MUX\_IN and EEPROM to MUX\_OUT.

### 6.3 Register description

If the command byte is an EEPROM address, the next byte sent will be programmed into that EEPROM address on the following STOP condition, if the WP is logic 0. If more than one byte is sent sequentially, the second byte will be written in the other-volatile register, on the following STOP condition. If any more data bytes are sent after the second byte, they will not be acknowledged and no bytes will be written to the non-volatile registers. After a byte is read from or written to the EEPROM, the part automatically points to the next non-volatile register. If the command code was FFH, the MUX\_IN values are sent with the three MSBs padded with zeroes as shown below. If the command codes was 00H, then the non-volatile register 1 is sent, and if the command code was 01H, then the non-volatile register 1 is sent.

Table 6. EEPROM byte 0 register

|         | D7 | D6 | D5                 | D4                 | D3                 | D2                 | D1                 | D0                 |
|---------|----|----|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Write   | X  | X  | non-<br>muxed data | EEPROM<br>0 data E | EEPROM<br>0 data D | EEPROM<br>0 data C | EEPROM<br>0 data B | EEPROM<br>0 data A |
| Read    | 0  | 0  | non-<br>muxed data | EEPROM<br>0 data E | EEPROM<br>0 data D | EEPROM<br>0 data C | EEPROM<br>0 data B | EEPROM<br>0 data A |
| Default | 0  | 0  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  |

Table 7. EEPROM byte 1 register

|         | 7 11 = 11 Nom Byte 1 register |    |                    |                    |                    |                    |                    |                    |  |  |  |  |
|---------|-------------------------------|----|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--|--|--|--|
|         | D7                            | D6 | D5                 | D4                 | D3                 | D2                 | D1                 | D0                 |  |  |  |  |
| Write   | X                             | Х  | non-<br>muxed data | EEPROM<br>1 data E | EEPROM<br>1 data D | EEPROM<br>1 data C | EEPROM<br>1 data B | EEPROM<br>1 data A |  |  |  |  |
| Read    | 0                             | 0  | non-<br>muxed data | EEPROM<br>1 data E | EEPROM<br>1 data D | EEPROM<br>1 data C | EEPROM<br>1 data B | EEPROM<br>1 data A |  |  |  |  |
| Default | 0                             | 0  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  |  |  |  |  |

Table 8. MUX\_IN register

|      | D7 | D6 | D5 | D4               | D3               | D2               | D1               | D0               |
|------|----|----|----|------------------|------------------|------------------|------------------|------------------|
| Read | 0  | 0  | 0  | MUX_IN<br>data E | MUX_IN<br>data D | MUX_IN<br>data C | MUX_IN<br>data B | MUX_IN<br>data A |

If the command byte is a MUX command byte, any additional data bytes sent after the MUX command code will not be acknowledged. If the read/write bit in the address is a logic 1, then a read operation follows and the data sent out depends on the previously stored command code.

### Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch

The MUX\_SELECT\_1 pin can function as the over-ride pin as on the PCA9559 if the non-volatile register 1 is left at all 0s.

The NON\_MUXED\_OUT pin is a latched output. It is latched when MUX\_SELECT\_0 = 1. It is transparent when the MUX\_SELECT\_0 = 0. The data sent out on the NON\_MUXED\_OUT output is the 6th most significant bit of the non-volatile register. Whether this comes from the non-volatile register 0 or non-volatile register 1 depends on the command code or the external mux-select pins.

After a valid I<sup>2</sup>C write operation to the EEPROM, the part cannot be addressed via the I2C for 3.6 ms. If the part is addressed prior to this time, the part will not acknowledge its address.

**Remark:** To ensure data integrity, the non-volatile register must be internally write-protected when  $V_{DD}$  to the  $I^2C$ -bus is powered down or  $V_{DD}$  to the component is dropped below normal operating levels.

#### 6.4 Conversion from the PCA9959 to the PCA9560

The PCA9560 is a drop in replacement to the PCA9559 with no software modifications. The PCA9559 has only one MUX\_SELECT pin to choose between the MUX\_IN values and the single non-volatile register. Since the PCA9560 has two internal non-volatile registers, if Register 1 is left to all 0's (default condition) then the MUX\_SELECT\_1 pin can function the same as the PCA9559 OVERRIDE # pin and MUX\_SELECT\_0 pin can function the same as the PCA9559 MUX\_IN pin.

The PCA9560 can read the MUX\_IN\_X values via  $I^2C$  that the PACA9559 cannot do. Another difference is that the MUX\_SELECT\_X control pins can be overridden by  $I^2C$ . To replace the PCA9559 with the PCA9560, the function table for the MUX\_OUT outputs and the NON\_MUXED\_OUT output must stay the same and the MUX\_SELECT pin functions should not be overridden by  $I^2C$ .

### 6.5 External control signals

The Write Protect (WP) input is used to control the ability to write the content of the non-volatile registers. If the WP signal is logic 0, the I<sup>2</sup>C-bus will be able to write the contents of the non-volatile registers. If the WP signal is logic 1, data will not be allowed to be written into the non-volatile registers. In this case, the target address and the command code will be acknowledged, but the following data bytes will not be acknowledged and the EEPROM is not updated.

The factory defaults for the contents of the non-volatile register are all logic 0. These stored values can be read or written using the  $I^2$ C-bus (described in Section 7"Characteristics of the  $I^2$ C-bus").

The WP, MUX\_IN, and MUX\_SELECT\_0 and MUX\_SELECT\_1 signals have internal pull-up resistors. See <u>Table 13</u> and <u>Table 14</u> for hysteresis and signal spike suppression figures.

Table 9. Function table

This table is valid when not overridden by I<sup>2</sup>C-bus control register.

| Input |                  |           | Commands                                                                 |
|-------|------------------|-----------|--------------------------------------------------------------------------|
| WP    | MUX_<br>SELECT_0 | MUX_SELEC |                                                                          |
| 0     | X                | Χ         | Write to the non-volatile registers through I <sup>2</sup> C-bus allowed |

PCA9560

### Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch

Table 9. Function table...continued

This table is valid when not overridden by I<sup>2</sup>C-bus control register.

| Input |                  |           | Commands                                                                     |
|-------|------------------|-----------|------------------------------------------------------------------------------|
| WP    | MUX_<br>SELECT_0 | MUX_SELEC |                                                                              |
| 1     | X                | Х         | Write to the non-volatile registers through I <sup>2</sup> C-bus not allowed |
| X     | 0                | 1         | MUX_OUT and NON_MUXED_OUT (transparent) from EEPROM byte 0                   |
| X     | 0                | 0         | MUX_OUT and NON_MUXED_OUT (transparent) from EEPROM byte 1                   |
| X     | 1                | 1         | MUX_OUT from MUX_IN inputs and NON_MUXED_OUT latched (from EEPROM 0)         |
| Х     | X                | Х         | MUX_OUT from MUX_IN inputs and NON_MUXED_OUT latched (from EEPROM 1)         |

#### 6.6 Power-on reset

When power is applied to  $V_{DD}$ , an internal Power-On Reset (POR) holds the PCA9560 in a reset state until  $V_{DD}$  has reached  $V_{POR}$ . At that point, the reset condition is released and the PCA9560 volatile registers and I<sup>2</sup>C/SMBus state machine will initialize to their default states.

The MUX\_OUT and NON\_MUXED\_OUT pin values depend on:

- The MUX\_SELECT\_0 and MUX\_SELECT\_1 logic levels, selecting either the MUX\_IN input pins or one of the two 6-bit EEPROMs
- The previously stored values in the EEPROM registers/current MUX\_IN pin values as shown in Table 9.

# 7 Characteristics of the I<sup>2</sup>C-bus

The I<sup>2</sup>C-bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

#### 7.1 Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals (see <a href="Figure 5">Figure 5</a>).

### Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch



#### 7.1.1 START and STOP conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line while the clock is HIGH is defined as the START condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP condition (P) (see<u>Figure 6</u>.)



### 7.2 System configuration

A device generating a message is a 'transmitter'; a device receiving is the 'receiver'. The device that controls the message is the 'controller' and the devices which are controlled by the controller are the 'targets' (see <u>Figure 7</u>).



### 7.3 Acknowledge

The number of data bytes transferred between the START and the STOP conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter, whereas the controller generates an extra acknowledge related clock pulse.

### Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch

A target receiver which is addressed must generate an acknowledge after the reception of each byte. Also a controller must generate an acknowledge after the reception of each byte that has been clocked out of the target transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse; set-up and hold times must be taken into account.

A controller receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the target. In this event, the transmitter must leave the data line HIGH to enable the controller to generate a STOP condition.



### 7.4 Bus transactions

Data is transmitted to the PCA9560 registers using the Write Byte transfers (see <u>Figure 9</u> and <u>Figure 10</u>. Data is read from PCA9560 using Read and Receive Byte transfers (see <u>Figure 11</u>).



### Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch





# 8 Limiting values

Table 10. Limiting values <sup>[1]</sup>
In accordance with the Absolute Maximum Rating System (IEC 60134).
Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter           | Conditions | Min  | Max                 | Unit |
|------------------|---------------------|------------|------|---------------------|------|
| $V_{DD}$         | supply voltage      |            | -0.5 | +4.0                | V    |
| V <sub>I</sub>   | input voltage       |            | -1.5 | +5.5 <sup>[2]</sup> | V    |
| Vo               | output voltage      |            | -0.5 | +5.5 <sup>[2]</sup> | V    |
| T <sub>stg</sub> | storage temperature |            | -60  | +150                | °C   |

<sup>[1]</sup> The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C.

<sup>[2]</sup> The maximum input or output voltage is the lesser of 5.5 V or V<sub>DD</sub> + 4.0 V, except for very short durations (for example, system start-up or shut-down).

Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch

# 9 Recommended operating conditions

Table 11. Operating conditions

| Symbol           | Parameter                           | Conditions                            | Min  | Max                | Unit |
|------------------|-------------------------------------|---------------------------------------|------|--------------------|------|
| $V_{DD}$         | supply voltage                      |                                       | 3.0  | 3.6                | V    |
| V <sub>IL</sub>  | LOW-level input voltage             | SCL, SDA; I <sub>OL</sub> = 3 mA      | -0.5 | +0.9               | V    |
| V <sub>IH</sub>  | HIGH-level input voltage            | SCL, SDA; I <sub>OL</sub> = 3 mA      | 2.7  | 5.5 <sup>[1]</sup> | V    |
| V <sub>OL</sub>  | LOW-level output voltage            | SCL, SDA                              |      | 1                  |      |
|                  |                                     | I <sub>OL</sub> = 3 mA                | -    | 0.4                | V    |
|                  |                                     | I <sub>OL</sub> = 6 mA                | -    | 0.6                | V    |
| V <sub>IL</sub>  | LOW-level input voltage             | MUX_IN, MUX_SELECT_0,<br>MUX_SELECT_1 | -0.5 | +0.8               | V    |
| V <sub>IH</sub>  | HIGH-level input voltage            | MUX_IN, MUX_SELECT_0,<br>MUX_SELECT_1 | 2.0  | 5.5 <sup>[1]</sup> | V    |
| I <sub>OL</sub>  | LOW-level output current            | MUX_OUT, NON_MUXED_<br>OUT            | -    | 8                  | mA   |
| I <sub>OH</sub>  | HIGH-level output current           | MUX_OUT, NON_MUXED_<br>OUT            | -    | 100                | μΑ   |
| Δt/ΔV            | input transition rise and fall rate |                                       | 0    | 10                 | ns/V |
| T <sub>amb</sub> | ambient temperature                 | operating in free air                 | -40  | +85                | °C   |

<sup>[1]</sup> The maximum input voltage is the lesser of 5.5 V or V<sub>DD</sub> + 4.0 V, except for very short durations (for example, system start-up or shut-down).

# 10 Thermal characteristics

Table 12. Thermal characteristics

| Symbol        | Parameter                                   | Conditions      | Тур | Unit |
|---------------|---------------------------------------------|-----------------|-----|------|
| $R_{th(j-a)}$ | thermal resistance from junction to ambient | TSSOP20 package | 146 | °C/W |

# 11 Static characteristics

Table 13. Static characteristics

| Symbol           | Parameter                | Conditions                                                   | Min  | Тур | Max                | Unit |
|------------------|--------------------------|--------------------------------------------------------------|------|-----|--------------------|------|
| Supply           |                          |                                                              |      |     | -                  |      |
| $V_{DD}$         | supply voltage           |                                                              | 3    | -   | 3.6                | V    |
| I <sub>DD</sub>  | supply current           | operating mode                                               |      |     | ,                  |      |
|                  |                          | all inputs = 0 V                                             | -    | -   | 1                  | mA   |
|                  |                          | all inputs = V <sub>DD</sub>                                 | -    | -   | 600                | μA   |
| V <sub>POR</sub> | power-on reset voltage   | no load; V <sub>I</sub> = V <sub>DD</sub> or V <sub>SS</sub> | -    | 2.3 | 2.7                | V    |
| Input SCI        | _; input/output SDA      |                                                              | -    | 1   |                    |      |
| V <sub>IL</sub>  | LOW-level input voltage  |                                                              | -0.5 | -   | +0.8               | V    |
| V <sub>IH</sub>  | HIGH-level input voltage |                                                              | 2    | -   | 5.5 <sup>[1]</sup> | V    |

PCA9560

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

# Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch

Table 13. Static characteristics...continued

| Symbol           | Parameter                        | Conditions                               | Min      | Тур | Max | Unit |
|------------------|----------------------------------|------------------------------------------|----------|-----|-----|------|
| I <sub>OL</sub>  | LOW-level output current         | V <sub>OL</sub> = 0.4 V                  | 3        | -   | -   | mA   |
|                  |                                  | V <sub>OL</sub> = 0.6 V                  | 6        | -   | -   | mA   |
| I <sub>LIH</sub> | HIGH-level input leakage current | $V_I = V_{DD}$                           | -1       | -   | +1  | μΑ   |
| I <sub>LIL</sub> | LOW-level input leakage current  | $V_I = V_{SS}$                           | -1       | -   | +1  | μΑ   |
| Ci               | input capacitance                |                                          | -        | 3   | 6   | pF   |
| WP; MUX          | _SELECT_0, MUX_SELECT_1          |                                          |          | -   | -   |      |
| I <sub>LIH</sub> | HIGH-level input leakage current | $V_I = V_{DD}$                           | -1       | -   | +1  | μΑ   |
| I <sub>LIL</sub> | LOW-level input leakage current  | $V_{DD} = 3.6 \text{ V}; V_{I} = V_{SS}$ | -20      | -   | -50 | μΑ   |
| C <sub>i</sub>   | input capacitance                |                                          | -        | 2.5 | 5   | pF   |
| MUX_IN_          | A, MUX_IN_B, MUX_IN_C, MUX_IN_I  | D, MUX_IN_E                              | '        |     | ,   |      |
| I <sub>LIH</sub> | HIGH-level input leakage current | $V_I = V_{DD}$                           | -1       | -   | +1  | μΑ   |
| I <sub>LIL</sub> | LOW-level input leakage current  | $V_{DD} = 3.6 \text{ V}; V_{I} = V_{SS}$ | -20      | -   | -50 | μΑ   |
| Ci               | input capacitance                |                                          | -        | 2.5 | 5   | pF   |
| Inputs A0        | ), A1                            | '                                        | '        |     | '   |      |
| I <sub>LIH</sub> | HIGH-level input leakage current | $V_I = V_{DD}$                           | -1       | -   | +1  | μΑ   |
| I <sub>IL</sub>  | LOW-level input current          | $V_{DD} = 3.6 \text{ V}; V_{I} = V_{SS}$ | -20      | -   | -50 | μΑ   |
| C <sub>i</sub>   | input capacitance                |                                          | -        | 2   | 4   | pF   |
| MUX_OU           | т                                |                                          | <u> </u> | '   | -   |      |
| V <sub>OL</sub>  | LOW-level output voltage         | I <sub>OL</sub> = 100 μA                 | -        | -   | 0.4 | V    |
|                  |                                  | I <sub>OL</sub> = 4 mA                   | -        | -   | 0.7 | V    |
| I <sub>OH</sub>  | HIGH-level output current        | $V_{OH} = V_{DD}$                        | -        | -   | 100 | μΑ   |
| NON-MUX          | K_OUT                            | -                                        |          |     |     |      |
| V <sub>OL</sub>  | LOW-level output voltage         | I <sub>OL</sub> = 100 μA                 | -        | -   | 0.4 | V    |
|                  |                                  | I <sub>OL</sub> = 2 mA                   | -        | -   | 0.7 | V    |

<sup>[1]</sup> The maximum input voltage is the lesser of 5.5 V or  $V_{DD}$  + 4.0 V, except for very short durations (for example, system start-up or shut-down).

# 12 Dynamic characteristics

Table 14. Dynamic characteristics

| Symbol           | Parameter                     | Conditions | Min | Тур | Max | Unit |
|------------------|-------------------------------|------------|-----|-----|-----|------|
| MUX_IN ⇒         | MUX_OUT                       |            |     |     |     | ,    |
| t <sub>PLH</sub> | LOW to HIGH propagation delay |            | -   | 28  | 40  | ns   |
| t <sub>PHL</sub> | HIGH to LOW propagation delay |            | -   | 8   | 15  | ns   |
| Select ⇒ N       | IUX_OUT                       |            |     |     |     | ·    |
| t <sub>PLH</sub> | LOW to HIGH propagation delay |            | -   | 30  | 43  | ns   |
| t <sub>PHL</sub> | HIGH to LOW propagation delay |            | -   | 10  | 15  | ns   |
| t <sub>r</sub>   | rise time                     | output     | 1.0 | -   | 3   | ns/V |

PCA9560

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

# Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch

Table 14. Dynamic characteristics...continued

| Symbol           | Parameter                     | Conditions           | N | /lin | Тур | Max | Unit |
|------------------|-------------------------------|----------------------|---|------|-----|-----|------|
| t <sub>f</sub>   | fall time                     | output               | 1 | .0   | -   | 3   | ns/V |
| C <sub>L</sub>   | load capacitance              | test load on outputs | - |      | -   | 50  | pF   |
| Select ⇒ N       | Select ⇒ NON-MUX_OUT          |                      |   |      |     |     |      |
| t <sub>PLH</sub> | LOW to HIGH propagation delay |                      | - |      | 30  | 40  | ns   |
| t <sub>PHL</sub> | HIGH to LOW propagation delay |                      | - |      | 9   | 15  | ns   |

Table 15. I<sup>2</sup>C-bus dynamic characteristics

| Symbol              | Parameter                                                          | Conditions | Standard-<br>mode I <sup>2</sup> C-bus |      | Fast-mode<br>I <sup>2</sup> C-bus     |     | Unit |
|---------------------|--------------------------------------------------------------------|------------|----------------------------------------|------|---------------------------------------|-----|------|
|                     |                                                                    |            | Min                                    | Max  | Min                                   | Max |      |
| f <sub>SCL</sub>    | SCL clock frequency                                                |            | 0                                      | 100  | 0                                     | 400 | MHz  |
| t <sub>BUF</sub>    | bus free time between a STOP and START condition                   |            | 4.7                                    | -    | 1.3                                   | -   | μs   |
| t <sub>HD;STA</sub> | hold time (repeated) START condition                               |            | 4.0                                    | -    | 0.6                                   | -   | μs   |
| t <sub>SU;STA</sub> | set-up time for a repeated START condition                         |            | 4.7                                    | -    | 0.6                                   | -   | μs   |
| t <sub>SU;STO</sub> | set-up time for STOP condition                                     |            | 4.0                                    | -    | 0.6                                   | -   | μs   |
| t <sub>HD;DAT</sub> | data hold time                                                     |            | 0                                      | -    | 0                                     | -   | μs   |
| t <sub>VD;ACK</sub> | valid time for ACK condition [1]                                   |            | 0.3                                    | 3.45 | 0.1                                   | 0.9 | μs   |
| t <sub>VD;DAT</sub> | data out valid time <sup>[2]</sup>                                 |            | 300                                    | -    | 50                                    | -   | ns   |
| t <sub>SU;DAT</sub> | data set-up time                                                   |            | 250                                    | -    | 100                                   | -   | ns   |
| t <sub>LOW</sub>    | LOW period of the SCL clock                                        |            | 4.7                                    | -    | 1.3                                   | -   | μs   |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock                                       |            | 4.0                                    | -    | 0.6                                   | -   | μs   |
| t <sub>r</sub>      | rise time of both SDA and SCL signals                              |            | -                                      | 1000 | 20 + 0.1C <sub>b</sub> <sup>[3]</sup> | 300 | ns   |
| t <sub>f</sub>      | fall time of both SDA and SCL signals                              |            | -                                      | 300  | 20 + 0.1C <sub>b</sub> <sup>[3]</sup> | 300 | ns   |
| t <sub>SP</sub>     | pulse width of spikes that must be suppressed by the input filters |            | -                                      | 50   | -                                     | 50  | ns   |

 $t_{VD;ACK}$  = time for Acknowledgement signal from SCL LOW to SDA (out) LOW.  $t_{VD;DAT}$  = minimum time for SDA data out to be valid following SCL LOW.  $C_b$  = total capacitance of one bus line in pF.

<sup>[1]</sup> [2] [3]

### Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch





# 13 Non-volatile storage specifications

Table 16. Non-volatile storage specifications

| Parameter                          | Specification            |
|------------------------------------|--------------------------|
| memory cell data retention         | 10 years (minimum)       |
| number of memory cell write cycles | 100,000 cycles (minimum) |

Application note *AN250*, "I2C DIP Switch" provides additional information on memory cell data retention and the minimum number of write cycles.

# Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch

### 14 Test information



Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch

# 15 Package outline



- Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | RENCES | EUROPEAN   | ISSUE DATE                      |
|----------|-----|--------|--------|------------|---------------------------------|
| VERSION  | IEC | JEDEC  | JEITA  | PROJECTION | ISSUE DATE                      |
| SOT360-1 |     | MO-153 |        |            | <del>99-12-27</del><br>03-02-19 |

Figure 15. Package outline SOT360-1 (TSSOP20)

PCA9560

Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch

# 16 Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

### 16.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 16.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- · Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- · Inspection and repair
- Lead-free soldering versus SnPb soldering

### 16.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

### 16.4 Reflow soldering

Key characteristics in reflow soldering are:

© NXP B.V. 2021. All rights reserved

### Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 16</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board
  is heated to the peak temperature) and cooling down. It is imperative that the peak
  temperature is high enough for the solder to make reliable solder joints (a solder
  paste characteristic). In addition, the peak temperature must be low enough that the
  packages and/or boards are not damaged. The peak temperature of the package
  depends on package thickness and volume and is classified in accordance with
  Table 17 and Table 18

Table 17. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |
|------------------------|---------------------------------|-------|--|
|                        | Volume (mm³)                    |       |  |
|                        | < 350                           | ≥ 350 |  |
| < 2.5                  | 235                             | 220   |  |
| ≥ 2.5                  | 220                             | 220   |  |

Table 18. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |
|------------------------|---------------------------------|-------------|--------|--|
|                        | Volume (mm³)                    |             |        |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |
| < 1.6                  | 260                             | 260         | 260    |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |
| > 2.5                  | 250                             | 245         | 245    |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see <u>Figure 16</u>.

# Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch

# 17 Soldering: PCB footprints



# Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch

### 18 Abbreviations

Table 19. Abbreviations

| Acronym              | Description                                         |
|----------------------|-----------------------------------------------------|
| CDM                  | Charged-Device Model                                |
| CMOS                 | Complementary Metal-Oxide Semiconductor             |
| CPU                  | Central Processing Unit                             |
| DIP                  | Dual In-line Package                                |
| EEPROM               | Electrically Erasable Programmable Read-Only Memory |
| ESD                  | ElectroStatic Discharge                             |
| НВМ                  | Human Body Model                                    |
| I <sup>2</sup> C-bus | Inter-Integrated Circuit bus                        |
| РСВ                  | Printed-Circuit Board                               |
| SMBus                | System Management Bus                               |
| VID                  | Voltage IDentification code                         |
| VRM                  | Voltage Regulator Module                            |

# 19 Revision history

Table 20. Revision history

| Document ID    | Release date                                                                                                                                                                                                                                                                                                             | Data sheet status  | Change notice | Supersedes  |  |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------|-------------|--|
| PCA9560 v.5    | 20211202                                                                                                                                                                                                                                                                                                                 | Product data sheet | -             | PCA9560 v.4 |  |
| Modifications: | <ul> <li>The format of this data sheet has been redesigned to comply with the new identity guidelines of NXP Semiconductors.</li> <li>The terms "master" and "slave" were replaced by "controller" and "target" to comply with NXP's inclusive language project.</li> <li>Removed PCA9560PW,112 from Table 2.</li> </ul> |                    |               |             |  |
| PCA9560 v.4    | 20040519                                                                                                                                                                                                                                                                                                                 | Product data sheet | -             | PCA9560 v.3 |  |

### Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch

### 20 Legal information

#### 20.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="https://www.nxp.com">https://www.nxp.com</a>.

#### 20.2 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 20.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

PCA9560

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

### Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 20.4 Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

I2C-bus — logo is a trademark of NXP B.V.

# Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch

# **Tables**

| Tab. 1.  | Ordering information2                    | Tab. 11. | Operating conditions                     | 12 |
|----------|------------------------------------------|----------|------------------------------------------|----|
| Tab. 2.  | Ordering options2                        | Tab. 12. | Thermal characteristics                  |    |
| Tab. 3.  | Pin description4                         | Tab. 13. | Static characteristics                   | 12 |
| Tab. 4.  | Address register5                        | Tab. 14. | Dynamic characteristics                  | 13 |
| Tab. 5.  | Commands register5                       | Tab. 15. | I2C-bus dynamic characteristics          | 14 |
| Tab. 6.  | EEPROM byte 0 register6                  | Tab. 16. | Non-volatile storage specifications      | 15 |
| Tab. 7.  | EEPROM byte 1 register6                  | Tab. 17. | SnPb eutectic process (from J-STD-020D)  | 19 |
| Tab. 8.  | MUX_IN register6                         | Tab. 18. | Lead-free process (from J-STD-020D)      | 19 |
| Tab. 9.  | Function table7                          | Tab. 19. | Abbreviations                            | 22 |
| Tab. 10. | Limiting values11                        | Tab. 20. | Revision history                         | 22 |
| Eigur    | 22                                       |          |                                          |    |
| Figur    | es                                       |          |                                          |    |
| Fig. 1.  | Block diagram of PCA95603                | Fig. 11. | Read MUX_IN register                     | 11 |
| Fig. 2.  | Pin configuration for TSSOP204           | Fig. 12. | Definition of timing                     | 15 |
| Fig. 3.  | target address5                          | Fig. 13. | Open-drain output enable and disable     |    |
| Fig. 4.  | Control register5                        |          | times                                    | 15 |
| Fig. 5.  | Bit transfer9                            | Fig. 14. | Test circuit for open-drain outputs      | 16 |
| Fig. 6.  | Definition of START and STOP conditions9 | Fig. 15. | Package outline SOT360-1 (TSSOP20)       | 17 |
| Fig. 7.  | System configuration9                    | Fig. 16. | Temperature profiles for large and small |    |
| Fig. 8.  | Acknowledgement on the I2C-bus 10        |          | components                               | 20 |
| Fig. 9.  | Write on one EEPROM, assuming WP = 010   | Fig. 17. | PCB footprint for SOT360-1 (TSSOP20);    |    |
| Fig. 10. | Write on two EEPROMs, assuming WP = 0 11 |          | reflow soldering                         | 21 |

# Dual 5-bit multiplexed 1-bit latched I<sup>2</sup>C-bus EEPROM DIP switch

### **Contents**

| 1     | General description                 | 1  |
|-------|-------------------------------------|----|
| 2     | Features and benefits               |    |
| 3     | Ordering information                | 2  |
| 3.1   | Ordering options                    | 2  |
| 4     | Block diagram                       | 3  |
| 5     | Pinning information                 |    |
| 5.1   | Pinning                             | 4  |
| 5.2   | Pin description                     |    |
| 6     | Functional description              |    |
| 6.1   | Device address                      | 5  |
| 6.2   | Control register                    | 5  |
| 6.2.1 | Control register definition         | 5  |
| 6.3   | Register description                |    |
| 6.4   | Conversion from the PCA9959 to the  |    |
|       | PCA9560                             | 7  |
| 6.5   | External control signals            | 7  |
| 6.6   | Power-on reset                      |    |
| 7     | Characteristics of the I2C-bus      | 8  |
| 7.1   | Bit transfer                        |    |
| 7.1.1 | START and STOP conditions           | 9  |
| 7.2   | System configuration                | 9  |
| 7.3   | Acknowledge                         | 9  |
| 7.4   | Bus transactions                    | 10 |
| 8     | Limiting values                     | 11 |
| 9     | Recommended operating conditions    | 12 |
| 10    | Thermal characteristics             | 12 |
| 11    | Static characteristics              | 12 |
| 12    | Dynamic characteristics             |    |
| 13    | Non-volatile storage specifications |    |
| 14    | Test information                    |    |
| 15    | Package outline                     | 17 |
| 16    | Soldering of SMD packages           |    |
| 16.1  | Introduction to soldering           | 18 |
| 16.2  | Wave and reflow soldering           |    |
| 16.3  | Wave soldering                      | 18 |
| 16.4  | Reflow soldering                    |    |
| 17    | Soldering: PCB footprints           |    |
| 18    | Abbreviations                       |    |
| 19    | Revision history                    |    |
| 20    | Legal information                   | 23 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Encoders, Decoders, Multiplexers & Demultiplexers category:

Click to view products by NXP manufacturer:

Other Similar products are found below:

MC74HC163ADTG 74HC253N NLV74VHC1G01DFT1G TC74AC138P(F) NLV14051BDR2G NLV74HC238ADTR2G COMX-CAR-210
5962-8607001EA NTE74LS247 5962-8756601EA SN74LS148N 8CA3052APGGI8 TC74VHC138F(EL,K,F PI3B3251LE PI3B3251QE
NTE4028B NTE4514B NTE4515B NTE4543B NTE4547B NTE74LS249 NLV74HC4851AMNTWG MC74LVX257DG
M74HCT4851ADWR2G AP4373AW5-7-01 NL7SZ19DBVT1G MC74LVX257DTR2G 74VHC4066AFT(BJ) 74VHCT138AFT(BJ)
74HC158D.652 74HC4052D(BJ) 74VHC138MTC COMX-CAR-P1 JM38510/65852BEA 74VHC138MTCX 74HC138D(BJ)
NL7SZ19DFT2G 74AHCT138T16-13 74LCX138FT(AJ) 74LCX157FT(AJ) NL7SZ18MUR2G PCA9540BD,118 QS3VH16233PAG8
SNJ54HC251J SN54LS139AJ SN74CBTLV3257PWG4 SN74ALS156DR SN74AHCT139PWR 74HC251D.652 74HC257D.652