

# **PCA9570**

Remote 4-bit general purpose outputs for 1 MHz I<sup>2</sup>C-busRev. 5 — 16 November 2017Product data

Product data sheet

# 1. General description

The PCA9570 is a CMOS device that provides 4 bits of General Purpose parallel Output (GPO) expansion in low voltage processor and handheld battery powered mobile applications. It operates at 1 MHz I<sup>2</sup>C-bus speeds while maintaining backward compatibility to Fast-mode (400 kHz) and Standard-mode (100 kHz).

The PCA9570 is a streamlined GPO that consists of 4-bit push-pull outputs that offer low current consumption, small packaging options and a low operating voltage range of 1.1 V to 3.6 V. The latched outputs are symmetrical 4 mA current drive capability at 3.3 V to drive various control logic. The PCA9570 output expander provides a simple solution when additional outputs are needed while keeping interconnections and floor space to a minimum, for example, in battery powered mobile applications where PCBs are crowded for interfacing to sensors, push buttons, etc.

The PCA9570 contains an internal Power-On Reset (POR) and a Software Reset feature that initializes the device to its default state.

# 2. Features and benefits

- 1 MHz I<sup>2</sup>C-bus interface with 6 mA SDA sink capability for lightly loaded buses (<100 pF) and improved power consumption
- Compliant with the I<sup>2</sup>C-bus Fast and Standard modes
- 1.1 V to 3.6 V operation
- Latched outputs with a sink/source capability of 4 mA at 3.3 V
- Readable device ID (manufacturer, device type, and revision)
- Software Reset
- Power-On Reset
- Low standby current
- –40 °C to +85 °C operation
- ESD protection exceeds 2000 V HBM per JESD22-A114 and 1000 V CDM per JESD22-C101
- Latch-up testing is done to JEDEC standard JESD78 which exceeds 100 mA
- Packages offered: XQFN8 (0.5 mm lead pitch)

# 3. Applications

- Smart phones and tablets
- Portable medical equipment
- Portable instrumentation and test measurement



# 4. Ordering information

| Type number | Topside | Package |                                                                                                       |          |  |  |  |  |  |
|-------------|---------|---------|-------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|
|             | marking | Name    | Description                                                                                           | Version  |  |  |  |  |  |
| PCA9570GM   | P7X[1]  |         | plastic, extremely thin quad flat package; no leads; 8 terminals; body $1.6 \times 1.6 \times 0.5$ mm | SOT902-2 |  |  |  |  |  |

[1] 'X' changes based on date code.

### 4.1 Ordering options

#### Table 2.Ordering options

| Type number | Orderable part<br>number | Package | <b>J</b>                        | Minimum<br>order<br>quantity | Temperature                                      |
|-------------|--------------------------|---------|---------------------------------|------------------------------|--------------------------------------------------|
| PCA9570GM   | PCA9570GMH               | XQFN8   | Reel 7" Q3/T4<br>*Standard mark | 4000                         | $T_{amb} = -40 \ ^{\circ}C \ to +85 \ ^{\circ}C$ |

# 5. Block diagram





# 6. Pinning information

### 6.1 Pinning



### 6.2 Pin description

| Symbol          | Pin | Description       |
|-----------------|-----|-------------------|
| V <sub>DD</sub> | 8   | supply voltage    |
| P0              | 1   | input/output 0    |
| P1              | 2   | input/output 1    |
| P2              | 3   | input/output 2    |
| V <sub>SS</sub> | 4   | supply ground     |
| P3              | 5   | input/output 3    |
| SCL             | 6   | serial clock line |
| SDA             | 7   | serial data line  |

# 7. Functional description

Refer to Figure 1 "Block diagram of PCA9570".

### 7.1 Device address

Following a START condition, the bus master must send the address of the slave it is accessing and the operation it wants to perform (read or write). The address of the PCA9570 is 48h as shown in Figure 4.



### 7.2 Software Reset Call, and device ID addresses

Two other different addresses can be sent to the device.

- General Call address: allows resetting the device through the l<sup>2</sup>C-bus upon reception of the right l<sup>2</sup>C-bus sequence. See <u>Section 7.2.1 "Software Reset"</u> for more information.
- Device ID address: allows reading ID information from the device (manufacturer, part identification, revision). See <u>Section 7.2.2 "Device ID (PCA9570 ID field)"</u> for more information.



### 7.2.1 Software Reset

The Software Reset Call allows all the devices in the  $l^2$ C-bus to be reset to the power-up state value through a specific formatted  $l^2$ C-bus command. To be performed correctly, it implies that the  $l^2$ C-bus is functional and that there is no device hanging the bus.

The Software Reset sequence is defined as following:

- 1. A START command is sent by the I<sup>2</sup>C-bus master.
- The reserved General Call I<sup>2</sup>C-bus address '0000 000' with the R/W bit set to 0 (write) is sent by the I<sup>2</sup>C-bus master.
- The device acknowledges after seeing the General Call address '0000 0000' (00h) only. If the R/W bit is set to 1 (read), no acknowledge is returned to the I<sup>2</sup>C-bus master.
- Once the General Call address has been sent and acknowledged, the master sends 1 byte. The value of the byte must be equal to 06h.
  - a. The device acknowledges this value only. If the byte is not equal to 06h, the device does not acknowledge it.

If more than 1 byte of data is sent, the device does not acknowledge any more.

5. Once the right byte has been sent and correctly acknowledged, the master sends a STOP command to end the Software Reset sequence: the device then resets to the default value (power-up value) and is ready to be addressed again within the specified bus free time. If the master sends a Repeated START instead, no reset is performed.

The I<sup>2</sup>C-bus master must interpret a non-acknowledge from the device (at any time) as a 'Software Reset Abort'. The device does not initiate a reset of its registers.

The unique sequence that initiates a Software Reset is described in Figure 7.



### 7.2.2 Device ID (PCA9570 ID field)

The Device ID field is a 3 byte read-only (24 bits) word giving the following information:

- 12 bits with the manufacturer name, unique per manufacturer (for example, NXP).
- 9 bits with the part identification, assigned by manufacturer, the 7 MSBs with the category ID and the 6 LSBs with the feature ID (for example PCA9570 4-bit I/O expander).
- 3 bits with the die revision, assigned by manufacturer (for example, Rev X).

The Device ID is read-only, hardwired in the device and can be accessed as follows:

- 1. START command
- The master sends the Reserved Device ID I<sup>2</sup>C-bus address followed by the R/W bit set to 0 (write): '1111 1000'.
- The master sends the I<sup>2</sup>C-bus slave address of the slave device it needs to identify. The LSB is a 'Don't care' value. Only one device must acknowledge this byte (the one that has the I<sup>2</sup>C-bus slave address).
- 4. The master sends a Re-START command.

**Remark:** A STOP command followed by a START command resets the slave state machine and the Device ID read cannot be performed. Also, a STOP command or a Re-START command followed by an access to another slave device resets the slave state machine and the Device ID Read cannot be performed.

- 5. The master sends the Reserved Device ID I<sup>2</sup>C-bus address followed by the R/W bit set to 1 (read): '1111 1001'.
- The Device ID Read can be done, starting with the 12 manufacturer bits (first byte + 4 MSB of the second byte), followed by the 9 part identification bits (4 LSBs of the second byte + 5 MSBs of the third byte), and then the 3 die revision bits (3 LSBs of the third byte).
- 7. The master ends the reading sequence by NACKing the last byte, thus resetting the slave device state machine and allowing the master to send the STOP command.

**Remark:** The reading of the Device ID can be stopped anytime by sending a NACK command.

If the master continues to ACK the bytes after the third byte, the slave rolls back to the first byte and keeps sending the Device ID sequence until a NACK has been detected.

For the PCA9570, the Device ID is as shown in Figure 8.

|        | manufacturer        | 0     | 0   | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0         | 0           |
|--------|---------------------|-------|-----|---|---|---|---|---|---|---|---|-----------|-------------|
|        | part identification |       |     |   | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0         | 0           |
|        | revision            |       |     |   |   |   |   |   |   |   | 0 | 0<br>002a | 0<br>aag791 |
| Fig 8. | PCA9570 Device ID   | ) fie | əld |   |   |   |   |   |   |   |   |           |             |



Fig 9. Device ID field reading

# 8. I/O programming

### 8.1 I/O architecture

The device ports (see <u>Figure 2</u>) are entirely independent and are output ports. The state of the ports at the pin is transferred from the ports to the microcontroller in the Read mode (see <u>Figure 11</u>). Output data is transmitted to the ports in the Write mode (see <u>Figure 10</u>).

At power-on all ports are HIGH. The state of the Output Port register determines if either Q1 or Q2 is on, driving the line either HIGH or LOW. A bit set to 1 in the data byte drives the line HIGH at the corresponding port. A bit set to 0 in the data byte drives the line LOW at the corresponding port.

If an external voltage is applied to an output, care should be exercised because of the low-impedance path that exists between the pin and either  $V_{DD}$  or  $V_{SS}$ .

### 8.2 Writing to the port (Output mode)

To write, the master (microcontroller) first addresses the slave device. By setting the last bit of the byte containing the slave address to logic 0, the Write mode is entered. The device acknowledges and the master sends the data byte for P7 to P0 and is acknowledged by the device. Writes to P7 to P4 are ignored in the PCA9570 as only P3 through P0 are available. The 4-bit data is presented on the port lines after it has been acknowledged by the device. The number of data bytes that can be sent successively is not limited. The previous data is overwritten every time a data byte has been sent.



### 8.3 Reading from a port (Input mode)

All ports are outputs and cannot be used as inputs. When reading the device, the data returned is the port state at the pin. To read, the master (microcontroller) first addresses the slave device by setting the last bit of the byte containing the slave address to logic 1. The data byte that follows on the SDA is the value of the ports pins. There is no limit to the number of bytes read, and the state of the output port pins is updated at each acknowledge cycle. Logic 1 means that the port is HIGH. Logic 0 means that the port is LOW. When the PCA9570 is read, P7 through P4 return logic '1'.



### 8.4 Power-on reset

When power is applied to  $V_{DD}$ , an internal Power-On Reset (POR) holds the device in a reset condition until  $V_{DD}$  has reached  $V_{POR}$ . At that point, the reset condition is released and the device registers and I<sup>2</sup>C-bus/SMBus state machine initialize to their default states. See <u>Section 14</u> for DC and AC characteristics of the POR function.

# 9. Application design-in information

### 9.1 I/O expander applications

Figure 12 shows a 4-bit output expander application. The desired HIGH or LOW logic levels are controlled by the master with speeds of up to 1 MHz on a lightly loaded bus (<100 pF). This allows the host processor to control various functions quickly and with very low overhead. The port read function of the device enables the host processor to poll the status of the output port pins. This is useful for system recovery operations or debugging.



10 of 30

# **10. Limiting values**

#### Table 4.Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                | Conditions                               |     | Min  | Max  | Unit |
|------------------|--------------------------|------------------------------------------|-----|------|------|------|
| V <sub>DD</sub>  | supply voltage           |                                          |     | -0.5 | +4   | V    |
| VI               | input voltage            | SCL; SDA                                 | [1] | -0.5 | +4   | V    |
| I <sub>IK</sub>  | input clamping current   | SCL; V <sub>I</sub> < 0 V                |     | -    | ±18  | mA   |
| I <sub>OK</sub>  | output clamping current  | P port; $V_O < 0$ V or $V_O > V_{DD}$    |     | -    | ±18  | mA   |
|                  |                          | SDA; $V_O < 0$ V or $V_O > V_{DD}$       | -   | ±18  | mA   |      |
| lo               | output current           | continuous; P port                       |     | -    | ±25  | mA   |
| I <sub>OL</sub>  | LOW-level output current | continuous; SDA; $V_0 = 0$ V to $V_{DD}$ |     | -    | 25   | mA   |
| I <sub>DD</sub>  | supply current           | continuous through $V_{SS}$              |     | -    | 100  | mA   |
| T <sub>stg</sub> | storage temperature      |                                          |     | -65  | +150 | °C   |
| Tj               | junction temperature     |                                          |     | -    | 125  | °C   |

[1] If the input and output current ratings are observed, the input negative-voltage and output voltage ratings may be exceeded

# **11. Thermal characteristics**

#### Table 5. Thermal characteristics

| Symbol               | Parameter                                               | Conditions           | Max | Unit |
|----------------------|---------------------------------------------------------|----------------------|-----|------|
| Z <sub>th(j-a)</sub> | transient thermal impedance<br>from junction to ambient | XQFN8 (SOT902-2) [1] | 62  | K/W  |

[1] The package thermal impedance is calculated in accordance with JESD 51-7.

# **12. Static characteristics**

#### Table 6. Static characteristics

 $T_{amb} = -40 \text{ }^{\circ}\text{C}$  to +85  $^{\circ}\text{C}$ ;  $V_{DD} = 1.1 \text{ V}$  to 3.6 V; unless otherwise specified.

| Symbol           | ymbol Parameter Conditions |                                                                                                                                           | Min                 | Typ <mark>[1]</mark> | Max                       | Unit |  |
|------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------|---------------------------|------|--|
| V <sub>IK</sub>  | input clamping voltage     | I <sub>I</sub> = -18 mA                                                                                                                   | -1.2                | -                    | -                         | V    |  |
| V <sub>DD</sub>  | supply voltage             |                                                                                                                                           | 1.1                 | -                    | 3.6                       | V    |  |
| V <sub>POR</sub> | power-on reset voltage     | $V_{I} = V_{DD}$ or $V_{SS}$ ; $I_{O} = 0$ mA                                                                                             | -                   | 0.7                  | 1.0                       | V    |  |
| V <sub>OL</sub>  | LOW-level output voltage   | P port; $I_{OL} = 2 \text{ mA}$ ; $V_{DD} = 1.65 \text{ V}$                                                                               | -                   | -                    | 0.25                      | V    |  |
|                  |                            | P port; I <sub>OL</sub> = 3 mA; V <sub>DD</sub> = 2.3 V                                                                                   | -                   | -                    | 0.25                      | V    |  |
|                  |                            | P port; $I_{OL}$ = 4 mA; $V_{DD}$ = 3 V                                                                                                   | -                   | -                    | 0.25                      | V    |  |
| V <sub>OH</sub>  | HIGH-level output voltage  | P port; I <sub>OH</sub> = 2 mA; V <sub>DD</sub> = 1.65 V                                                                                  | 1.35                | -                    | -                         | V    |  |
|                  |                            | P port; I <sub>OH</sub> = 3 mA; V <sub>DD</sub> = 2.3 V                                                                                   | 2.0                 | -                    | -                         | V    |  |
|                  |                            | P port; I <sub>OH</sub> = 4 mA; V <sub>DD</sub> = 3 V                                                                                     | 2.7                 | -                    | -                         | V    |  |
| I <sub>OL</sub>  | LOW-level output current   | SDA; $V_{OL}$ = 0.4 V; $V_{DD}$ = 2.1 V to 3.6 V                                                                                          | 3                   | -                    | -                         | mA   |  |
|                  |                            | SDA; $V_{OL}$ = 0.2 × $V_{DD}$ ; $V_{DD}$ = 1.1 V to 2.0 V                                                                                | 1                   | -                    | -                         | mA   |  |
| VIH              | HIGH-level input voltage   | SCL, SDA; V <sub>DD</sub> = 1.1 V to 1.2 V                                                                                                | $0.8 \times V_{DD}$ | -                    | 1.2                       | V    |  |
|                  |                            | SCL, SDA; V <sub>DD</sub> = 1.2 V to 3.6 V                                                                                                | $0.7 \times V_{DD}$ | -                    | 3.6                       | V    |  |
| V <sub>IL</sub>  | LOW-level input voltage    | SCL, SDA; V <sub>DD</sub> = 1.1 V to 1.2 V                                                                                                | -0.5                | -                    | $0.2\times V_{DD}$        | V    |  |
|                  |                            | SCL, SDA; V <sub>DD</sub> = 1.2 V to 3.6 V                                                                                                | -0.5                | -                    | $0.3\times V_{\text{DD}}$ | V    |  |
| I                | input current              | SCL, SDA; $V_{DD}$ = 1.1 V to 3.6 V;<br>V <sub>I</sub> = V <sub>DD</sub> or V <sub>SS</sub>                                               | -                   | -                    | ±1                        | μA   |  |
| I <sub>DD</sub>  | supply current             | SDA, P port; V <sub>1</sub> on SDA = V <sub>DD</sub> or V <sub>SS</sub> ;<br>I <sub>O</sub> = 0 mA; f <sub>SCL</sub> = 400 kHz            |                     | 1                    | 1                         |      |  |
|                  |                            | V <sub>DD</sub> = 2.3 V to 3.6 V                                                                                                          | -                   | 6.5                  | 15                        | μΑ   |  |
|                  |                            | V <sub>DD</sub> = 1.1 V to 2.3 V                                                                                                          | -                   | 4                    | 9                         | μA   |  |
|                  |                            | SCL, SDA, P port;<br>V <sub>I</sub> on SCL, SDA = V <sub>DD</sub> or V <sub>SS</sub> ;<br>I <sub>O</sub> = 0 mA; f <sub>SCL</sub> = 0 kHz |                     | 1                    |                           |      |  |
|                  |                            | V <sub>DD</sub> = 2.3 V to 3.6 V                                                                                                          | -                   | 1                    | 3.2                       | μA   |  |
|                  |                            | V <sub>DD</sub> = 1.1 V to 2.3 V                                                                                                          | -                   | 0.6                  | 1.7                       | μA   |  |
|                  |                            | Active mode: SCL, SDA, P port; $I_0 = 0$ mA;<br>$f_{SCL} = 400$ kHz; continuous register read                                             |                     | 1                    | 1                         |      |  |
|                  |                            | V <sub>DD</sub> = 1.1 V to 2.3 V                                                                                                          | -                   | 50                   | 75                        | μΑ   |  |
| Ci               | input capacitance          | $V_{I} = V_{DD} \text{ or } V_{SS}$                                                                                                       | -                   | 6                    | 7                         | pF   |  |
| Co               | output capacitance         | $V_{O} = V_{DD}$ or $V_{SS}$                                                                                                              | -                   | 3                    | 5                         | pF   |  |
| T <sub>amb</sub> | ambient temperature        | operating in free air                                                                                                                     | -40                 | -                    | +85                       | °C   |  |

[1] The typical values are at  $V_{DD}$  = 2.2 V and  $T_{amb}$  = 25 °C.

**PCA9570** 



### **12.1 Typical characteristics**







# **13. Dynamic characteristics**

#### Table 7. Dynamic characteristics

 $V_{DD}$  = 1.1 V to 3.6 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified.

| Symbol              | Parameter                                                               | Conditions                                                                                                       | Standard mode<br>I <sup>2</sup> C-bus |      | Fast mode<br>I <sup>2</sup> C-bus |     | 1 MHz<br>I <sup>2</sup> C-bus     | Unit |     |
|---------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|---------------------------------------|------|-----------------------------------|-----|-----------------------------------|------|-----|
|                     |                                                                         |                                                                                                                  | Min                                   | Max  | Min                               | Max | Min                               | Max  |     |
| f <sub>SCL</sub>    | SCL clock frequency                                                     |                                                                                                                  | 0                                     | 100  | 0                                 | 400 | 0                                 | 1000 | kHz |
| t <sub>BUF</sub>    | bus free time between a<br>STOP and<br>START condition                  |                                                                                                                  | 4.7                                   | -    | 1.3                               | -   | 0.5                               | -    | μS  |
| t <sub>HD;STA</sub> | hold time (repeated)<br>START condition                                 |                                                                                                                  | 4.0                                   | -    | 0.6                               | -   | 0.26                              | -    | μS  |
| t <sub>SU;STA</sub> | set-up time for a repeated START condition                              |                                                                                                                  | 4.7                                   | -    | 0.6                               | -   | 0.26                              | -    | μS  |
| t <sub>SU;STO</sub> | set-up time for<br>STOP condition                                       |                                                                                                                  | 4.0                                   | -    | 0.6                               | -   | 0.26                              | -    | μS  |
| t <sub>HD;DAT</sub> | data hold time                                                          |                                                                                                                  | 0                                     | -    | 0                                 | -   | 0                                 | -    | ns  |
| t <sub>VD;ACK</sub> | data valid acknowledge time                                             | [2]                                                                                                              | -                                     | 3.45 | -                                 | 0.9 | -                                 | 0.45 | μS  |
| t <sub>VD;DAT</sub> | data valid time                                                         | [3]                                                                                                              | -                                     | 3.45 | -                                 | 0.9 | -                                 | 0.45 | μs  |
| t <sub>SU;DAT</sub> | data set-up time                                                        |                                                                                                                  | 250                                   | -    | 100                               | -   | 50                                | -    | ns  |
| t <sub>LOW</sub>    | LOW period of the SCL clock                                             |                                                                                                                  | 4.7                                   | -    | 1.3                               | -   | 0.5                               | -    | μS  |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock                                            |                                                                                                                  | 4.0                                   | -    | 0.6                               | -   | 0.26                              | -    | μS  |
| t <sub>f</sub>      | fall time of both SDA and SCL signals                                   |                                                                                                                  | -                                     | 300  | 20 ×<br>(V <sub>DD</sub> / 5.5 V) | 300 | 20 ×<br>(V <sub>DD</sub> / 5.5 V) | 120  | ns  |
| t <sub>r</sub>      | rise time of both SDA and SCL signals                                   |                                                                                                                  | -                                     | 1000 | 20                                | 300 | -                                 | 120  | ns  |
| t <sub>SP</sub>     | pulse width of spikes that<br>must be suppressed by<br>the input filter | [4]                                                                                                              | -                                     | 50   | -                                 | 50  | -                                 | 50   | ns  |
| Port tim            | ing                                                                     |                                                                                                                  |                                       |      |                                   |     |                                   |      |     |
| t <sub>v(Q)</sub>   | data output valid time                                                  |                                                                                                                  | -                                     | 200  | -                                 | 200 | -                                 | 200  | ns  |
|                     |                                                                         | And the second |                                       |      |                                   |     |                                   |      | *   |

[1] Fm+ mode on a non-standard, lightly loaded bus (<100 pF).

[2]  $t_{VD;ACK}$  = time for Acknowledgement signal from SCL LOW to SDA (out) LOW.

[3]  $t_{VD;DAT}$  = minimum time for SDA data out to be valid following SCL LOW.

[4] Input filters on the SDA and SCL inputs suppress noise spikes less than 50 ns.

### 14. Power-on reset requirements

In the event of a glitch or data corruption, the device can be reset to its default conditions by using the power-on reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application.



 Table 8.
 Recommended supply sequencing and ramp rates

| Symbol                 | Parameter                         | Condition                                  | Min | Тур | Max          | Unit |
|------------------------|-----------------------------------|--------------------------------------------|-----|-----|--------------|------|
| (dV/dt) <sub>f</sub>   | fall rate of change of voltage    | Figure 19                                  | 0.1 | -   | 2000         | ms   |
| (dV/dt) <sub>r</sub>   | rise rate of change of voltage    | Figure 19                                  | 0.1 | -   | 2000         | ms   |
| t <sub>d(rst)</sub>    | reset delay time                  | Figure 19; when $V_{DD}$ drops to $V_{SS}$ | 1   | -   | -            | μS   |
| $\Delta V_{DD(gl)}$    | glitch supply voltage difference  | Figure 20 [1]                              |     |     |              |      |
|                        |                                   | V <sub>DD</sub> = 2.1 V to 3.6 V           | -   | -   | 1.2          | V    |
|                        |                                   | V <sub>DD</sub> = 1.1 V to 2.1 V           | -   | -   | $V_{DD}-0.9$ | V    |
| t <sub>w(gl)VDD</sub>  | supply voltage glitch pulse width | Figure 20 [2]                              | -   | -   | 10           | μS   |
| V <sub>POR(trip)</sub> | power-on reset trip voltage       | rising V <sub>DD</sub>                     | -   | 0.7 | 1.0          | V    |

[1] Level that  $V_{DD}$  can glitch down to with a ramp rate of 0.4  $\mu$ s/V, but not cause a functional disruption when  $t_{gw(VDD)} = 1 \mu$ s.

[2] Glitch width that does not cause a functional disruption when  $V_{DD}$  = 1.8 V to 3.6 V,  $\Delta V_{DD(gl)}$  = 0.5 ×  $V_{DD}$ ;

 $V_{DD}$  = 1.1 V to 1.8 V,  $\Delta V_{DD(gl)}$  =  $V_{DD}$  – 0.9 V.

Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width  $(t_{w(gl)VDD})$  and glitch height  $(\Delta V_{DD(gl)})$  are dependent on each other. The bypass capacitance, source impedance, and device impedance are factors that affect power-on reset performance. Figure 20 and Table 8 provide more information on how to measure these specifications.



 $V_{POR}$  is critical to the power-on reset.  $V_{POR}$  is the voltage level at which the reset condition is released and all the registers and the I<sup>2</sup>C-bus/SMBus state machine are initialized to their default states. Figure 21 and Table 8 provide more details on this specification.



# 15. Parameter measurement information





### **16. Package outline**



Fig 24. Package outline SOT902-2 (XQFN8)

# **17. Handling information**

All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling ensure that the appropriate precautions are taken as described in *JESD625-A* or equivalent standards.

### 18. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

### **18.1 Introduction to soldering**

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 18.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

### 18.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

### **18.4 Reflow soldering**

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 25</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 9 and 10

#### Table 9. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |  |  |  |
|------------------------|---------------------------------|-------|--|--|--|--|
|                        | Volume (mm³)                    |       |  |  |  |  |
|                        | < 350                           | ≥ 350 |  |  |  |  |
| < 2.5                  | 235                             | 220   |  |  |  |  |
| ≥ 2.5                  | 220                             | 220   |  |  |  |  |

#### Table 10. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C)<br>Volume (mm <sup>3</sup> ) |             |        |  |
|------------------------|--------------------------------------------------------------|-------------|--------|--|
|                        |                                                              |             |        |  |
|                        | < 350                                                        | 350 to 2000 | > 2000 |  |
| < 1.6                  | 260                                                          | 260         | 260    |  |
| 1.6 to 2.5             | 260                                                          | 250         | 245    |  |
| > 2.5                  | 250                                                          | 245         | 245    |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 25.

PCA9570



For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*.

# **19. Soldering: PCB footprints**



**PCA9570** 



### Fig 27. PCB footprint for SOT1309-1 (XQFN8); reflow soldering

**PCA9570** 



### Fig 28. PCB footprint for SOT902-2 (XQFN8); reflow soldering

# **20.** Abbreviations

| Table 11. Abbreviations |                              |  |  |
|-------------------------|------------------------------|--|--|
| Acronym                 | Description                  |  |  |
| CDM                     | Charged-Device Model         |  |  |
| ESD                     | ElectroStatic Discharge      |  |  |
| FM                      | Frequency Modulation         |  |  |
| GPIO                    | General Purpose Input/Output |  |  |
| GPS                     | Global Positioning Satellite |  |  |
| HBM                     | Human Body Model             |  |  |
| I <sup>2</sup> C-bus    | Inter-Integrated Circuit bus |  |  |
| I/O                     | Input/Output                 |  |  |
| IC                      | Integrated Circuit           |  |  |
| ID                      | Identification               |  |  |
| LED                     | Light Emitting Diode         |  |  |
| LSB                     | Least Significant Bit        |  |  |
| MP3                     | MPEG audio layer 3           |  |  |
| MSB                     | Most Significant Bit         |  |  |
| SMBus                   | System Management Bus        |  |  |

# 21. Revision history

#### Table 12.Revision history

| Document ID                | Release date                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Data sheet status                                                                                                     | Change notice                            | Supersedes                              |  |  |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------------------------------|--|--|
| PCA9570 v.5                | 20171116                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Product data sheet                                                                                                    | -                                        | PCA9570 v.4                             |  |  |
| Modifications:             | Removed PCA9570DP and PCA9570GM4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                       |                                          |                                         |  |  |
| PCA9570 v.4                | 20140917                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Product data sheet                                                                                                    | -                                        | PCA9570 v.3                             |  |  |
| Modifications:             | <ul> <li><u>Table 1 "Ordering information</u>": Added table note [1].</li> <li><u>Table 2 "Ordering options</u>": Added table note [1].</li> <li><u>Table 4 "Limiting values</u>", I<sub>DD</sub>; changed max from "200" to "100".</li> <li><u>Section 14 "Power-on reset requirements</u>": Deleted paragraphs 2 and 3; deleted Fig 22.</li> <li><u>Table 8 "Recommended supply sequencing and ramp rates</u>": <ul> <li>t<sub>d(rst)</sub>: Deleted 2nd row</li> <li>ΔV<sub>DD(ql)</sub>: Changed V<sub>DD</sub> condition from "1.8 V" to "2.1 V"</li> </ul> </li> </ul> |                                                                                                                       |                                          |                                         |  |  |
|                            | <ul> <li><u>Section 14 "Po</u></li> <li><u>Table 8 "Recon</u></li> <li>t<sub>d(rst)</sub>: Delete</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | wer-on reset requirements": I<br>nmended supply sequencing<br>ed 2nd row                                              | Deleted paragraphs 2<br>and ramp rates": | 2 and 3; deleted Fig 22.                |  |  |
| PCA9570 v.3                | <ul> <li><u>Section 14 "Po</u></li> <li><u>Table 8 "Recon</u></li> <li>t<sub>d(rst)</sub>: Delete</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | wer-on reset requirements": I<br>nmended supply sequencing<br>ed 2nd row                                              | Deleted paragraphs 2<br>and ramp rates": | 2 and 3; deleted Fig 22.<br>PCA9570 v.2 |  |  |
| PCA9570 v.3<br>PCA9570 v.2 | <ul> <li><u>Section 14 "Po</u></li> <li><u>Table 8 "Recon</u></li> <li>t<sub>d(rst)</sub>: Delete</li> <li>ΔV<sub>DD(gl)</sub>: Ch</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                | wer-on reset requirements": I<br>nmended supply sequencing<br>ed 2nd row<br>hanged V <sub>DD</sub> condition from "1. | Deleted paragraphs 2<br>and ramp rates": | -                                       |  |  |

# 22. Legal information

### 22.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 22.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 22.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

### 22.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP Semiconductors N.V.

# 23. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

29 of 30

### 24. Contents

| 1               | General description 1                          |
|-----------------|------------------------------------------------|
| 2               | Features and benefits 1                        |
| 3               | Applications 1                                 |
| 4               | Ordering information 2                         |
| 4.1             | Ordering options 2                             |
| 5               | Block diagram 3                                |
| 6               | Pinning information 4                          |
| 6.1             | Pinning                                        |
| 6.2             | Pin description 4                              |
| 7               | Functional description 4                       |
| 7.1             | Device address 4                               |
| 7.2             | Software Reset Call, and device ID addresses 5 |
| 7.2.1<br>7.2.2  | Software Reset                                 |
| 7.2.2<br>8      |                                                |
| <b>o</b><br>8.1 | I/O programming                                |
| 8.2             | Writing to the port (Output mode)              |
| 8.3             | Reading from a port (Input mode) 9             |
| 8.4             | Power-on reset                                 |
| 9               | Application design-in information 10           |
| 9.1             | I/O expander applications                      |
| 10              | Limiting values 11                             |
| 11              | Thermal characteristics                        |
| 12              | Static characteristics 12                      |
| 12.1            | Typical characteristics                        |
| 13              | Dynamic characteristics 16                     |
| 14              | Power-on reset requirements                    |
| 15              | Parameter measurement information 19           |
| 16              | Package outline 21                             |
| 17              | Handling information 22                        |
| 18              | Soldering of SMD packages 22                   |
| 18.1            | Introduction to soldering 22                   |
| 18.2            | Wave and reflow soldering 22                   |
| 18.3            | Wave soldering                                 |
| 18.4            | Reflow soldering 23                            |
| 19              | Soldering: PCB footprints                      |
| 20              | Abbreviations 27                               |
| 21              | Revision history 27                            |
| 22              | Legal information 28                           |
| 22.1            | Data sheet status                              |
| 22.2<br>22.3    | Definitions                                    |
| 22.3<br>22.4    | Disclaimers                                    |
| <u>~</u> ~.+    | nauciliaino                                    |

 23
 Contact information
 29

 24
 Contents
 30

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP Semiconductors N.V. 2017.

#### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 16 November 2017 Document identifier: PCA9570

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Interface - I/O Expanders category:

Click to view products by NXP manufacturer:

Other Similar products are found below :

PCA9654EDR2G LC709006V-E LC709006V-TLM-E PM8004C-F3EI PM8005C-F3EI PI4IOE5V9554LEX PI4IOE5V9555LEX PI4IOE5V6534Q2ZLWEX PI4IOE5V6416Q2LEX 41700-100 MCP25050-E/P PCA9554PW.112 PCA9555PW.112 MIC74YQS ADP5585ACBZ-00-R7 ADP5585ACBZ-04-R7 EM4095HMSO16A HTRC11001T/02EE ADP5587ACPZ-1-R7 ADP5587ACPZ-R7 ADP5585ACPZ-01-R7 ADP5586ACBZ-00-R7 PCF8574P XD8574AP XD8574P XD8255-2 XD82C55-5 XD71055 EM4095HMSO16B KTS1620EWA-TR MAX7329AWE+T MAX7311AWG+ MCP25025-ISL MCP25020-I/SL MAX7329AWE+ MAX7328AWE+ MAX7314ATG+T PI4IOE5V9555ZDEX MAX7300ATL+ MAX7300ATL+T MAX7310ATE+T MAX7323AEE+ MCP23009T-E/SS MCP23009-E/SS MAX7313ATG+T MAX7325ATG+T MAX7310AEE+T MAX7321AEE+T MAX7319AEE+T MCP23016-I/SO