

# PCF85162

# 32 × 4 universal LCD driver for low multiplex rates

Rev. 5.1 — 2 September 2021

**Product data sheet** 

## 1 General description

The PCF85162 is a peripheral device which interfaces to almost any Liquid Crystal Display (LCD)<sup>1</sup> with low multiplex rates. It generates the drive signals for any static or multiplexed LCD containing up to four backplanes and up to 32 segments. It can be easily cascaded for larger LCD applications. The PCF85162 is compatible with most microcontrollers and communicates via the two-line bidirectional I<sup>2</sup>C-bus. Communication overheads are minimized by a display RAM with auto-incremented addressing, by hardware subaddressing, and by display memory switching (static and duplex drive modes).

For a selection of NXP LCD segment drivers, see Table 24.

## 2 Features and benefits

- · Single chip LCD controller and driver
- Selectable backplane drive configuration: static, 2, 3, or 4 backplane multiplexing
- Selectable display bias configuration: static,  $\frac{1}{2}$ , or  $\frac{1}{3}$
- Internal LCD bias generation with voltage-follower buffers
- 32 segment drives:
  - Up to 16 7-segment numeric characters
  - Up to 8 14-segment alphanumeric characters
  - Any graphics of up to 128 segments/elements
- 32 × 4-bit RAM for display data storage
- · Display memory bank switching in static and duplex drive modes
- · Versatile blinking modes
- · Independent supplies possible for LCD and logic voltages
- Wide power supply range: from 1.8 V to 5.5 V
- Wide logic LCD supply range:
  - From 2.5 V for low-threshold LCDs
  - Up to 6.5 V for guest-host LCDs and high-threshold twisted nematic LCDs
- Low power consumption
- 400 kHz I<sup>2</sup>C-bus interface
- · No external components required
- Manufactured in silicon gate CMOS process

<sup>1</sup> The definition of the abbreviations and acronyms used in this data sheet can be found in Section 20.



32 × 4 universal LCD driver for low multiplex rates

# 3 Ordering information

Table 1. Ordering information

| Type number | Topside mark | Package |                                                                        |          |
|-------------|--------------|---------|------------------------------------------------------------------------|----------|
|             |              | Name    | Description                                                            | Version  |
| PCF85162T/1 | PCF85162T    | TSSOP48 | plastic thin shrink small outline package, 48 leads; body width 6.1 mm | SOT362-1 |

Standard packing quantities and other packaging data are available at <a href="www.nxp.com/packages/">www.nxp.com/packages/</a>.

## 3.1 Ordering options

Table 2. Ordering options

| Type number | Orderable part number          | Package | Packing method                  | Minimum order quantity | Temperature                  |
|-------------|--------------------------------|---------|---------------------------------|------------------------|------------------------------|
| PCF85162T/1 | PCF85162T/1,118 <sup>[1]</sup> | TSSOP48 | reel 13 inch q1 non<br>dry pack | 2000                   | $T_{amb}$ = -40 °C to +85 °C |
|             | PCF85162T/1Y                   | TSSOP48 | reel 13 inch q1 dry<br>pack     | 2000                   | $T_{amb}$ = -40 °C to +85 °C |

<sup>[1]</sup> Discontinuation Notice 202107021DN - drop in replacement is PCF85162T/1Y - this is documented in PCN202102010F01.

32 × 4 universal LCD driver for low multiplex rates

# 4 Block diagram



32 × 4 universal LCD driver for low multiplex rates

# 5 Pinning information

## 5.1 Pinning



## 5.2 Pin description

Table 3. Pin description Input or input/output pins must always be at a defined level ( $V_{SS}$  or  $V_{DD}$ ) unless otherwise specified.

| Symbol   | Pin      | Туре         | Description                                                               |
|----------|----------|--------------|---------------------------------------------------------------------------|
| SDA      | 10       | input/output | I <sup>2</sup> C-bus serial data line                                     |
| SCL      | 11       | input        | I <sup>2</sup> C-bus serial clock                                         |
| SYNC     | 12       | input/output | cascade synchronization input or output; if not used it must be left open |
| CLK      | 13       | input/output | clock line                                                                |
| $V_{DD}$ | 14       | supply       | supply voltage                                                            |
| osc      | 15       | input        | internal oscillator enable                                                |
| A0 to A2 | 16 to 18 | input        | subaddress inputs                                                         |

#### 32 × 4 universal LCD driver for low multiplex rates

Table 3. Pin description...continued

Input or input/output pins must always be at a defined level ( $V_{SS}$  or  $V_{DD}$ ) unless otherwise specified.

| Symbol                   | Pin                 | Туре   | Description                        |
|--------------------------|---------------------|--------|------------------------------------|
| SA0                      | 19                  | input  | I <sup>2</sup> C-bus address input |
| V <sub>SS</sub>          | 20                  | supply | ground supply voltage              |
| V <sub>LCD</sub>         | 21                  | supply | LCD supply voltage                 |
| BP0 to BP3               | 22 to 25            | output | LCD backplane outputs              |
| S0 to S22,<br>S23 to S31 | 26 to 48,<br>1 to 9 | output | LCD segment outputs                |

## 6 Functional description

The PCF85162 is a versatile peripheral device designed to interface between any microcontroller to a wide variety of LCD segment or dot matrix displays. It can directly drive any static or multiplexed LCD containing up to four backplanes and up to 32 segments.

#### 6.1 Commands of PCF85162

The commands available to the PCF85162 are defined in Table 4.

Table 4. Definition of PCF85162 commands Bit position labeled as - is not used.

| Command           | Opera | Operation code |   |        |   | Reference |        |   |          |
|-------------------|-------|----------------|---|--------|---|-----------|--------|---|----------|
| Bit               | 7     | 6              | 5 | 4      | 3 | 2         | 1      | 0 |          |
| mode-set          | С     | 1              | 0 | -      | E | В         | M[1:0] |   | Table 6  |
| load-data-pointer | С     | 0              | 0 | P[4:0] |   |           |        |   | Table 7  |
| device-select     | С     | 1              | 1 | 0      | 0 | A[2:0]    |        |   | Table 8  |
| bank-select       | С     | 1              | 1 | 1      | 1 | 0         | I      | 0 | Table 9  |
| blink-select      | С     | 1              | 1 | 1      | 0 | AB        | BF[1:0 | ] | Table 10 |

All available commands carry a continuation bit C in their most significant bit position as shown in <u>Figure 21</u>. When this bit is set logic 1, it indicates that the next byte of the transfer to arrive will also represent a command. If this bit is set logic 0, it indicates that the command byte is the last in the transfer. Further bytes will be regarded as display data (see <u>Table 5</u>).

Table 5. C bit description

| Bit | Symbol | Value | Description                                                                   |
|-----|--------|-------|-------------------------------------------------------------------------------|
| 7   | С      |       | continue bit                                                                  |
|     |        | 0     | last control byte in the transfer; next byte will be regarded as display data |
|     |        | 1     | control bytes continue; next byte will be a command too                       |

32 × 4 universal LCD driver for low multiplex rates

#### 6.1.1 Command: mode-set

The mode-set command allows configuring the multiplex mode, the bias levels and enabling or disabling the display.

Table 6. Mode-set command bit description

| Bit    | Symbol | Value             | Description                           |
|--------|--------|-------------------|---------------------------------------|
| 7      | С      | 0, 1              | see <u>Table 5</u>                    |
| 6 to 5 | -      | 10                | fixed value                           |
| 4      | -      | -                 | unused                                |
| 3      | E      |                   | display status <sup>[1]</sup>         |
|        |        | 0 <sup>[2]</sup>  | disabled (blank) <sup>[3]</sup>       |
|        |        | 1                 | enabled                               |
| 2      | В      |                   | LCD bias configuration <sup>[4]</sup> |
|        |        | 0 <sup>[2]</sup>  | 1/ <sub>3</sub> bias                  |
|        |        | 1                 | ½ bias                                |
| 1 to 0 | M[1:0] |                   | LCD drive mode selection              |
|        |        | 01                | static; BP0                           |
|        |        | 10                | 1:2 multiplex; BP0, BP1               |
|        |        | 11                | 1:3 multiplex; BP0, BP1, BP2          |
|        |        | 00 <sup>[2]</sup> | 1:4 multiplex; BP0, BP1, BP2, BP3     |

<sup>[1]</sup> The possibility to disable the display allows implementation of blinking under external control.

## 6.1.2 Command: load-data-pointer

The load-data-pointer command defines the display RAM address where the following display data will be sent to.

Table 7. Load-data-pointer command bit description See Section 6.6.1.

| Bit    | Symbol | Value                              | Description                                                                                            |
|--------|--------|------------------------------------|--------------------------------------------------------------------------------------------------------|
| 7      | С      | 0, 1                               | see Table 5                                                                                            |
| 6 to 5 | -      | 00                                 | fixed value                                                                                            |
| 4 to 0 | P[4:0] | 0 0000 <sup>[1]</sup> to<br>1 1111 | 5 bit binary value, 0 to 31; transferred to the data pointer to define one of 32 display RAM addresses |

<sup>[1]</sup> Default value.

## 6.1.3 Command: device-select

The device-select command allows defining the subaddress counter value.

<sup>[2]</sup> Default value.[3] The display is[4] Not applicable

<sup>[3]</sup> The display is disabled by setting all backplane and segment outputs to V<sub>LCD</sub>.

<sup>[4]</sup> Not applicable for static drive mode.

## 32 × 4 universal LCD driver for low multiplex rates

Table 8. Device-select command bit description See Section 6.6.2.

| Bit    | Symbol | Value                     | Description                                                                                                    |
|--------|--------|---------------------------|----------------------------------------------------------------------------------------------------------------|
| 7      | С      | 0, 1                      | see <u>Table 5</u>                                                                                             |
| 6 to 3 | -      | 1100                      | fixed value                                                                                                    |
| 2 to 0 | A[2:0] | 000 <sup>[1]</sup> to 111 | 3 bit binary value, 0 to 7; transferred to the subaddress counter to define one of eight hardware subaddresses |

<sup>[1]</sup> Default value.

## 6.1.4 Command: bank-select

The bank-select command controls where data is written to RAM and where it is displayed from.

Table 9. Bank-select command bit description See Section 6.6.5.

| Bit    | t Symbol | Value                                                  | Description                    | Description                  |  |  |
|--------|----------|--------------------------------------------------------|--------------------------------|------------------------------|--|--|
|        |          |                                                        | Static                         | 1:2 multiplex <sup>[1]</sup> |  |  |
| 7      | С        | 0, 1                                                   | see <u>Table 5</u>             |                              |  |  |
| 6 to 2 | -        | 11110                                                  | fixed value                    |                              |  |  |
| 1 I    |          | input bank selection; storage of arriving display data |                                |                              |  |  |
|        |          | 0 <sup>[2]</sup>                                       | RAM row 0                      | RAM rows 0 and 1             |  |  |
|        |          | 1                                                      | RAM row 2                      | RAM rows 2 and 3             |  |  |
| 0      | 0        |                                                        | output bank selection; retriev | val of LCD display data      |  |  |
|        |          | 0 <sup>[2]</sup>                                       | RAM row 0                      | RAM rows 0 and 1             |  |  |
|        |          | 1                                                      | RAM row 2                      | RAM rows 2 and 3             |  |  |

<sup>[1]</sup> The bank-select command has no effect in 1:3 and 1:4 multiplex drive modes.

## 6.1.5 Command: blink-select

The blink-select command allows configuring the blink mode and the blink frequency.

Table 10. Blink-select command bit description See Section 6.1.5.1.

| Bit    | Symbol  | Value             | Description                                |
|--------|---------|-------------------|--------------------------------------------|
| 7      | С       | 0, 1              | see <u>Table 5</u>                         |
| 6 to 3 | -       | 1110              | fixed value                                |
| 2      | AB      |                   | blink mode selection                       |
|        |         | 0 <sup>[1]</sup>  | normal blinking <sup>[2]</sup>             |
|        |         | 1                 | alternate RAM bank blinking <sup>[3]</sup> |
| 1 to 0 | BF[1:0] |                   | blink frequency selection                  |
|        |         | 00 <sup>[1]</sup> | off                                        |

Default value.

#### 32 × 4 universal LCD driver for low multiplex rates

Table 10. Blink-select command bit description...continued See Section 6.1.5.1.

| Bit | Symbol | Value | Description |
|-----|--------|-------|-------------|
|     |        | 01    | 1           |
|     |        | 10    | 2           |
|     |        | 11    | 3           |

- [1] Default value
- [2] Normal blinking is assumed when the LCD multiplex drive modes 1:3 or 1:4 are selected.
- [3] Alternate RAM bank blinking does not apply in 1:3 and 1:4 multiplex drive modes.

#### **6.1.5.1** Blinking

The display blinking capabilities of the PCF85162 are very versatile. The whole display can blink at frequencies selected by the blink-select command (see <u>Table 10</u>). The blink frequencies are derived from the clock frequency. The ratio between the clock and blink frequencies depends on the blink mode selected (see <u>Table 11</u>).

An additional feature is for an arbitrary selection of LCD segments/elements to blink. This applies to the static and 1:2 multiplex drive modes and can be implemented without any communication overheads. By means of the output bank selector, the displayed RAM banks are exchanged with alternate RAM banks at the blink frequency. This mode can also be specified by the blink-select command.

In the 1:3 and 1:4 multiplex modes, where no alternative RAM bank is available, groups of LCD segments/elements can blink by selectively changing the display RAM data at fixed time intervals.

The entire display can blink at a frequency other than the nominal blink frequency. This can be effectively performed by resetting and setting the display enable bit E at the required rate using the mode-set command (see <u>Table 6</u>).

Table 11. Blink frequencies

| Blink mode | Blink frequency equation <sup>[1]</sup> |
|------------|-----------------------------------------|
| off        | -                                       |
| 1          | $f_{blink} = \frac{f_{clk}}{768}$       |
| 2          | $f_{blink} = \frac{f_{clk}}{1536}$      |
| 3          | $f_{blink} = \frac{f_{clk}}{3072}$      |

[1] The blink frequency is proportional to the clock frequency (f<sub>clk</sub>). For the range of the clock frequency see <u>Table 19</u>.

## 6.2 Power-On Reset (POR)

At power-on the PCF85162 resets to the following starting conditions:

- All backplane and segment outputs are set to V<sub>I CD</sub>
- The selected drive mode is: 1:4 multiplex with  $\frac{1}{3}$  bias
- · Blinking is switched off
- · Input and output bank selectors are reset
- The I<sup>2</sup>C-bus interface is initialized

## 32 × 4 universal LCD driver for low multiplex rates

- The data pointer and the subaddress counter are cleared (set to logic 0)
- The display is disabled (bit E = 0, see Table 6)

**Remark:** Do not transfer data on the  $I^2$ C-bus for at least 1 ms after a power-on to allow the reset action to complete.

## 6.3 Possible display configurations

The possible display configurations of the PCF85162 depend on the number of active backplane outputs required. A selection of display configurations is shown in <u>Table 12</u>. All of these configurations can be implemented in the typical system shown in <u>Figure 4</u>.



Table 12. Selection of possible display configurations

| Number of  |       |                          |                           |                       |
|------------|-------|--------------------------|---------------------------|-----------------------|
| Backplanes | Icons | Digits/Characte          | ers                       | Dot matrix:           |
|            |       | 7-segment <sup>[1]</sup> | 14-segment <sup>[2]</sup> | segments/<br>elements |
| 4          | 128   | 16                       | 8                         | 128 dots (4 × 32)     |
| 3          | 96    | 12                       | 6                         | 96 dots (3 × 32)      |
| 2          | 64    | 8                        | 4                         | 64 dots (2 × 32)      |
| 1          | 32    | 4                        | 2                         | 32 dots (1 × 32)      |

<sup>[1] 7</sup> segment display has 8 segments/elements including the decimal point.

<sup>[2] 14</sup> segment display has 16 segments/elements including decimal point and accent dot.

32 × 4 universal LCD driver for low multiplex rates



The host microcontroller maintains the 2-line  $I^2C$ -bus communication channel with the PCF85162. The internal oscillator is enabled by connecting pin OSC to pin  $V_{SS}$ . The appropriate biasing voltages for the multiplexed LCD waveforms are generated internally. The only other connections required to complete the system are the power supplies ( $V_{DD}$ ,  $V_{SS}$ , and  $V_{LCD}$ ) and the LCD panel chosen for the application.

### 6.3.1 LCD bias generator

Fractional LCD biasing voltages are obtained from an internal voltage divider consisting of three impedances connected in series between  $V_{LCD}$  and  $V_{SS}$ . The center impedance is bypassed by switch if the  $\frac{1}{2}$  bias voltage level for the 1:2 multiplex drive mode configuration is selected. The LCD voltage can be temperature compensated externally, using the supply to pin  $V_{LCD}$ .

#### 6.3.2 Display register

The display register holds the display data while the corresponding multiplex signals are generated.

#### 6.3.3 LCD voltage selector

The LCD voltage selector coordinates the multiplexing of the LCD in accordance with the selected LCD drive configuration. The operation of the voltage selector is controlled by the mode-set command from the command decoder. The biasing configurations that apply to the preferred modes of operation, together with the biasing characteristics as functions of  $V_{LCD}$  and the resulting discrimination ratios (D) are given in <u>Table 13</u>.

Discrimination is a term which is defined as the ratio of the on and off RMS voltage across a segment. It can be thought of as a measurement of contrast.

Table 13. Biasing characteristics

| LCD drive     | Number of: |        | LCD bias      | $V_{off(RMS)}$ | V <sub>on(RMS)</sub> | $D = \frac{V_{on(RMS)}}{V_{off(RMS)}}$ |  |
|---------------|------------|--------|---------------|----------------|----------------------|----------------------------------------|--|
| mode          | Backplanes | Levels | configuration | $V_{LCD}$      | $V_{LCD}$            | $D - V_{off(RMS)}$                     |  |
| static        | 1          | 2      | static        | 0              | 1                    | ∞                                      |  |
| 1:2 multiplex | 2          | 3      | 1/2           | 0.354          | 0.791                | 2.236                                  |  |
| 1:2 multiplex | 2          | 4      | 1/3           | 0.333          | 0.745                | 2.236                                  |  |
| 1:3 multiplex | 3          | 4      | 1/3           | 0.333          | 0.638                | 1.915                                  |  |

PCF85162

All information provided in this document is subject to legal disclaimers

© NXP B.V. 2021. All rights reserved

#### 32 × 4 universal LCD driver for low multiplex rates

Table 13. Biasing characteristics...continued

| LCD drive     | Number of: |        |               | $D = \frac{V_{on(RMS)}}{}$ |           |                               |
|---------------|------------|--------|---------------|----------------------------|-----------|-------------------------------|
| mode          | Backplanes | Levels | configuration | $V_{LCD}$                  | $V_{LCD}$ | $D = \overline{V_{off(RMS)}}$ |
| 1:4 multiplex | 4          | 4      | 1/3           | 0.333                      | 0.577     | 1.732                         |

A practical value for  $V_{LCD}$  is determined by equating  $V_{off(RMS)}$  with a defined LCD threshold voltage ( $V_{th(off)}$ ), typically when the LCD exhibits approximately 10 % contrast. In the static drive mode a suitable choice is  $V_{LCD} > 3V_{th(off)}$ .

Multiplex drive modes of 1:3 and 1:4 with  $\frac{1}{2}$  bias are possible but the discrimination and hence the contrast ratios are smaller.

Bias is calculated by  $\frac{1}{1+a}$ , where the values for a are

$$a = 1$$
 for  $\frac{1}{2}$  bias  $a = 2$  for  $\frac{1}{3}$  bias

The RMS on-state voltage (V<sub>on(RMS)</sub>) for the LCD is calculated with Equation 1:

$$V_{on(RMS)} = \frac{V_{LCD}}{\sqrt{\frac{a^2 + 2a + n}{n \times (1 + a)^2}}}$$
 (1)

where the values for n are

n = 1 for static drive mode

n = 2 for 1:2 multiplex drive mode

n = 3 for 1:3 multiplex drive mode

n = 4 for 1:4 multiplex drive mode

The RMS off-state voltage (Voff(RMS)) for the LCD is calculated with Equation 2:

$$V_{off(RMS)} = \frac{V_{LCD}}{\sqrt{\frac{a^2 - 2a + n}{n \times (1 + a)^2}}}$$
 (2)

Discrimination is the ratio of  $V_{on(RMS)}$  to  $V_{off(RMS)}$  and is determined from Equation 3:

$$D = \frac{V_{on(RMS)}}{V_{off(RMS)}} = \sqrt{\frac{a^2 + 2a + n}{a^2 - 2a + n}}$$
 (3)

Using Equation 3, the discrimination for an LCD drive mode of 1:3 multiplex with  $\frac{1}{2}$  bias is  $\sqrt{3} = 1.732$  and the discrimination for an LCD drive mode of 1:4 multiplex with  $\frac{1}{2}$  bias is  $\frac{\sqrt{21}}{3} = 1.528$ .

The advantage of these LCD drive modes is a reduction of the LCD full scale voltage  $V_{\text{LCD}}$  as follows:

• 1:3 multiplex (
$$\frac{1}{2}$$
 bias):  $V_{LCD} = \sqrt{6} \times V_{off(RMS)} = 2.449 V_{off(RMS)}$ 

1:4 multiplex (½ bias): 
$$V_{LCD} = \left[\frac{\left(4 \times \sqrt{3}\right)}{3}\right] = 2.309 V_{off(RMS)}$$

These compare with  $V_{LCD} = 3V_{off(RMS)}$  when  $\frac{1}{3}$  bias is used.

It should be noted that V<sub>LCD</sub> is sometimes referred as the LCD operating voltage.

32 × 4 universal LCD driver for low multiplex rates

### 6.3.3.1 Electro-optical performance

Suitable values for  $V_{\text{on}(RMS)}$  and  $V_{\text{off}(RMS)}$  are dependent on the LCD liquid used. The RMS voltage, at which a pixel will be switched on or off, determine the transmissibility of the pixel.

For any given liquid, there are two threshold values defined. One point is at 10 % relative transmission (at  $V_{th(off)}$ ) and the other at 90 % relative transmission (at  $V_{th(on)}$ ), see Figure 5. For a good contrast performance, the following rules should be followed:

$$V_{on(RMS)} \ge V_{th(on)}$$
 (4)

$$V_{off(RMS)} \le V_{th(off)}$$
 (5)

 $V_{on(RMS)}$  and  $V_{off(RMS)}$  are properties of the display driver and are affected by the selection of a, n (see Equation 1 to Equation 3) and the  $V_{LCD}$  voltage.

 $V_{th(off)}$  and  $V_{th(on)}$  are properties of the LCD liquid and can be provided by the module manufacturer.  $V_{th(off)}$  is sometimes just named  $V_{th}$ .  $V_{th(on)}$  is sometimes named saturation voltage  $V_{sat}$ .

It is important to match the module properties to those of the driver in order to achieve optimum performance.



## 6.3.4 LCD drive mode waveforms

## 6.3.4.1 Static drive mode

The static LCD drive mode is used when a single backplane is provided in the LCD. The backplane (BPn) and segment (Sn) drive waveforms for this mode are shown in <u>Figure 6</u>.

## 32 × 4 universal LCD driver for low multiplex rates



## 6.3.4.2 1:2 Multiplex drive mode

When two backplanes are provided in the LCD, the 1:2 multiplex mode applies. The PCF85162 allows the use of  $\frac{1}{2}$  bias or  $\frac{1}{3}$  bias in this mode as shown in Figure 7 and Figure 8.

## 32 × 4 universal LCD driver for low multiplex rates



## 32 × 4 universal LCD driver for low multiplex rates



## 6.3.4.3 1:3 Multiplex drive mode

When three backplanes are provided in the LCD, the 1:3 multiplex drive mode applies, as shown in Figure 9.

## 32 × 4 universal LCD driver for low multiplex rates



## 6.3.4.4 1:4 Multiplex drive mode

When four backplanes are provided in the LCD, the 1:4 multiplex drive mode applies as shown in <u>Figure 10</u>.

## 32 × 4 universal LCD driver for low multiplex rates



32 × 4 universal LCD driver for low multiplex rates

#### 6.4 Oscillator

## 6.4.1 Internal clock

The internal logic of the PCF85162 and its LCD drive signals are timed either by its internal oscillator or by an external clock. The internal oscillator is enabled by connecting pin OSC to pin  $V_{SS}$ . If the internal oscillator is used, the output from pin CLK can be used as the clock signal for several PCF85162 in the system that are connected in cascade.

#### 6.4.2 External clock

Pin CLK is enabled as an external clock input by connecting pin OSC to  $V_{DD}$ . The LCD frame frequency is determined by the clock frequency ( $f_{clk}$ ).

**Remark:** A clock signal must always be supplied to the device; removing the clock may freeze the LCD in a DC state, which is not suitable for the liquid crystal.

## **6.4.3 Timing**

The PCF85162 timing controls the internal data flow of the device. This includes the transfer of display data from the display RAM to the display segment outputs. In cascaded applications, the correct timing relationship between each PCF85162 in the system is maintained by the synchronization signal at pin SYNC. The timing also generates the LCD frame frequency signal. The frame frequency signal is a fixed division of the clock frequency from either the internal or an external clock:

$$f_{fr} = \frac{f_{clk}}{24}$$

#### 6.5 Backplane and segment outputs

#### 6.5.1 Backplane outputs

The LCD drive section includes four backplane outputs BP0 to BP3 which must be connected directly to the LCD. The backplane output signals are generated in accordance with the selected LCD drive mode. If less than four backplane outputs are required, the unused outputs can be left open-circuit.

- In 1:3 multiplex drive mode, BP3 carries the same signal as BP1, therefore these two adjacent outputs can be tied together to give enhanced drive capabilities
- In 1:2 multiplex drive mode, BP0 and BP2, respectively, BP1 and BP3 carry the same signals and may also be paired to increase the drive capabilities
- In static drive mode the same signal is carried by all four backplane outputs and they can be connected in parallel for very high drive requirements

## 6.5.2 Segment outputs

The LCD drive section includes 32 segment outputs (S0 to S31) which should be connected directly to the LCD. The segment output signals are generated in accordance with the multiplexed backplane signals and with data residing in the display register. When less than 32 segment outputs are required, the unused segment outputs should be left open-circuit.

32 × 4 universal LCD driver for low multiplex rates

## 6.6 Display RAM

The display RAM is a static  $32 \times 4$ -bit RAM which stores LCD data. There is a one-to-one correspondence between

- the bits in the RAM bitmap and the LCD segments/elements
- the RAM columns and the segment outputs
- the RAM rows and the backplane outputs.

A logic 1 in the RAM bitmap indicates the on-state of the corresponding LCD element; similarly, a logic 0 indicates the off-state.

The display RAM bitmap, <u>Figure 11</u>, shows the rows 0 to 3 which correspond with the backplane outputs BP0 to BP3, and the columns 0 to 31 which correspond with the segment outputs S0 to S31. In multiplexed LCD applications the segment data of the first, second, third, and fourth row of the display RAM are time-multiplexed with BP0, BP1, BP2, and BP3 respectively.



The display RAM bitmap shows the direct relationship between the display RAM column and the segment outputs; and between the bits in a RAM row and the backplane outputs.

Figure 11. Display RAM bitmap

When display data is transmitted to the PCF85162, the display bytes received are stored in the display RAM in accordance with the selected LCD drive mode. The data is stored as it arrives and depending on the current multiplex drive mode the bits are stored singularly, in pairs, triples or quadruples. To illustrate the filling order, an example of a 7-segment numeric display showing all drive modes is given in <a href="Figure 12">Figure 12</a>; the RAM filling organization depicted applies equally to other LCD types.

- In static drive mode the eight transmitted data bits are placed into row 0 as one byte
- In 1:2 multiplex drive mode the eight transmitted data bits are placed in pairs into row 0 and 1 as four successive 2-bit RAM words
- In 1:3 multiplex drive mode the eight bits are placed in triples into row 0, 1, and 2 as three successive 3-bit RAM words, with bit 3 of the third address left unchanged. It is not recommended to use this bit in a display because of the difficult addressing. This last bit may, if necessary, be controlled by an additional transfer to this address, but care should be taken to avoid overwriting adjacent data because always full bytes are transmitted (see Section 6.6.4)
- In 1:4 multiplex drive mode, the eight transmitted data bits are placed in quadruples into row 0, 1, 2, and 3 as two successive 4-bit RAM words

|            |                                                                                 |                | <u> </u>                                                                |
|------------|---------------------------------------------------------------------------------|----------------|-------------------------------------------------------------------------|
| drive mode | LCD segments                                                                    | LCD backplanes | display RAM filling order                                               |
|            | S <sub>n+2</sub> a                                                              |                | columns<br>display RAM address/segment outputs (s)<br>byte1             |
| static     | $S_{n+3} - f$ $b$ $S_{n+1}$                                                     | BP0            | rows display RAM 0 c b a f g e d DP                                     |
|            | $S_{n+4}$ $g$ $S_{n+5}$ $-e$ $g$ $S_{n+7}$                                      |                | Clisplay RAM   0   C   b   a   f   g   e   d   DP                       |
|            | S <sub>n+6</sub> - d OP                                                         |                | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                  |
|            | S <sub>n</sub> a                                                                | BP0            | columns<br>display RAM address/segment outputs (s)<br>byte1 byte2       |
| 1:2        | $S_{n+1}$ — $\begin{bmatrix} f \end{bmatrix}$ $\begin{bmatrix} b \end{bmatrix}$ |                | rows                                                                    |
| multiplex  | S <sub>n+2</sub> – e                                                            | BP1            | display RAM 0 a f e d rows/backplane 1 b g c DP                         |
|            | S <sub>n+3</sub> — d DP                                                         |                | 2 x x x x x x x x x x x x x x x x x x x                                 |
|            | S <sub>n+1</sub> a                                                              | BP0            | columns<br>display RAM address/segment outputs (s)<br>byte1 byte2 byte3 |
| 1:3        | $S_{n+1}$ $a$ $b$ $S_n$                                                         |                | rows                                                                    |
| multiplex  |                                                                                 | BP1 BP2        | display RAM 0 b a f rows/backplane 1 DP d e                             |
|            | e c DP                                                                          |                | 2 c g x x x x                                                           |
|            |                                                                                 |                | columns<br>display RAM address/segment outputs (s)                      |
| 1:4        | $S_n - a$                                                                       | BP0 BP2        | byte1 byte2 byte3 byte4 byte5                                           |
|            | f b                                                                             | BP0 BP2        | rows n n+1 display RAM 0 a f                                            |
| multiplex  | e c                                                                             | BP1 BP3        | rows/backplane of c e e i i i i i i i i i i i i i i i i i               |
|            | S <sub>n+1</sub> — DP                                                           |                | 3 DP d ! ! !                                                            |

x = data bit unchanged.

Product data sheet

Figure 12. Relationship between LCD layout, drive mode, display RAM filling order, and display data transmitted over the I<sup>2</sup>C

32 × 4 universal LCD driver for low multiplex rates

#### 6.6.1 Data pointer

The addressing mechanism for the display RAM is realized using the data pointer. This allows the loading of an individual display data byte, or a series of display data bytes, into any location of the display RAM. The sequence commences with the initialization of the data pointer by the load-data-pointer command (see <u>Table 7</u>). Following this command, an arriving data byte is stored at the display RAM address indicated by the data pointer. The filling order is shown in <u>Figure 12</u>.

After each byte is stored, the content of the data pointer is automatically incremented by a value dependent on the selected LCD drive mode:

- · In static drive mode by eight
- In 1:2 multiplex drive mode by four
- In 1:3 multiplex drive mode by three
- In 1:4 multiplex drive mode by two

If an I<sup>2</sup>C-bus data access terminates early then the state of the data pointer is unknown. Consequently, the data pointer must be rewritten prior to further RAM accesses.

#### 6.6.2 Subaddress counter

The storage of display data is determined by the contents of the subaddress counter. Storage is allowed only when the content of the subaddress counter match with the hardware subaddress applied to A0, A1, and A2. The subaddress counter value is defined by the device-select command (see <a href="Table 8">Table 8</a>). If the content of the subaddress counter and the hardware subaddress do not match then data storage is inhibited but the data pointer is incremented as if data storage had taken place. The subaddress counter is also incremented when the data pointer overflows.

## 6.6.3 RAM addressing in cascaded applications

In cascaded applications each PCF85162 in the cascade must be addressed separately. Initially, the first PCF85162 is selected by sending the device-select command matching the first device's hardware subaddress. Then the data pointer is set to the preferred display RAM address by sending the load-data-pointer command.

Once the display RAM of the first PCF85162 has been written, the second PCF85162 is selected by sending the device-select command again. This time however the command matches the second device's hardware subaddress. Next the load-data-pointer command is sent to select the preferred display RAM address of the second PCF85162.

This last step is very important because during writing data to the first PCF85162, the data pointer of the second PCF85162 is incremented. In addition, the hardware subaddress should not be changed whilst the device is being accessed on the I<sup>2</sup>C-bus interface.

#### 6.6.4 RAM writing in 1:3 multiplex drive mode

In 1:3 multiplex drive mode, the RAM is written as shown in <u>Table 14</u> (see <u>Figure 12</u> as well).

32 × 4 universal LCD driver for low multiplex rates

Table 14. Standard RAM filling in 1:3 multiplex drive mode
Assumption: BP2/S2, BP2/S5, BP2/S8 etc. are not connected to any segments/elements on the display.

| Display RAM<br>bits (rows)/<br>backplane<br>outputs (BPn) | Displa | Display RAM addresses (columns)/segment outputs (Sn) |    |    |    |    |    |    |    |    |   |
|-----------------------------------------------------------|--------|------------------------------------------------------|----|----|----|----|----|----|----|----|---|
|                                                           | 0      | 1                                                    | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | : |
| 0                                                         | а7     | a4                                                   | a1 | b7 | b4 | b1 | с7 | c4 | с1 | d7 | : |
| 1                                                         | а6     | а3                                                   | a0 | b6 | b3 | b0 | с6 | с3 | с0 | d6 | : |
| 2                                                         | а5     | a2                                                   | -  | b5 | b2 | -  | c5 | c2 | -  | d5 | : |
| 3                                                         | -      | -                                                    | -  | -  | -  | -  | -  | -  | -  | -  | : |

If the bit at position BP2/S2 would be written by a second byte transmitted, then the mapping of the segment bits would change as illustrated in <u>Table 15</u>.

Table 15. Entire RAM filling by rewriting in 1:3 multiplex drive mode

Assumption: BP2/S2, BP2/S5, BP2/S8 etc. are connected to segments/elements on the display.

| Display RAM<br>bits (rows)/<br>backplane<br>outputs (BPn) | Displa | Display RAM addresses (columns)/segment outputs (Sn) |       |    |       |    |       |    |       |    |   |
|-----------------------------------------------------------|--------|------------------------------------------------------|-------|----|-------|----|-------|----|-------|----|---|
|                                                           | 0      | 1                                                    | 2     | 3  | 4     | 5  | 6     | 7  | 8     | 9  | : |
| 0                                                         | а7     | a4                                                   | a1/b7 | b4 | b1/c7 | c4 | c1/d7 | d4 | d1/e7 | e4 | : |
| 1                                                         | a6     | а3                                                   | a0/b6 | b3 | b0/c6 | с3 | c0/d6 | d3 | d0/e6 | e3 | : |
| 2                                                         | а5     | a2                                                   | b5    | b2 | с5    | c2 | d5    | d2 | e5    | e2 | : |
| 3                                                         | -      | -                                                    | -     | -  | -     | _  | -     | -  | -     | _  | : |

In the case described in <u>Table 15</u> the RAM has to be written entirely and BP2/S2, BP2/S5, BP2/S8 etc. have to be connected to segments/elements on the display. This can be achieved by a combination of writing and rewriting the RAM like follows:

- In the first write to the RAM, bits a7 to a0 are written
- The data-pointer (see Section 6.6.1) has to be set to the address of bit a1
- In the second write, bits b7 to b0 are written, overwriting bits a1 and a0 with bits b7 and b6
- The data-pointer has to be set to the address of bit b1
- In the third write, bits c7 to c0 are written, overwriting bits b1 and b0 with bits c7 and c6

Depending on the method of writing to the RAM (standard or entire filling by rewriting), some segments/elements remain unused or can be used, but it has to be considered in the module layout process as well as in the driver software design.

#### 6.6.5 Bank selection

#### 6.6.5.1 Output bank selector

The output bank selector (see <u>Table 9</u>) selects one of the four rows per display RAM address for transfer to the display register. The actual row selected depends on the particular LCD drive mode in operation and on the instant in the multiplex sequence.

32 × 4 universal LCD driver for low multiplex rates

- In 1:4 multiplex mode, all RAM addresses of row 0 are selected, these are followed by the contents of row 1, 2, and then 3
- In 1:3 multiplex mode, rows 0, 1, and 2 are selected sequentially
- In 1:2 multiplex mode, rows 0 and 1 are selected
- In static mode, row 0 is selected

The PCF85162 includes a RAM bank switching feature in the static and 1:2 multiplex drive modes. In the static drive mode, the bank-select command may request the contents of row 2 to be selected for display instead of the contents of row 0. In the 1:2 multiplex mode, the contents of rows 2 and 3 may be selected instead of rows 0 and 1. This gives the provision for preparing display information in an alternative bank and to be able to switch to it once it is assembled.

## 6.6.5.2 Input bank selector

The input bank selector loads display data into the display RAM in accordance with the selected LCD drive configuration. Display data can be loaded in row 2 in static drive mode or in rows 2 and 3 in 1:2 multiplex drive mode by using the bank-select command (see <u>Table 9</u>). The input bank selector functions independently to the output bank selector.

#### 6.6.5.3 RAM bank switching

The PCF85162 includes a RAM bank switching feature in the static and 1:2 multiplex drive modes. A bank can be thought of as one RAM row or a collection of RAM rows (see <u>Figure 13</u>). The RAM bank switching gives the provision for preparing display information in an alternative bank and to be able to switch to it once it is complete.



There are two banks; bank 0 and bank 1. <u>Figure 13</u> shows the location of these banks relative to the RAM map. Input and output banks can be set independently from one another with the Bank-select command (see <u>Table 9</u>). <u>Figure 14</u> shows the concept.

#### 32 × 4 universal LCD driver for low multiplex rates



In the static drive mode, the bank-select command may request the contents of row 2 to be selected for display instead of the contents of row 0. In the 1:2 multiplex mode, the contents of rows 2 and 3 may be selected instead of rows 0 and 1. This gives the provision for preparing display information in an alternative bank and to be able to switch to it once it is assembled.

In <u>Figure 15</u> an example is shown for 1:2 multiplex drive mode where the displayed data is read from the first two rows of the memory (bank 0), while the transmitted data is stored in the second two rows of the memory (bank 1).



# 7 Characteristics of the I<sup>2</sup>C-bus

The I<sup>2</sup>C-bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a Serial DAta line (SDA) and a Serial CLock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

#### 7.1 Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as a control signal (see <u>Figure 16</u>).



PCF85162

All information provided in this document is subject to legal disclaimers

© NXP B.V. 2021. All rights reserved

32 × 4 universal LCD driver for low multiplex rates

## 7.2 START and STOP conditions

Both data and clock lines remain HIGH when the bus is not busy.

A HIGH-to-LOW transition of the data line while the clock is HIGH is defined as the START condition - S.

A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP condition - P.

The START and STOP conditions are illustrated in Figure 17.



## 7.3 System configuration

A device generating a message is a transmitter, a device receiving a message is the receiver. The device that controls the message is the controller and the devices which are controlled by the controller are the targets. The system configuration is shown in Figure 18.



## 7.4 Acknowledge

The number of data bytes transferred between the START and STOP conditions from transmitter to receiver is unlimited. Each byte of eight bits is followed by an acknowledge cycle.

- A target receiver, which is addressed, must generate an acknowledge after the reception of each byte
- A controller receiver must generate an acknowledge after the reception of each byte that has been clocked out of the target transmitter
- The device that acknowledges must pull-down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be taken into consideration)
- A controller receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the target. In this event, the

32 × 4 universal LCD driver for low multiplex rates

transmitter must leave the data line HIGH to enable the controller to generate a STOP condition

Acknowledgement on the I<sup>2</sup>C-bus is illustrated in Figure 19.



## 7.5 I<sup>2</sup>C-bus controller

The PCF85162 acts as an  $I^2$ C-bus target receiver. It does not initiate  $I^2$ C-bus transfers or transmit data to an  $I^2$ C-bus controller receiver. The only data output from the PCF85162 are the acknowledge signals of the selected devices. Device selection depends on the  $I^2$ C-bus target address, on the transferred command data and on the hardware subaddress.

In single device applications, the hardware subaddress inputs A0, A1, and A2 are normally tied to  $V_{SS}$  which defines the hardware subaddress 0. In multiple device applications A0, A1, and A2 are tied to  $V_{SS}$  or  $V_{DD}$  using a binary coding scheme, so that no two devices with a common  $I^2C$ -bus target address have the same hardware subaddress.

## 7.6 Input filters

To enhance noise immunity in electrically adverse environments, RC low-pass filters are provided on the SDA and SCL lines.

# 7.7 I<sup>2</sup>C-bus protocol

Two I<sup>2</sup>C-bus target addresses (0111 000 and 0111 001) are used to address the PCF85162. The entire I<sup>2</sup>C-bus target address byte is shown in Table 16.

Table 16. I<sup>2</sup>C target address byte

|     | Target address |   |   |   |   |   |     |     |
|-----|----------------|---|---|---|---|---|-----|-----|
| Bit | 7              | 6 | 5 | 4 | 3 | 2 | 1   | 0   |
|     | MSB            |   |   |   |   |   |     | LSB |
|     | 0              | 1 | 1 | 1 | 0 | 0 | SA0 | R/W |

32 × 4 universal LCD driver for low multiplex rates

The PCF85162 is a write-only device and will not respond to a read access, therefore bit 0 should always be logic 0. Bit 1 of the target address byte that a PCF85162 will respond to is defined by the level tied to its SA0 input ( $V_{SS}$  for logic 0 and  $V_{DD}$  for logic 1).

Having two reserved target addresses allows the following on the same I<sup>2</sup>C-bus:

- Up to 16 PCF85162 for very large LCD applications
- The use of two types of LCD multiplex drive modes

The I<sup>2</sup>C-bus protocol is shown in <u>Figure 20</u>. The sequence is initiated with a START condition (S) from the I<sup>2</sup>C-bus controller which is followed by one of the two possible PCF85162 target addresses available. All PCF85162 whose SA0 inputs correspond to bit 0 of the target address respond by asserting an acknowledge in parallel. This I<sup>2</sup>C-bus transfer is ignored by all PCF85162 whose SA0 inputs are set to the alternative level.



After an acknowledgement, one or more command bytes follow that define the status of each addressed PCF85162.

The last command byte sent is identified by resetting its most significant bit, continuation bit C (see <u>Figure 21</u>). The command bytes are also acknowledged by all addressed PCF85162 on the bus.



After the last command byte, one or more display data bytes may follow. Display data bytes are stored in the display RAM at the address specified by the data pointer and the subaddress counter. Both data pointer and subaddress counter are automatically updated and the data directed to the intended PCF85162 device.

An acknowledgement after each byte is asserted only by the PCF85162 that are addressed via address lines A0, A1, and A2. After the last display byte, the I<sup>2</sup>C-bus controller asserts a STOP condition (P). Alternately a START may be asserted to restart an I<sup>2</sup>C-bus access.

32 × 4 universal LCD driver for low multiplex rates

# 8 Internal circuitry



## 9 Safety notes

#### CAUTION



This device is sensitive to ElectroStatic Discharge (ESD). Observe precautions for handling electrostatic sensitive devices.

Such precautions are described in the ANSI/ESD S20.20, IEC/ST 61340-5, JESD625-A or equivalent standards.

PCF85162

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

32 × 4 universal LCD driver for low multiplex rates

#### **CAUTION**



Static voltages across the liquid crystal display can build up when the LCD supply voltage ( $V_{LCD}$ ) is on while the IC supply voltage ( $V_{DD}$ ) is off, or vice versa. This may cause unwanted display artifacts. To avoid such artifacts, V<sub>LCD</sub> and V<sub>DD</sub> must be applied or removed together.

# 10 Limiting values

Table 17. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol               | Parameter               | Conditions                                                     |     | Min  | Max    | Unit |
|----------------------|-------------------------|----------------------------------------------------------------|-----|------|--------|------|
| $V_{DD}$             | supply voltage          |                                                                |     | -0.5 | +6.5   | V    |
| $V_{LCD}$            | LCD supply voltage      |                                                                |     | -0.5 | +7.5   | V    |
| VI                   | input voltage           | on each of the pins CLK, SDA,<br>SCL, SYNC, SA0, OSC, A0 to A2 |     | -0.5 | +6.5   | V    |
| Vo                   | output voltage          | on each of the pins S0 to S31,<br>BP0 to BP3                   |     | -0.5 | +7.5   | V    |
| I <sub>I</sub>       | input current           |                                                                |     | -10  | +10    | mA   |
| Io                   | output current          |                                                                |     | -10  | +10    | mA   |
| I <sub>DD</sub>      | supply current          |                                                                |     | -50  | +50    | mA   |
| I <sub>DD(LCD)</sub> | LCD supply current      |                                                                |     | -50  | +50    | mA   |
| I <sub>SS</sub>      | ground supply current   |                                                                |     | -50  | +50    | mA   |
| P <sub>tot</sub>     | total power dissipation |                                                                |     | -    | 400    | mW   |
| Po                   | output power            |                                                                |     | -    | 100    | mW   |
| V <sub>ESD</sub>     | electrostatic discharge | НВМ                                                            | [1] | -    | ±3 500 | V    |
|                      | voltage                 | CDM                                                            | [2] | -    | ±1 750 | V    |
| I <sub>lu</sub>      | latch-up current        |                                                                | [3] | -    | 100    | mA   |
| T <sub>stg</sub>     | storage temperature     |                                                                | [4] | -65  | +150   | °C   |
| T <sub>amb</sub>     | ambient temperature     | operating device                                               |     | -40  | +85    | °C   |

Pass level; Human Body Model (HBM), according to [1].

## 11 Static characteristics

Table 18. Static characteristics

 $V_{DD}$  = 1.8 V to 5.5 V;  $V_{SS}$  = 0 V;  $V_{LCD}$  = 2.5 V to 6.5 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified.

| Symbol    | Parameter          | Conditions |     | Min | Тур | Max | Unit |
|-----------|--------------------|------------|-----|-----|-----|-----|------|
| Supplies  |                    |            |     |     |     |     |      |
| $V_{DD}$  | supply voltage     |            |     | 1.8 | -   | 5.5 | V    |
| $V_{LCD}$ | LCD supply voltage |            | [1] | 2.5 | -   | 6.5 | V    |

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved

Pass level; Charged-Device Model (CDM), according to [2].

<sup>[2]</sup> [3] [4]

Pass level; latch-up testing according to [3] at maximum ambient temperature (T<sub>amb(max)</sub>).

According to the store and transport requirements (see [5]) the devices have to be stored at a temperature of +8 °C to +45 °C and a humidity of 25 % to

## 32 × 4 universal LCD driver for low multiplex rates

Table 18. Static characteristics...continued

 $V_{DD}$  = 1.8 V to 5.5 V;  $V_{SS}$  = 0 V;  $V_{LCD}$  = 2.5 V to 6.5 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified.

| Symbol               | Parameter                            | Conditions                                                                  |        | Min                | Тур | Max         | Unit |
|----------------------|--------------------------------------|-----------------------------------------------------------------------------|--------|--------------------|-----|-------------|------|
| $I_{DD}$             | supply current                       | f <sub>clk(ext)</sub> = 1536 Hz                                             | [2][3] | -                  | 3.5 | 7           | μA   |
|                      |                                      | V <sub>DD</sub> = 3.0 V; T <sub>amb</sub> = 25 °C                           |        | -                  | 2.7 | -           | μA   |
| I <sub>DD(LCD)</sub> | LCD supply current                   | f <sub>clk(ext)</sub> = 1536 Hz                                             | [2]    | -                  | 23  | 32          | μA   |
|                      |                                      | V <sub>LCD</sub> = 3.0 V; T <sub>amb</sub> = 25 °C                          |        | -                  | 13  | -           | μA   |
| Logic <sup>[4]</sup> |                                      |                                                                             |        |                    |     |             |      |
| V <sub>P(POR)</sub>  | power-on reset supply voltage        |                                                                             |        | 1.0                | 1.3 | 1.6         | V    |
| V <sub>IL</sub>      | LOW-level input voltage              | on pins CLK, SYNC, OSC, A0 to A2, SA0, SCL, SDA                             |        | V <sub>SS</sub>    | -   | $0.3V_{DD}$ | V    |
| V <sub>IH</sub>      | HIGH-level input voltage             | on pins CLK, SYNC, OSC, A0 to A2, SA0, SCL, SDA                             | [5][6] | 0.7V <sub>DD</sub> | -   | $V_{DD}$    | V    |
| OL                   | LOW-level output current             | output sink current;<br>V <sub>OL</sub> = 0.4 V; V <sub>DD</sub> = 5 V      |        |                    |     |             |      |
|                      |                                      | on pins CLK and SYNC                                                        |        | 1                  | -   | -           | mA   |
|                      |                                      | on pin SDA                                                                  |        | 3                  | -   | -           | mA   |
| I <sub>OH(CLK)</sub> | HIGH-level output current on pin CLK | output source current;<br>V <sub>OH</sub> = 4.6 V; V <sub>DD</sub> = 5 V    |        | 1                  | -   | -           | mA   |
| l <sub>L</sub>       | leakage current                      | $V_I = V_{DD}$ or $V_{SS}$ ;<br>on pins CLK, SCL, SDA, A0 to<br>A2, and SA0 |        | -1                 | -   | +1          | μΑ   |
| L(OSC)               | leakage current on pin OSC           | $V_I = V_{DD}$                                                              |        | -1                 | -   | +1          | μΑ   |
| Cı                   | input capacitance                    |                                                                             | [7]    | -                  | -   | 7           | pF   |
| LCD outp             | uts                                  |                                                                             |        |                    | '   | ,           |      |
| ΔV <sub>O</sub>      | output voltage variation             | on pins BP0 to BP3 and<br>S0 to S31                                         |        | -100               | -   | +100        | mV   |
| Ro                   | output resistance                    | V <sub>LCD</sub> = 5 V                                                      | [8]    |                    |     | 1           |      |
|                      |                                      | on pins BP0 to BP3                                                          |        | -                  | 1.5 | -           | kΩ   |
|                      |                                      | on pins S0 to S31                                                           |        | -                  | 6.0 | -           | kΩ   |

 $V_{LCD}$  > 3 V for  $^{1}\!\!/_{3}$  bias. LCD outputs are open-circuit; inputs at  $V_{SS}$  or  $V_{DD}$ ; external clock with 50 % duty factor;  $I^{2}C$ -bus inactive. [1] [2]

<sup>[3]</sup> [4] For typical values, see Figure 23.
The I<sup>2</sup>C-bus interface of PCF85162 is 5 V tolerant.

<sup>[5]</sup> When tested, I<sup>2</sup>C pins SCL and SDA have no diode to V<sub>DD</sub> and may be driven to the V<sub>I</sub> limiting values given in Table 17 (see Figure 22 as well).

<sup>[6]</sup> Propagation delay of driver between clock (CLK) and LCD driving signals.

Periodically sampled, not 100 % tested.

<sup>[7]</sup> [8] Outputs measured one at a time.

## 32 × 4 universal LCD driver for low multiplex rates



 $T_{amb}$  = 30 °C; 1:4 multiplex drive mode;  $V_{LCD}$  = 6.5 V;  $f_{clk(ext)}$  = 1.536 kHz; all RAM written with logic 1; no display connected;  $I^2C$ -bus inactive.

Figure 23. Typical  $I_{DD}$  with respect to  $V_{DD}$ 

# 12 Dynamic characteristics

Table 19. Dynamic characteristics

 $V_{DD}$  = 1.8 V to 5.5 V;  $V_{SS}$  = 0 V;  $V_{LCD}$  = 2.5 V to 6.5 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified.

| Symbol                                     | Parameter                   | Conditions             |     | Min   | Тур   | Max   | Unit |
|--------------------------------------------|-----------------------------|------------------------|-----|-------|-------|-------|------|
| Clock                                      |                             | ı                      | l   | Į.    |       |       |      |
| f <sub>clk(int)</sub>                      | internal clock<br>frequency |                        | [1] | 1 440 | 1 850 | 2 640 | Hz   |
| f <sub>clk(ext)</sub>                      | external clock<br>frequency |                        |     | 960   | -     | 2 640 | Hz   |
| f <sub>fr</sub>                            | frame frequency             | internal clock         |     | 60    | 77    | 110   | Hz   |
|                                            |                             | external clock         |     | 40    | -     | 110   | Hz   |
| t <sub>clk(H)</sub>                        | HIGH-level clock time       |                        |     | 60    | -     | -     | μs   |
| t <sub>clk(L)</sub>                        | LOW-level clock time        |                        |     | 60    | -     | -     | μs   |
| Synchroniz                                 | zation                      |                        | '   |       |       |       | '    |
| t <sub>PD(SYNC_N)</sub>                    | SYNC propagation delay      |                        |     | -     | 30    | -     | ns   |
| t <sub>SYNC_NL</sub>                       | SYNC LOW time               |                        |     | 1     | -     | -     | μs   |
| t <sub>PD(drv)</sub>                       | driver propagation delay    | V <sub>LCD</sub> = 5 V | [2] | -     | -     | 30    | μs   |
| <b>I</b> <sup>2</sup> C-bus <sup>[3]</sup> | 1                           | 1                      | l   | I.    |       |       |      |
| Pin SCL                                    |                             |                        |     |       |       |       |      |
| f <sub>SCL</sub>                           | SCL clock frequency         |                        |     | _     | -     | 400   | kHz  |
| t <sub>LOW</sub>                           | LOW period of the SCL clock |                        |     | 1.3   | -     | -     | μs   |

## 32 × 4 universal LCD driver for low multiplex rates

Table 19. Dynamic characteristics...continued

 $V_{DD}$  = 1.8 V to 5.5 V;  $V_{SS}$  = 0 V;  $V_{LCD}$  = 2.5 V to 6.5 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified.

| Symbol                | Parameter                                              | Conditions                  | Min | Тур | Max | Unit     |
|-----------------------|--------------------------------------------------------|-----------------------------|-----|-----|-----|----------|
| t <sub>HIGH</sub>     | HIGH period of the SCL clock                           |                             | 0.6 | -   | -   | μs       |
| Pin SDA               |                                                        |                             |     |     | '   | ,        |
| t <sub>SU;DAT</sub>   | data set-up time                                       |                             | 100 | -   | -   | ns       |
| t <sub>HD;DAT</sub>   | data hold time                                         |                             | 0   | -   | -   | ns       |
| Pins SCL              | and SDA                                                |                             |     |     | -   | <u>'</u> |
| t <sub>BUF</sub>      | bus free time between<br>a STOP and START<br>condition |                             | 1.3 | -   | -   | μs       |
| t <sub>su;sto</sub>   | set-up time for STOP condition                         |                             | 0.6 | -   | -   | μs       |
| t <sub>HD;STA</sub>   | hold time (repeated)<br>START condition                |                             | 0.6 | -   | -   | μs       |
| t <sub>SU;STA</sub>   | set-up time for a<br>repeated START<br>condition       |                             | 0.6 | -   | -   | μs       |
| t <sub>r</sub>        | rise time of both SDA and SCL signals                  | f <sub>SCL</sub> = 400 kHz  | -   | -   | 0.3 | μs       |
|                       |                                                        | f <sub>SCL</sub> < 125 kHz  | -   | -   | 1.0 | μs       |
| t <sub>f</sub>        | fall time of both SDA and SCL signals                  |                             | -   | -   | 0.3 | μs       |
| C <sub>b</sub>        | capacitive load for each bus line                      |                             | -   | -   | 400 | pF       |
| t <sub>w(spike)</sub> | spike pulse width                                      | on the I <sup>2</sup> C-bus | -   | -   | 50  | ns       |

<sup>[1]</sup> Typical output duty factor: 50 % measured at the CLK output pin.

<sup>[2]</sup> Not tested in production.

<sup>[3]</sup> All timing values are valid within the operating supply voltage and ambient temperature range and are referenced to V<sub>IL</sub> and V<sub>IH</sub> with an input voltage swing of V<sub>SS</sub> to V<sub>DD</sub>.

## 32 × 4 universal LCD driver for low multiplex rates





# 13 Application information

## 13.1 Cascaded operation

Large display configurations of up to 16 PCF85162 can be recognized on the same I<sup>2</sup>C-bus by using the 3-bit hardware subaddress (A0, A1, and A2) and the programmable I<sup>2</sup>C-bus target address (SA0).

Table 20. Addressing cascaded PCF85162

| Cluster | Bit SA0 | Pin A2 | Pin A1 | Pin A0 | Device |
|---------|---------|--------|--------|--------|--------|
| 1       | 0       | 0      | 0      | 0      | 0      |
|         |         | 0      | 0      | 1      | 1      |
|         |         | 0      | 1      | 0      | 2      |

PCF85162

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

32 × 4 universal LCD driver for low multiplex rates

Table 20. Addressing cascaded PCF85162...continued

| Cluster | Bit SA0 | Pin A2 | Pin A1 | Pin A0 | Device |
|---------|---------|--------|--------|--------|--------|
|         |         | 0      | 1      | 1      | 3      |
|         |         | 1      | 0      | 0      | 4      |
|         |         | 1      | 0      | 1      | 5      |
|         |         | 1      | 1      | 0      | 6      |
|         |         | 1      | 1      | 1      | 7      |
| 2       | 1       | 0      | 0      | 0      | 8      |
|         |         | 0      | 0      | 1      | 9      |
|         |         | 0      | 1      | 0      | 10     |
|         |         | 0      | 1      | 1      | 11     |
|         |         | 1      | 0      | 0      | 12     |
|         |         | 1      | 0      | 1      | 13     |
|         |         | 1      | 1      | 0      | 14     |
|         |         | 1      | 1      | 1      | 15     |

When cascaded PCF85162 are synchronized, they can share the backplane signals from one of the devices in the cascade. Such an arrangement is cost-effective in large LCD applications since the backplane outputs of only one device need to be through-plated to the backplane electrodes of the display. The other PCF85162 of the cascade contribute additional segment outputs. The backplanes can either be connected together to enhance the drive capability or some can be left open-circuit (such as the ones from the target in Figure 26) or just some of the controller and some of the target will be taken to facilitate the layout of the display.



The SYNC line is provided to maintain the correct synchronization between all cascaded PCF85162. Synchronization is guaranteed after a power-on reset. The only time that SYNC is likely to be needed is if synchronization is accidentally lost (e.g. by noise in

32 × 4 universal LCD driver for low multiplex rates

adverse electrical environments or by defining a multiplex drive mode when PCF85162 with different SA0 levels are cascaded).

SYNC is organized as an input/output pin. The output selection is realized as an opendrain driver with an internal pull-up resistor. A PCF85162 asserts the SYNC line at the onset of its last active backplane signal and monitors the SYNC line at all other times. If synchronization in the cascade is lost, it is restored by the first PCF85162 to assert SYNC. The timing relationship between the backplane waveforms and the SYNC signal for the various drive modes of the PCF85162 are shown in Figure 27.

The contact resistance between the <u>SYNC</u> on each cascaded device must be controlled. If the resistance is too high, the device is not able to synchronize properly; this is particularly applicable to chip-on-glass applications. The maximum <u>SYNC</u> contact resistance allowed for the number of devices in cascade is given in <u>Table 21</u>.

Table 21. SYNC contact resistance

| Number of devices | Maximum contact resistance |  |  |
|-------------------|----------------------------|--|--|
| 2                 | 6 kΩ                       |  |  |
| 3 to 5            | 2.2 kΩ                     |  |  |
| 6 to 10           | 1.2 kΩ                     |  |  |
| 10 to 16          | 700 Ω                      |  |  |

The PCF85162 can always be cascaded with other devices of the same type or conditionally with other devices of the same family. This allows optimal drive selection for a given number of pixels to display. Figure 24 and Figure 27 show the timing of the synchronization signals.

## 32 × 4 universal LCD driver for low multiplex rates



Only one controller but multiple targets are allowed in a cascade. All devices in the cascade have to use the same clock whether it is supplied externally or provided by the controller.

If an external clock source is used, all PCF85162 in the cascade must be configured such as to receive the clock from that external source (pin OSC connected to  $V_{DD}$ ). Thereby it must be ensured that the clock tree is designed such that on all PCF85162 the clock propagation delay from the clock source to all PCF85162 in the cascade is as equal as possible since otherwise synchronization artefacts may occur.

In mixed cascading configurations, care has to be taken that the specifications of the individual cascaded devices are met at all times.

32 × 4 universal LCD driver for low multiplex rates

# 14 Package outline



PCF85162

32 × 4 universal LCD driver for low multiplex rates

## 15 Handling information

All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling Metal-Oxide Semiconductor (MOS) devices ensure that all normal precautions are taken as described in *JESD625-A*, *IEC 61340-5* or equivalent standards.

# 16 Packing information

### 16.1 Tape and reel information

For tape and reel packing information, please see [4].

## 17 Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

## 17.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 17.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages

PCF85162

32 × 4 universal LCD driver for low multiplex rates

- · Package placement
- · Inspection and repair
- Lead-free soldering versus SnPb soldering

### 17.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

### 17.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 29</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board
  is heated to the peak temperature) and cooling down. It is imperative that the peak
  temperature is high enough for the solder to make reliable solder joints (a solder
  paste characteristic). In addition, the peak temperature must be low enough that the
  packages and/or boards are not damaged. The peak temperature of the package
  depends on package thickness and volume and is classified in accordance with
  Table 22 and Table 23

Table 22. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |  |  |
|------------------------|---------------------------------|-------|--|--|--|
|                        | Volume (mm³)                    |       |  |  |  |
|                        | < 350                           | ≥ 350 |  |  |  |
| < 2.5                  | 235                             | 220   |  |  |  |
| ≥ 2.5                  | 220                             | 220   |  |  |  |

Table 23. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |  |  |
|------------------------|---------------------------------|-------------|--------|--|--|--|
|                        | Volume (mm³)                    |             |        |  |  |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |  |  |
| < 1.6                  | 260                             | 260         | 260    |  |  |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |  |  |
| > 2.5                  | 250                             | 245         | 245    |  |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

PCF85162

32 × 4 universal LCD driver for low multiplex rates

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 29.



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

32 × 4 universal LCD driver for low multiplex rates

# 18 Footprint information



32 × 4 universal LCD driver for low multiplex rates

# 19 Appendix

19.1 LCD segment driver selection

# **NXP Semiconductors**

32 × 4 univ

| Type name  | Num | Number of elements at MUX |     |     |     |     |     |            | $V_{DD}(V) \qquad V_{LCD}(V)$ | f <sub>fr</sub> (Hz)     | V <sub>LCD</sub> (V) | V <sub>LCD</sub> (V)   |
|------------|-----|---------------------------|-----|-----|-----|-----|-----|------------|-------------------------------|--------------------------|----------------------|------------------------|
|            | 1:1 | 1:2                       | 1:3 | 1:4 | 1:6 | 1:8 | 1:9 |            |                               |                          | charge<br>pump       | temperature compensat. |
| PCA8553DTT | 40  | 80                        | 120 | 160 | -   | -   | -   | 1.8 to 5.5 | 1.8 to 5.5                    | 32 to 256 <sup>[1]</sup> | N                    | N                      |
| PCA8546ATT | -   | -                         | -   | 176 | -   | -   | -   | 1.8 to 5.5 | 2.5 to 9                      | 60 to 300 <sup>[1]</sup> | N                    | N                      |
| PCA8546BTT | -   | -                         | -   | 176 | -   | -   | -   | 1.8 to 5.5 | 2.5 to 9                      | 60 to 300 <sup>[1]</sup> | N                    | N                      |
| PCA8547AHT | 44  | 88                        | -   | 176 | -   | -   | -   | 1.8 to 5.5 | 2.5 to 9                      | 60 to 300 <sup>[1]</sup> | Υ                    | Υ                      |
| PCA8547BHT | 44  | 88                        | -   | 176 | -   | -   | -   | 1.8 to 5.5 | 2.5 to 9                      | 60 to 300 <sup>[1]</sup> | Υ                    | Υ                      |
| PCF85134HL | 60  | 120                       | 180 | 240 | -   | -   | -   | 1.8 to 5.5 | 2.5 to 6.5                    | 82                       | N                    | N                      |
| PCA85134H  | 60  | 120                       | 180 | 240 | -   | -   | -   | 1.8 to 5.5 | 2.5 to 8                      | 82                       | N                    | N                      |
| PCA8543AHL | 60  | 120                       | -   | 240 | -   | -   | -   | 2.5 to 5.5 | 2.5 to 9                      | 60 to 300 <sup>[1]</sup> | Υ                    | Υ                      |
| PCF8545ATT | -   | -                         | -   | 176 | 252 | 320 | -   | 1.8 to 5.5 | 2.5 to 5.5                    | 60 to 300 <sup>[1]</sup> | N                    | N                      |
| PCF8545BTT | -   | -                         | -   | 176 | 252 | 320 | -   | 1.8 to 5.5 | 2.5 to 5.5                    | 60 to 300 <sup>[1]</sup> | N                    | N                      |
| PCF8536AT  | -   | -                         | -   | 176 | 252 | 320 | -   | 1.8 to 5.5 | 2.5 to 9                      | 60 to 300 <sup>[1]</sup> | N                    | N                      |
| PCF8536BT  | -   | -                         | -   | 176 | 252 | 320 | -   | 1.8 to 5.5 | 2.5 to 9                      | 60 to 300 <sup>[1]</sup> | N                    | N                      |
| PCA8536AT  | -   | -                         | -   | 176 | 252 | 320 | -   | 1.8 to 5.5 | 2.5 to 9                      | 60 to 300 <sup>[1]</sup> | N                    | N                      |
| PCA8536BT  | -   | -                         | -   | 176 | 252 | 320 | -   | 1.8 to 5.5 | 2.5 to 9                      | 60 to 300 <sup>[1]</sup> | N                    | N                      |
| PCF8537AH  | 44  | 88                        | -   | 176 | 276 | 352 | -   | 1.8 to 5.5 | 2.5 to 9                      | 60 to 300 <sup>[1]</sup> | Υ                    | Υ                      |
| PCF8537BH  | 44  | 88                        | -   | 176 | 276 | 352 | -   | 1.8 to 5.5 | 2.5 to 9                      | 60 to 300 <sup>[1]</sup> | Υ                    | Υ                      |
| PCA8537AH  | 44  | 88                        | -   | 176 | 276 | 352 | -   | 1.8 to 5.5 | 2.5 to 9                      | 60 to 300 <sup>[1]</sup> | Υ                    | Υ                      |
| PCA8537BH  | 44  | 88                        | -   | 176 | 276 | 352 | -   | 1.8 to 5.5 | 2.5 to 9                      | 60 to 300 <sup>[1]</sup> | Υ                    | Υ                      |
| PCA9620H   | 60  | 120                       | -   | 240 | 320 | 480 | -   | 2.5 to 5.5 | 2.5 to 9                      | 60 to 300 <sup>[1]</sup> | Υ                    | Υ                      |
| PCA9620U   | 60  | 120                       | -   | 240 | 320 | 480 | -   | 2.5 to 5.5 | 2.5 to 9                      | 60 to 300 <sup>[1]</sup> | Υ                    | Υ                      |
| PCF8576DU  | 40  | 80                        | 120 | 160 | -   | -   | -   | 1.8 to 5.5 | 2.5 to 6.5                    | 77                       | N                    | N                      |
| PCF8576EUG | 40  | 80                        | 120 | 160 | -   | -   | -   | 1.8 to 5.5 | 2.5 to 6.5                    | 77                       | N                    | N                      |
| PCA8576FUG | 40  | 80                        | 120 | 160 | -   | -   | -   | 1.8 to 5.5 | 2.5 to 8                      | 200                      | N                    | N                      |
| PCF85133U  | 80  | 160                       | 240 | 320 | -   | -   | -   | 1.8 to 5.5 | 2.5 to 6.5                    | 82, 110 <sup>[2]</sup>   | N                    | N                      |

# **NXP Semiconductors**

32 × 4 univ

Table 24. Selection of LCD segment drivers...continued

| Type name  | Num | Number of elements at MUX |     |     |     |     |     |            | V <sub>DD</sub> (V) V <sub>LCD</sub> (V) | f <sub>fr</sub> (Hz)      | V <sub>LCD</sub> (V) | V <sub>LCD</sub> (V)   |
|------------|-----|---------------------------|-----|-----|-----|-----|-----|------------|------------------------------------------|---------------------------|----------------------|------------------------|
|            | 1:1 | 1:2                       | 1:3 | 1:4 | 1:6 | 1:8 | 1:9 |            |                                          |                           | charge<br>pump       | temperature compensat. |
| PCA85133U  | 80  | 160                       | 240 | 320 | -   | -   | -   | 1.8 to 5.5 | 2.5 to 8                                 | 82, 110 <sup>[2]</sup>    | N                    | N -                    |
| PCA85233UG | 80  | 160                       | 240 | 320 | -   | -   | -   | 1.8 to 5.5 | 2.5 to 8                                 | 150, 220 <sup>[2]</sup>   | N                    | N -                    |
| PCF85132U  | 160 | 320                       | 480 | 640 | -   | -   | -   | 1.8 to 5.5 | 1.8 to 8                                 | 60 to 90 <sup>[1]</sup>   | N                    | N -                    |
| PCA8530DUG | 102 | 204                       | -   | 408 | -   | -   | -   | 2.5 to 5.5 | 4 to 12                                  | 45 to 300 <sup>[1]</sup>  | Υ                    | Υ -                    |
| PCA85132U  | 160 | 320                       | 480 | 640 | -   | -   | -   | 1.8 to 5.5 | 1.8 to 8                                 | 60 to 90 <sup>[1]</sup>   | N                    | N -                    |
| PCA85232U  | 160 | 320                       | 480 | 640 | -   | -   | -   | 1.8 to 5.5 | 1.8 to 8                                 | 117 to 176 <sup>[1]</sup> | N                    | N -                    |
| PCF8538UG  | 102 | 204                       | -   | 408 | 612 | 816 | 918 | 2.5 to 5.5 | 4 to 12                                  | 45 to 300 <sup>[1]</sup>  | Υ                    | Υ -                    |
| PCA8538UG  | 102 | 204                       | -   | 408 | 612 | 816 | 918 | 2.5 to 5.5 | 4 to 12                                  | 45 to 300 <sup>[1]</sup>  | Υ                    | Υ -                    |

<sup>[1]</sup> Software programmable.[2] Hardware selectable.

32 × 4 universal LCD driver for low multiplex rates

## 20 Abbreviations

Table 25. Abbreviations

| Acronym          | Description                             |
|------------------|-----------------------------------------|
| CMOS             | Complementary Metal-Oxide Semiconductor |
| CDM              | Charged Device Model                    |
| DC               | Direct Current                          |
| НВМ              | Human Body Model                        |
| I <sup>2</sup> C | Inter-Integrated Circuit                |
| IC               | Integrated Circuit                      |
| LCD              | Liquid Crystal Display                  |
| LSB              | Least Significant Bit                   |
| MSB              | Most Significant Bit                    |
| MSL              | Moisture Sensitivity Level              |
| PCB              | Printed-Circuit Board                   |
| POR              | Power-On Reset                          |
| RAM              | Random Access Memory                    |
| RC               | Resistance and Capacitance              |
| RMS              | Root Mean Square                        |
| SCL              | Serial CLock line                       |
| SDA              | Serial DAta Line                        |
| SMD              | Surface-Mount Device                    |

## 21 References

- [1] JESD22-A114 Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)
- [2] JESD22-C101 Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components
- [3] JESD78 IC Latch-Up Test
- [4] SOT362-1\_118 TSSOP48; Reel pack; SMD, 13", packing information
- [5] UM10569 Store and transport requirements

32 × 4 universal LCD driver for low multiplex rates

# 22 Revision history

## Table 26. Revision history

| Document ID                                  | Release date                                                                                      | Data sheet status                                                                                                                | Change notice           | Supersedes                   |
|----------------------------------------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------------------|
| PF85162 v 5.1                                | 20210902                                                                                          | Product data sheet                                                                                                               | PCN202102010F01         | PCF85162 v.5                 |
| Modifications                                |                                                                                                   | ring information. See chang<br>aster" and "slave" changed<br>uage policy.                                                        |                         | to comply with NXP           |
| PCF85162 v.5                                 | 20141217                                                                                          | Product data sheet                                                                                                               | -                       | PCF85162 v.4                 |
| Modifications:                               | of NXP Semic  Legal texts ha  Changed I <sub>DD</sub> a  Changed f <sub>clk(ir</sub> Changed Sect | ve been adapted to the new<br>and I <sub>DD(LCD)</sub> values in <u>Table</u><br>t) typical value in <u>Table 19</u><br>ion 16.1 | v company name where ap | , ,                          |
|                                              | <ul> <li>Adjusted <u>Figur</u></li> </ul>                                                         | <u>re 23</u>                                                                                                                     |                         |                              |
| PCF85162 v.4                                 | Adjusted Figure 20120905                                                                          | Product data sheet                                                                                                               | -                       | PCF85162 v.3                 |
|                                              |                                                                                                   |                                                                                                                                  | -                       | PCF85162 v.3<br>PCF85162 v.2 |
| PCF85162 v.4<br>PCF85162 v.3<br>PCF85162 v.2 | 20120905                                                                                          | Product data sheet                                                                                                               | -                       |                              |

32 × 4 universal LCD driver for low multiplex rates

## 23 Legal information

#### 23.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 23.2 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 23.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without

notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

PCF85162

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved

### 32 × 4 universal LCD driver for low multiplex rates

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP

Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 23.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP B.V.

NXP — wordmark and logo are trademarks of NXP B.V.

## 32 × 4 universal LCD driver for low multiplex rates

## **Tables**

| Tab. 1. Tab. 2. Tab. 3. Tab. 4. Tab. 5. Tab. 6. Tab. 7. Tab. 8. Tab. 9. Tab. 10. Tab. 11. | Ordering information                                                     | Tab. 15.  Tab. 16. Tab. 17. Tab. 18. Tab. 19. Tab. 20. Tab. 21. Tab. 22. Tab. 23. Tab. 24. | Entire RAM filling by rewriting in 1:3 multiplex drive mode I2C target address byte Limiting values Static characteristics Dynamic characteristics Addressing cascaded PCF85162 SYNC contact resistance SnPb eutectic process (from J-STD-020D) Lead-free process (from J-STD-020D) Selection of LCD segment drivers | 26<br>29<br>31<br>33<br>35<br>39 |
|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| Tab. 12.<br>Tab. 13.                                                                      | Selection of possible display configurations 9 Biasing characteristics10 | Tab. 25.<br>Tab. 26.                                                                       | Abbreviations Revision history                                                                                                                                                                                                                                                                                       |                                  |
| Tab. 14.                                                                                  | Standard RAM filling in 1:3 multiplex drive mode                         | 1ab. 20.                                                                                   | Nevision mistory                                                                                                                                                                                                                                                                                                     | 40                               |
| Figur                                                                                     | es                                                                       |                                                                                            |                                                                                                                                                                                                                                                                                                                      |                                  |
| Fig. 1.                                                                                   | Block diagram of PCF851623                                               | Fig. 14.                                                                                   | Bank selection                                                                                                                                                                                                                                                                                                       | 24                               |
| Fig. 2.                                                                                   | Pin configuration for TSSOP48 (PCF85162T)4                               | Fig. 15.                                                                                   | Example of the Bank-select command with multiplex drive mode 1:2                                                                                                                                                                                                                                                     | 24                               |
| Fig. 3.                                                                                   | Example of displays suitable for PCF85162 9                              | Fig. 16.                                                                                   | Bit transfer                                                                                                                                                                                                                                                                                                         |                                  |
| Fig. 4.                                                                                   | Typical system configuration10                                           | Fig. 17.                                                                                   | Definition of START and STOP conditions                                                                                                                                                                                                                                                                              |                                  |
| Fig. 5.                                                                                   | Electro-optical characteristic: relative                                 | Fig. 18.                                                                                   | System configuration                                                                                                                                                                                                                                                                                                 |                                  |
|                                                                                           | transmission curve of the liquid12                                       | Fig. 19.                                                                                   | Acknowledgement of the I2C-bus                                                                                                                                                                                                                                                                                       |                                  |
| Fig. 6.                                                                                   | Static drive mode waveforms13                                            | Fig. 20.                                                                                   | I2C-bus protocol                                                                                                                                                                                                                                                                                                     |                                  |
| Fig. 7.                                                                                   | Waveforms for the 1:2 multiplex drive mode                               | Fig. 21.                                                                                   | Format of command byte                                                                                                                                                                                                                                                                                               |                                  |
| Ū                                                                                         | with 1/2 bias14                                                          | Fig. 22.                                                                                   | Device protection circuits                                                                                                                                                                                                                                                                                           |                                  |
| Fig. 8.                                                                                   | Waveforms for the 1:2 multiplex drive mode                               | Fig. 23.                                                                                   | Typical IDD with respect to VDD                                                                                                                                                                                                                                                                                      | 31                               |
|                                                                                           | with 1/3 bias15                                                          | Fig. 24.                                                                                   | Driver timing waveforms                                                                                                                                                                                                                                                                                              | 33                               |
| Fig. 9.                                                                                   | Waveforms for the 1:3 multiplex drive mode                               | Fig. 25.                                                                                   | I2C-bus timing waveforms                                                                                                                                                                                                                                                                                             | 33                               |
|                                                                                           | with 1/3 bias16                                                          | Fig. 26.                                                                                   | Cascaded PCF85162 configuration                                                                                                                                                                                                                                                                                      | 34                               |
| Fig. 10.                                                                                  | Waveforms for the 1:4 multiplex drive mode                               | Fig. 27.                                                                                   | Synchronization of the cascade for the                                                                                                                                                                                                                                                                               |                                  |
|                                                                                           | with 1/3 bias17                                                          |                                                                                            | various PCF85162 drive modes                                                                                                                                                                                                                                                                                         |                                  |
| Fig. 11.                                                                                  | Display RAM bitmap19                                                     | Fig. 28.                                                                                   | Package outline SOT362-1 (TSSOP48)                                                                                                                                                                                                                                                                                   | 37                               |
| Fig. 12.                                                                                  | Relationship between LCD layout, drive                                   | Fig. 29.                                                                                   | Temperature profiles for large and small                                                                                                                                                                                                                                                                             |                                  |
|                                                                                           | mode, display RAM filling order, and                                     |                                                                                            | components                                                                                                                                                                                                                                                                                                           | 40                               |
| E: 40                                                                                     | display data transmitted over the I2C-bus 20                             | Fig. 30.                                                                                   | Footprint information for reflow soldering of                                                                                                                                                                                                                                                                        |                                  |
| Fig. 13.                                                                                  | RAM banks in static and multiplex driving                                |                                                                                            | SOT362-1 (TSSOP48) of PCF85162T                                                                                                                                                                                                                                                                                      | 41                               |
|                                                                                           | mode 1:223                                                               |                                                                                            |                                                                                                                                                                                                                                                                                                                      |                                  |

### 32 × 4 universal LCD driver for low multiplex rates

## **Contents**

| _       |                                            |
|---------|--------------------------------------------|
| 1       | General description1                       |
| 2       | Features and benefits1                     |
| 3       | Ordering information2                      |
| 3.1     | Ordering options2                          |
| 4       | Block diagram3                             |
| 5       | Pinning information4                       |
| 5.1     | Pinning4                                   |
| 5.2     | Pin description4                           |
| 6       | Functional description5                    |
| 6.1     | Commands of PCF851625                      |
| 6.1.1   | Command: mode-set6                         |
| 6.1.2   | Command: load-data-pointer6                |
| 6.1.3   | Command: device-select6                    |
| 6.1.4   | Command: bank-select7                      |
| 6.1.5   | Command: blink-select7                     |
| 6.1.5.1 | Blinking8                                  |
| 6.2     | Power-On Reset (POR)8                      |
| 6.3     | Possible display configurations9           |
| 6.3.1   | LCD bias generator10                       |
| 6.3.2   | Display register10                         |
| 6.3.3   | LCD voltage selector10                     |
| 6.3.3.1 | Electro-optical performance12              |
| 6.3.4   | LCD drive mode waveforms                   |
| 6.3.4.1 | Static drive mode                          |
| 6.3.4.2 | 1:2 Multiplex drive mode                   |
| 6.3.4.3 | 1:3 Multiplex drive mode                   |
| 6.3.4.4 | 1:4 Multiplex drive mode                   |
| 6.4     | Oscillator                                 |
| 6.4.1   | Internal clock                             |
| 6.4.2   | External clock                             |
| 6.4.3   | Timing                                     |
| 6.5     | Backplane and segment outputs              |
| 6.5.1   | Backplane outputs18                        |
| 6.5.2   |                                            |
| 6.6     | Segment outputs                            |
| 6.6.1   | Data pointer                               |
| 6.6.2   | Subaddress counter21                       |
| 6.6.3   | RAM addressing in cascaded applications 21 |
| 6.6.4   | RAM writing in 1:3 multiplex drive mode21  |
|         |                                            |
| 6.6.5   | Bank selection                             |
| 6.6.5.1 | Output bank selector                       |
| 6.6.5.2 | Input bank selector                        |
| 6.6.5.3 | RAM bank switching                         |
| 7       | Characteristics of the I2C-bus24           |
| 7.1     | Bit transfer                               |
| 7.2     | START and STOP conditions25                |
| 7.3     | System configuration                       |
| 7.4     | Acknowledge25                              |
| 7.5     | I2C-bus controller                         |
| 7.6     | Input filters                              |
| 7.7     | I2C-bus protocol                           |
| 8       | Internal circuitry28                       |
| 9       | Safety notes28                             |

| Limiting values              | 28 |
|------------------------------|----|
| Static characteristics       | 29 |
| Dynamic characteristics      | 31 |
| Application information      | 33 |
| Cascaded operation           | 33 |
| Package outline              | 37 |
| Handling information         | 38 |
| Packing information          | 38 |
| Tape and reel information    | 38 |
| Soldering of SMD packages    | 38 |
| Introduction to soldering    | 38 |
| Wave and reflow soldering    | 38 |
| Wave soldering               | 39 |
| Reflow soldering             | 39 |
| Footprint information        |    |
| Appendix                     | 42 |
| LCD segment driver selection | 42 |
| Abbreviations                | 4  |
| References                   | 4  |
| Revision history             | 46 |
| Legal information            |    |
| -                            |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2021.

All rights reserved.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for LCD Drivers category:

Click to view products by NXP manufacturer:

Other Similar products are found below:

LC75836WH-E CD4056BE LC75829PW-H LC75852W-E LC79430KNE-E LC79431KNE-E FAN7317BMX LC75839PW-H LC75884W-E LC75814VS-TLM-E MAX25520ATEC/V+ MAX25520ATEB/VY+ BU9795AFV-E2 PCF8566T/1.118 TPS65132A0YFFR

BU9795AKV-E2 34801000 BU97510CKV-ME2 BU97520AKV-ME2 ICL7136CM44Z BL55070 BL55066 MAX1605ETT+T

MAX16928BGUP/V+ ICL7129ACPL+ MAX131CMHD MAX138CMH+D MAX1491CAI+ MAX1518BETJ+ MAX1606EUA+

MAX138CQH+TD MAX25520ATEB/V+ MAX16929AGUI/V+ MAX16929CGUI/V+ MAX16929DGUI/V+ MAX8570ELT+T

MAX8570EUT+T MAX8571EUT+T MAX8575EUT+T MAX8795AGCJ/V+ MAX138CPL+ AY0438-I/L AY0438/L HV66PG-G

HV881K7-G TC7106CKW TC7106CPL TC7116CPL TC7126CLW TC7126CPL