

# Master I<sup>2</sup>C-bus controller with UART interface

Rev. 4 — 9 October 2019

**Product data sheet** 

# 1. General description

The SC18IM700 is designed to serve as an interface between the standard UART port of a microcontroller or microprocessor and the serial I<sup>2</sup>C-bus; this allows the microcontroller or microprocessor to communicate directly with other I<sup>2</sup>C-bus devices. The SC18IM700 can operate as an I<sup>2</sup>C-bus master. The SC18IM700 controls all the I<sup>2</sup>C-bus specific sequences, protocol, arbitration and timing. The host communicates with SC18IM700 with ASCII messages protocol; this makes the control sequences from the host to the SC18IM700 become very simple.

# 2. Features and benefits

- UART host interface
- I<sup>2</sup>C-bus controller
- Eight programmable I/O pins
- High-speed UART: baud rate up to 460.8 kbit/s
- High-speed I<sup>2</sup>C-bus: 400 kbit/s
- 16-byte TX FIFO
- 16-byte RX FIFO
- Programmable baud rate generator
- 2.4 V and 3.6 V operation
- Sleep mode (power-down)
- UART message format resembles I<sup>2</sup>C-bus transaction format
- I<sup>2</sup>C-bus master functions
- Multi-master capability
- 5 V tolerance on the input pins
- 8 N 1 UART format (8 data bits, no parity bit, 1 stop bit)
- Available in very small TSSOP16 package

# 3. Applications

- Enable I<sup>2</sup>C-bus master support in a system
- I<sup>2</sup>C-bus instrumentation and control
- Industrial control
- Medical equipment
- Cellular telephones
- Handheld computers



# 4. Ordering information

| Table 1. Ordering in | nformation |         |                                                                        |          |  |  |  |
|----------------------|------------|---------|------------------------------------------------------------------------|----------|--|--|--|
| Type number          | Topside    | Package |                                                                        |          |  |  |  |
|                      | marking    | Name    | Description                                                            | Version  |  |  |  |
| SC18IM700IPW/S8      | IM700 B    | TSSOP16 | plastic thin shrink small outline package; 16 leads; body width 4.4 mm | SOT403-1 |  |  |  |

## 4.1 Ordering options

#### Table 2. Ordering options

| Type number     | Orderable part number | Package | Packing method                          | Minimum<br>order<br>quantity | Temperature                                        |
|-----------------|-----------------------|---------|-----------------------------------------|------------------------------|----------------------------------------------------|
| SC18IM700IPW/S8 | SC18IM700IPW/S8HP[1]  | TSSOP16 | REEL 13" Q4/T2<br>*STANDARD MARK<br>SMD | 2500                         | $T_{amb} = -40 \ ^{\circ}C \ to \ +85 \ ^{\circ}C$ |

[1] NXP plans to supply the /S8 device with an expected discontinuation in the 2024-2025 timeframe, but in the meantime, Failure Analysis for /S8 devices will consist of Automated Test Equipment (ATE) and electrical overstress verification along with package and wire bond validation only. Detailed device failure analysis will not be available; refer to CIN 2017080351.

# 5. Block diagram



# 6. Pinning information

# 6.1 Pinning



## 6.2 Pin description

| Table 3.        | Table 3. Pin description |      |                                                                                                                                                                        |  |  |  |
|-----------------|--------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Symbol          | Pin                      | Туре | Description                                                                                                                                                            |  |  |  |
| GPIO0           | 1                        | I/O  | programmable I/O pin                                                                                                                                                   |  |  |  |
| GPIO1           | 2                        | I/O  | programmable I/O pin                                                                                                                                                   |  |  |  |
| RESET           | 3                        | I    | hardware reset input                                                                                                                                                   |  |  |  |
| V <sub>SS</sub> | 4                        | -    | ground                                                                                                                                                                 |  |  |  |
| GPIO2           | 5                        | I/O  | programmable I/O pin                                                                                                                                                   |  |  |  |
| GPIO3           | 6                        | I/O  | programmable I/O pin                                                                                                                                                   |  |  |  |
| SDA             | 7                        | I/O  | I <sup>2</sup> C-bus data pin                                                                                                                                          |  |  |  |
| SCL             | 8                        | 0    | I <sup>2</sup> C-bus clock output                                                                                                                                      |  |  |  |
| RX              | 9                        | I    | RS-232 receive input                                                                                                                                                   |  |  |  |
| ТΧ              | 10                       | 0    | RS-232 transmit input                                                                                                                                                  |  |  |  |
| GPIO6           | 11                       | I/O  | programmable I/O pin                                                                                                                                                   |  |  |  |
| V <sub>DD</sub> | 12                       | -    | power supply                                                                                                                                                           |  |  |  |
| WAKEUP          | 13                       | I    | Wake up SC18IM700 from Power-down mode. Pulling LOW by the host to wake up the device. A 1 k $\Omega$ resistor must be connected between V <sub>DD</sub> and this pin. |  |  |  |
| GPIO5           | 14                       | I/O  | programmable I/O pin                                                                                                                                                   |  |  |  |
| GPIO4           | 15                       | 0    | programmable I/O pin                                                                                                                                                   |  |  |  |
| GPIO7           | 16                       | 0    | programmable I/O pin                                                                                                                                                   |  |  |  |

#### SC18IM700

# 7. Functional description

The SC18IM700 is a bridge between a UART port and I<sup>2</sup>C-bus. The UART interface consists of a full-functional advanced UART. The UART communicates with the host through the TX and RX pins. The serial data format is fixed: one start bit, 8 data bits, and one stop bit. After reset the baud rate defaults to 9600 bit/s, and can be changed through the Baud Rate Generator (BRG) registers.

After a power-up sequence or a hardware reset, the SC18IM700 will send two continuous bytes to the host to indicate a start-up condition. These two bytes are 0x4F and 0x4B; 'OK' in ASCII.

## 7.1 UART message format

The host initiates an I<sup>2</sup>C-bus data transfer, reads from and writes to SC18IM700 internal registers through a series of ASCII commands. <u>Table 4</u> lists the ASCII commands supported by SC18IM700, and also their hexadecimal value representation. Unrecognized commands are ignored by the device.

To prevent the host from handing the SC18IM700 due to an unfinished command sequence, the SC18IM700 has a time-out feature. The delay between any two bytes of data coming from the host should be less than 655 ms. If this condition is not met, the SC18IM700 will time-out and clear the receive buffer. The SC18IM700 then starts to wait for the next command from the host.

| ASCII command | Hex value | Command function                     |
|---------------|-----------|--------------------------------------|
| S             | 0x53      | I <sup>2</sup> C-bus START           |
| Ρ             | 0x50      | I <sup>2</sup> C-bus STOP            |
| R             | 0x52      | read SC18IM700 internal register     |
| W             | 0x57      | write to SC18IM700 internal register |
| I             | 0x49      | read GPIO port                       |
| 0             | 0x4F      | write to GPIO port                   |
| Z             | 0x5A      | power down                           |

#### Table 4. ASCII commands supported by SC18IM700

#### 7.1.1 Write N bytes to slave device

The host issues the write command by sending an S character followed by an  $I^2$ C-bus slave device address, the total number of bytes to be sent, and  $I^2$ C-bus data which begins with the first byte (DATA 0) and ends with the last byte (DATA N). The frame is then terminated with a P character. Once the host issues this command, the SC18IM700 will access the  $I^2$ C-bus slave device and start sending the  $I^2$ C-bus data bytes.

Note that the second byte sent is the  $l^2C$ -bus device slave address. The least significant bit (W) of this byte must be set to 0 to indicate this is an  $l^2C$ -bus write command.

#### Master I<sup>2</sup>C-bus controller with UART interface

|        |     | host sends | i                 |                    |        |            |           |
|--------|-----|------------|-------------------|--------------------|--------|------------|-----------|
|        |     | S CHAR.    | SLAVE ADR.<br>+ W | NUMBER<br>OF BYTES | DATA 0 | <br>DATA N | P CHAR.   |
|        |     |            |                   |                    |        |            | 002aac048 |
| Fig 3. | Wri | ite N byt  | es to slave dev   | vice               |        |            |           |

#### 7.1.2 Read N byte from slave device

The host issues the read command by sending an S character followed by an I<sup>2</sup>C-bus slave device address, and the total number of bytes to be read from the addressed I<sup>2</sup>C-bus slave. The frame is then terminated with a P character. Once the host issues this command, the SC18IM700 will access the I<sup>2</sup>C-bus slave device, get the correct number of bytes from the addressed I<sup>2</sup>C-bus slave, and then return the data to the host.

Note that the second byte sent is the  $l^2$ C-bus device slave address. The least significant bit (R) of this byte must be set to 1 to indicate this is an  $l^2$ C-bus write command.



## 7.1.3 Write to 18IM internal register

The host issues the internal register write command by sending a W character followed by the register and data pair. Each register to be written must be followed by the data byte. The frame is then terminated with a P character.



**Remark:** Write and read from the internal 18IM register is processed immediately as soon as the intended register is determined by 18IM.

## 7.1.4 Read from 18IM internal register

The host issues the internal register read command by sending an R character followed by the registers to be read. The frame is then terminated with a P character.

Once the command is issued, SC18IM700 will access its internal registers and returns the contents of these registers to the host.



## 7.1.5 Write to GPIO port

The host issues the output port write command by sending an O character followed by the data to be written to the output port. This command enables the host to quickly set any GPIO pins programmed as output without having to write to the SC18IM700 internal IOState register.

|        |                      |         |      | _         |
|--------|----------------------|---------|------|-----------|
|        |                      | O CHAR. | DATA | P CHAR.   |
|        |                      |         |      | 002aac052 |
| Fig 7. | Write to output port |         |      |           |

## 7.1.6 Read from GPIO port

The host issues the input port read command by sending an I character. This command enables the host to quickly read any GPIO pins programmed as input without having to read the SC18IM700 internal IOState register.

Once the command is issued, SC18IM700 will read its internal IOState register and returns its content to the host.

|        |                       | I CHAR. P CHAR.                    |
|--------|-----------------------|------------------------------------|
|        |                       | 18IM responds<br>DATA<br>002aac053 |
| Fig 8. | Read from output port |                                    |

## 7.1.7 Repeated START: read after write

The SC18IM700 also supports 'read after write' command as specified in the NXP Semiconductors I<sup>2</sup>C-bus specification. This allows a read command to be sent after a write command without having to issue a STOP condition between the two commands.

The host issues a write command as normal, then immediately issues a read command without sending a STOP (P) character after the write command.

SC18IM700



### 7.1.8 Repeated START: write after write

The SC18IM700 also supports 'write after write' command as specified in the NXP Semiconductors I<sup>2</sup>C-bus specification. This allows a write command to be sent after a write command without having to issue a STOP condition between the two commands.

The host issues a write command as normal, then immediately issues a second write command without sending a STOP (P) character after the first write command.



#### 7.1.9 Power-down mode

The SC18IM700 can be placed in a low-power mode. In this mode the internal oscillator is stopped and SC18IM700 will no longer respond to the host messages. Enter the Power-down mode by sending the power-down character Z (0x5A) followed by the two defined bytes, which are 0x5A and followed by 0xA5. If the exact message is not received, the device will not enter the power-down state.

Upon entering the power-down state, SC18IM700 places the WAKEUP pin in a HIGH state. To have the device leave the power-down state, the WAKEUP pin should be brought LOW. A 1 k $\Omega$  resistor must be connected between the WAKEUP pin and V<sub>DD</sub>.



# 8. I<sup>2</sup>C-bus serial interface

The I<sup>2</sup>C-bus uses two wires (SDA and SCL) to transfer information between devices connected to the bus, and it has the following features:

- Bidirectional data transfer between masters and slaves
- Multi-master bus (no central master)
- Arbitration between simultaneously transmitting masters without corruption of serial data on the bus
- Serial clock synchronization allows devices with different bit rates to communicate via one serial bus
- Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer.

A typical I<sup>2</sup>C-bus configuration is shown in <u>Figure 12</u>. The SC18IM700 device provides a byte-oriented I<sup>2</sup>C-bus interface that supports data transfers up to 400 kHz.



# 9. Internal registers available

# 9.1 Register summary

### Table 5. Internal registers summary

| Register<br>address | Register   | Bit 7   | Bit 6   | Bit 5   | Bit 4   | Bit 3      | Bit 2      | Bit 1      | Bit 0      | R/W |
|---------------------|------------|---------|---------|---------|---------|------------|------------|------------|------------|-----|
| General reg         | gister set |         |         |         |         |            |            |            |            |     |
| 0x00                | BRG0       | bit 7   | bit 6   | bit 5   | bit 4   | bit 3      | bit 2      | bit 1      | bit 0      | R/W |
| 0x01                | BRG1       | bit 7   | bit 6   | bit 5   | bit 4   | bit 3      | bit 2      | bit 1      | bit 0      | R/W |
| 0x02                | PortConf1  | GPIO3.1 | GPIO3.0 | GPIO2.1 | GPIO2.0 | GPIO1.1    | GPIO1.0    | GPIO0.1    | GPIO0.0    | R/W |
| 0x03                | PortConf2  | GPIO7.1 | GPIO7.0 | GPIO6.1 | GPIO6.0 | GPIO5.1    | GPIO5.0    | GPIO4.1    | GPIO4.0    | R/W |
| 0x04                | IOState    | GPIO7   | GPIO6   | GPIO5   | GPIO4   | GPIO3      | GPIO2      | GPIO1      | GPIO0      | R/W |
| 0x05                | reserved   | bit 7   | bit 6   | bit 5   | bit 4   | bit 3      | bit 2      | bit 1      | bit 0      | -   |
| 0x06                | I2CAdr     | bit 7   | bit 6   | bit 5   | bit 4   | bit 3      | bit 2      | bit 1      | bit 0      | R/W |
| 0x07                | I2CClkL    | bit 7   | bit 6   | bit 5   | bit 4   | bit 3      | bit 2      | bit 1      | bit 0      | R/W |
| 0x08                | I2CClkH    | bit 7   | bit 6   | bit 5   | bit 4   | bit 3      | bit 2      | bit 1      | bit 0      | R/W |
| 0x09                | I2CTO      | T07     | TO6     | TO5     | TO4     | TO3        | TO2        | TO1        | TE         | R/W |
| 0x0A                | I2CStat    | 1       | 1       | 1       | 1       | I2CStat[3] | I2CStat[2] | I2CStat[1] | I2CStat[0] | R   |

[1] Since the GPIO pins are configured as inputs after reset, the default value of this register depends on the states of the GPIO

## 9.2 Register descriptions

### 9.2.1 Baud Rate Generator (BRG)

The baud rate generator is an 8-bit counter that generates the data rate for the transmitter and the receiver. The rate is programmed through the BRG register and the baud rate can be calculated as follows:

Baud rate = 
$$\frac{7.3728 \times 10^6}{16 + (BRGI, BRG0)}$$
 (1)

**Remark:** To calculate the baud rate the values in the BRG registers must first be converted from hex to decimal.

**Remark:** For the new baud rate to take effect, both BRG0 and BRG1 must be written in sequence (BRG0, BRG1) with new values. The new baud rate will be in effect once BRG1 is written.

## 9.2.2 Programmable port configuration (PortConf1 and PortConf2)

GPIO port 0 to port 7 may be configured by software to one of four types. These are: quasi-bidirectional, push-pull, open-drain, and input-only. Two bits are used to select the desired configuration for each port pin. PortConf1 is used to select the configuration for GPIO3 to GPIO0, and PortConf2 is used to select the configuration for GPIO7 to GPIO4. A port pin has Schmitt triggered input that also has a glitch suppression circuit.

| GPIOx.1 | GPIOx.0 | Port configuration                       |
|---------|---------|------------------------------------------|
| 0       | 0       | quasi-bidirectional output configuration |
| 0       | 1       | input-only configuration                 |
| 1       | 0       | push-pull output configuration           |
| 1       | 1       | open-drain output configuration          |

#### Table 6.Port configurations

#### 9.2.2.1 Quasi-bidirectional output configuration

Quasi-bidirectional output type can be used as both an input and output without the need to reconfigure the port. This is possible because when the port outputs a logic HIGH, it is weakly driven, allowing an external device to pull the pin LOW. When the pin is driven LOW, it is driven strongly and able to sink a fairly large current. These features are somewhat similar to an open-drain output except that there are three pull-up transistors in the quasi-bidirectional output that serve different purposes.

The SC18IM700 is a 3 V device, but the pins are 5 V tolerant. In quasi-bidirectional mode, if a user applies 5 V on the pin, there will be a current flowing from the pin to  $V_{DD}$ , causing extra power consumption. Therefore, applying 5 V in quasi-bidirectional mode is discouraged.

A quasi-bidirectional port pin has a Schmitt triggered input that also has a glitch suppression circuit.

#### Master I<sup>2</sup>C-bus controller with UART interface



#### 9.2.2.2 Input-only configuration

The input-only port configuration has no output drivers. It is a Schmitt triggered input that also has a glitch suppression circuit.



#### 9.2.2.3 Push-pull output configuration

The push-pull output configuration has the same pull-down structure as both the open-drain and the quasi-bidirectional output modes, but provides a continuous strong pull-up when the port latch contains a logic 1. The push-pull mode may be used when more source current is needed from a port output. A push-pull port pin has a Schmitt triggered input that also has a glitch suppression circuit.



SC18IM700

## 9.2.2.4 Open-drain output configuration

The open-drain output configuration turns off all pull-ups and only drives the pull-down transistor of the port driver when the port latch contains a logic 0. To be used as a logic output, a port configured in this manner must have an external pull-up, typically a resistor tied to  $V_{DD}$ .

An open-drain port pin has a Schmitt triggered input that also has a glitch suppression circuit.



## 9.2.3 Programmable I/O pins state register (IOState)

When read, this register returns the actual state of all I/O pins. When written, each register bit will be transferred to the corresponding I/O pin programmed as output.

| Table 7. | IOState - P | IOState - Programmable I/O pins state register (address 0x04h) bit description |  |  |  |  |  |
|----------|-------------|--------------------------------------------------------------------------------|--|--|--|--|--|
| Bit      | Symbol      | Description                                                                    |  |  |  |  |  |
| 7:0      | IOLevel     | Set the logic level on the output pins.                                        |  |  |  |  |  |
|          |             | Write to this register:                                                        |  |  |  |  |  |
|          |             | logic 0 = set output pin to zero                                               |  |  |  |  |  |
|          |             | logic 1 = set output pin to one                                                |  |  |  |  |  |
| I        |             | Read this register returns states of all pins.                                 |  |  |  |  |  |

## 9.2.4 I<sup>2</sup>C-bus address register (I2CAdr)

The contents of the register represents the device's own I<sup>2</sup>C-bus address. The most significant bit corresponds to the first bit received from the I<sup>2</sup>C-bus after a START condition. A logic 1 in I2CAdr corresponds to a HIGH level on the I<sup>2</sup>C-bus, and a logic 0 corresponds to a LOW level on the I<sup>2</sup>C-bus. The least significant bit is not used, but should be programmed with a '0'.

I2CAdr is not needed for device operation, but should be configured so that its address does not conflict with an I<sup>2</sup>C-bus device address used by the bus master.

## 9.2.5 I<sup>2</sup>C-bus clock rates (I2CClk)

This register determines the serial clock frequency. The various serial rates are shown in <u>Table 8</u>. The frequency can be determined using the following formula:

$$bit frequency = \frac{7.3728 \times 10^6}{2 \times (12CClkH + 12CClkL)}$$
(2)

I2CClkH determines the SCL HIGH period, and I2CClkL determines the SCL LOW period.

| Table 8. | I <sup>2</sup> C-bus clock frequency |
|----------|--------------------------------------|
|----------|--------------------------------------|

| I2CCIk<br>(I2CCIkH + I2CCIkL) | I <sup>2</sup> C-bus clock frequency |
|-------------------------------|--------------------------------------|
| 10 (minimum)                  | 369 kHz                              |
| 15                            | 246 kHz                              |
| 25                            | 147 kHz                              |
| 30                            | 123 kHz                              |
| 50                            | 74 kHz                               |
| 60                            | 61 kHz                               |
| 100                           | 37 kHz                               |

**Remark:** The numbers used in the formulas are in decimal, but the numbers to program I2CClkH and I2CClkL are in hex.

#### 9.2.6 I<sup>2</sup>C-bus time-out (I2CTO)

The time-out register is used to determine the maximum time that SCL is allowed to be LOW before the  $l^2C$ -bus state machine is reset.

When the I<sup>2</sup>C-bus interface is running, I2CTO is loaded after each I<sup>2</sup>C-bus state transition.

| Table 9. | I2CTO - I <sup>2</sup> C-bus time-out register (address 0x09h) bit description |  |
|----------|--------------------------------------------------------------------------------|--|
|----------|--------------------------------------------------------------------------------|--|

| Bit | Symbol  | Description                      |
|-----|---------|----------------------------------|
| 7:1 | TO[7:1] | time-out value                   |
| 0   | TE      | enable/disable time-out function |
|     |         | logic 0 = disable                |
|     |         | logic 1 = enable                 |

The least significant bit of I2CTO (TE bit) is used as a time-out enable/disable. A logic 1 will enable the time-out function. The time-out period can be calculated as follows:

$$time-out \ period = \frac{I2CTO[7:1] \times 256}{57600} \ seconds \tag{3}$$

The time-out value may vary, and it is an approximate value.

## 9.2.7 I<sup>2</sup>C-bus status register (I2CStat)

This register reports the l<sup>2</sup>C-bus transmit and receive frame status, whether the frame transmits correctly or not.

| i albito |       |       |       |       |       |       |       |                                         |
|----------|-------|-------|-------|-------|-------|-------|-------|-----------------------------------------|
| Bit 7    | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | I <sup>2</sup> C-bus status description |
| 1        | 1     | 1     | 1     | 0     | 0     | 0     | 0     | I2C_OK                                  |
| 1        | 1     | 1     | 1     | 0     | 0     | 0     | 1     | I2C_NACK_ON_ADDRESS                     |
| 1        | 1     | 1     | 1     | 0     | 0     | 1     | 0     | I2C_NACK_ON_DATA                        |
| 1        | 1     | 1     | 1     | 1     | 0     | 0     | 0     | I2C_TIME_OUT                            |

#### Table 10. I<sup>2</sup>C-bus status

## **10. Limiting values**

#### Table 11. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).[1][2]

| Symbol                 | Parameter                                         | Conditions             |     | Min  | Max  | Unit |
|------------------------|---------------------------------------------------|------------------------|-----|------|------|------|
| T <sub>amb(bias)</sub> | bias ambient temperature                          |                        |     | -55  | +125 | °C   |
| T <sub>stg</sub>       | storage temperature                               |                        |     | -65  | +150 | °C   |
| VI                     | input voltage                                     | referenced to $V_{SS}$ |     | -0.5 | +5.5 | V    |
| I <sub>OH(I/O)</sub>   | HIGH-level output current<br>per input/output pin |                        |     |      |      |      |
|                        | GPIO3 to GPIO7                                    |                        |     | -    | 20   | mA   |
|                        | all other pins                                    |                        |     | -    | 8    | mA   |
| I <sub>OL(I/O)</sub>   | LOW-level output current<br>per input/output pin  |                        |     | -    | 20   | mA   |
| II/O(tot)(max)         | maximum total I/O current                         |                        |     | -    | 120  | mA   |
| P <sub>tot</sub> /pack | total power dissipation per package               |                        | [3] | -    | 1.5  | W    |

[1] This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum.

[2] Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to  $V_{SS}$  unless otherwise noted.

[3] Based on package heat transfer, not device power consumption.

# **11. Static characteristics**

#### Table 12. Static characteristics

 $V_{DD}$  = 2.4 V to 3.6 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified.

| Symbol                    | Parameter                                      | Conditions                                                                         |               | Min                   | Typ <mark>[1]</mark> | Мах                | Unit |
|---------------------------|------------------------------------------------|------------------------------------------------------------------------------------|---------------|-----------------------|----------------------|--------------------|------|
| I <sub>DD</sub>           | supply current                                 | V <sub>DD</sub> = 3.6 V                                                            |               |                       |                      |                    | _    |
|                           |                                                | Operating mode; f = 7.3728 MHz                                                     |               | -                     | 9                    | 15                 | mA   |
|                           |                                                | Idle mode; f = 7.3728 MHz                                                          |               | -                     | 3.25                 | 5                  | mA   |
|                           |                                                | Power-down mode (sleep);<br>GPIO0 to GPIO7 as inputs;<br>inputs at V <sub>DD</sub> |               | -                     | 50                   | 70                 | μΑ   |
| V <sub>POR</sub>          | power-on reset voltage                         |                                                                                    |               | -                     | -                    | 0.2                | V    |
| V <sub>th(HL)</sub>       | negative-going threshold voltage               | except SCL, SDA                                                                    |               | 0.22V <sub>DD</sub>   | 0.4V <sub>DD</sub>   | -                  | V    |
| V <sub>IL</sub>           | LOW-level input voltage                        | SCL, SDA only                                                                      |               | -0.5                  | -                    | $0.3V_{DD}$        | V    |
| V <sub>th(LH)</sub>       | positive-going threshold voltage               | except SCL, SDA                                                                    |               | -                     | 0.6V <sub>DD</sub>   | 0.7V <sub>DD</sub> | V    |
| V <sub>IH</sub>           | HIGH-level input voltage                       | SCL, SDA only                                                                      |               | 0.7V <sub>DD</sub>    | -                    | 5.5                | V    |
| V <sub>OL</sub>           | LOW-level output                               | I <sub>OL</sub> = 20 mA                                                            | [2]           | -                     | 0.6                  | 1.0                | V    |
|                           | voltage                                        | I <sub>OL</sub> = 3.2 mA                                                           | [2]           | -                     | 0.2                  | 0.3                | V    |
| V <sub>OH</sub>           | HIGH-level output voltage                      | I <sub>OH</sub> = −20 mA; Push-pull mode;<br>GPIO3 to GPIO7                        |               | 0.8V <sub>DD</sub>    | -                    | -                  | V    |
|                           |                                                | $I_{OH} = -3.2 \text{ mA}$ ; Push-pull mode;<br>GPIO0 to GPIO2                     |               | V <sub>DD</sub> - 0.7 | $V_{DD}-0.4$         | -                  | V    |
|                           |                                                | I <sub>OH</sub> = –20 mA; quasi-bidirectional<br>mode; all GPIOs                   |               | V <sub>DD</sub> - 0.3 | $V_{DD}-0.2$         | -                  | V    |
| C <sub>io</sub>           | input/output capacitance                       |                                                                                    | <u>[3]</u>    | -                     | -                    | 15                 | pF   |
| IIL                       | LOW-level input current                        | logic 0; all ports; V <sub>I</sub> = 0.4 V                                         | <u>[4]</u>    | -                     | -                    | -80                | μA   |
| ILI                       | input leakage current                          | all ports; V <sub>I</sub> = V <sub>IL</sub> or V <sub>IH</sub>                     | <u>[5]</u>    | -                     | -                    | -10                | μA   |
| I <sub>T(HL)</sub>        | negative-going transition current              | logic 1-to-0; all ports; V <sub>I</sub> = 2.0 V at<br>V <sub>DD</sub> = 3.6 V      | <u>[6][7]</u> | -30                   | -                    | -450               | μA   |
| R <sub>RESET_N(int)</sub> | internal pull-up<br>resistance on pin<br>RESET |                                                                                    |               | 10                    | -                    | 30                 | kΩ   |

[1] Typical ratings are not guaranteed. The values listed are at room temperature, 3 V.

[2] See <u>Table 11 "Limiting values</u>" for steady state (non-transient) limits on  $I_{OL}$  or  $I_{OH}$ . If  $I_{OL}/I_{OH}$  exceeds the test condition,  $V_{OL}/V_{OH}$  may exceed the related specification.

- [3] Pin capacitance is characterized but not tested.
- [4] Measured with GPIO in quasi-bidirectional mode.
- [5] Measured with GPIO in high-impedance mode.
- [6] GPIO in quasi-bidirectional mode with weak pull-up (applies to all GPIO pins with pull-ups). Does not apply to open-drain pins.
- [7] GPIO pins source a transition current when used in quasi-bidirectional mode and externally driven from logic 1 to logic 0. This current is highest when V<sub>1</sub> is approximately 2 V.

# **12. Dynamic characteristics**

#### Table 13. I<sup>2</sup>C-bus timing characteristics

All the timing limits are valid within the operating supply voltage and ambient temperature range;  $V_{DD} = 2.4 \text{ V}$  to 3.6 V;  $T_{amb} = -40 \text{ }^{\circ}\text{C}$  to +85  $^{\circ}\text{C}$ ; and refer to  $V_{IL}$  and  $V_{IH}$  with an input voltage of  $V_{SS}$  to  $V_{DD}$ .

| Symbol              | Parameter                                                         | Conditions | Standar<br>I <sup>2</sup> C- | rd mode<br>bus | Fast mode<br>I <sup>2</sup> C-bus |     | Unit |
|---------------------|-------------------------------------------------------------------|------------|------------------------------|----------------|-----------------------------------|-----|------|
|                     |                                                                   |            | Min                          | Max            | Min                               | Max |      |
| f <sub>SCL</sub>    | SCL clock frequency                                               |            | 0                            | 100            | 0                                 | 400 | kHz  |
| t <sub>BUF</sub>    | bus free time between a STOP and START condition                  |            | 4.7                          | -              | 1.3                               | -   | μs   |
| t <sub>HD;STA</sub> | hold time (repeated) START condition                              |            | 4.0                          | -              | 0.6                               | -   | μs   |
| t <sub>SU;STA</sub> | set-up time for a repeated START condition                        |            | 4.7                          | -              | 0.6                               | -   | μs   |
| t <sub>su;sтo</sub> | set-up time for STOP condition                                    |            | 4.0                          | -              | 0.6                               | -   | μs   |
| t <sub>HD;DAT</sub> | data hold time                                                    |            | 0                            | -              | 0                                 | -   | ns   |
| t <sub>VD;ACK</sub> | data valid acknowledge time                                       |            | -                            | 0.6            | -                                 | 0.6 | μs   |
| t <sub>VD;DAT</sub> | data valid time                                                   | LOW-level  | -                            | 0.6            | -                                 | 0.6 | μs   |
|                     |                                                                   | HIGH-level | -                            | 0.6            | -                                 | 0.6 | μs   |
| t <sub>SU;DAT</sub> | data set-up time                                                  |            | 250                          | -              | 100                               | -   | ns   |
| t <sub>LOW</sub>    | LOW period of the SCL clock                                       |            | 4.7                          | -              | 1.3                               | -   | μs   |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock                                      |            | 4.0                          | -              | 0.6                               | -   | μs   |
| t <sub>f</sub>      | fall time of both SDA and SCL signals                             |            | -                            | 0.3            | -                                 | 0.3 | μs   |
| t <sub>r</sub>      | rise time of both SDA and SCL signals                             |            | -                            | 1              | -                                 | 0.3 | μs   |
| t <sub>SP</sub>     | pulse width of spikes that must be suppressed by the input filter |            | -                            | 50             | -                                 | 50  | ns   |



# 13. Package outline



#### Fig 18. Package outline SOT403-1 (TSSOP16)

SC18IM700

**Product data sheet** 

# 14. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

## 14.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

## 14.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

## 14.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

## 14.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 19</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 14 and 15

| Package thickness (mm) | Package reflow temperature (°C) |       |  |
|------------------------|---------------------------------|-------|--|
|                        | Volume (mm <sup>3</sup> )       |       |  |
|                        | < 350                           | ≥ 350 |  |
| < 2.5                  | 235                             | 220   |  |
| ≥ 2.5                  | 220                             | 220   |  |

#### Table 14. SnPb eutectic process (from J-STD-020C)

#### Table 15. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |  |
|------------------------|---------------------------------|-------------|--------|--|--|
|                        | Volume (mm <sup>3</sup> )       |             |        |  |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |  |
| < 1.6                  | 260                             | 260         | 260    |  |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |  |
| > 2.5                  | 250                             | 245         | 245    |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 19.

### Master I<sup>2</sup>C-bus controller with UART interface



For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*.

# **15. Abbreviations**

| Table 16. Abbreviations |                                                    |  |  |  |
|-------------------------|----------------------------------------------------|--|--|--|
| Acronym                 | Description                                        |  |  |  |
| ASCII                   | American Standard Code for Information Interchange |  |  |  |
| FIFO                    | First In, First Out                                |  |  |  |
| GPIO                    | General Purpose Input/Output                       |  |  |  |
| I <sup>2</sup> C-bus    | Inter Integrated Circuit bus                       |  |  |  |
| RX FIFO                 | Receive FIFO                                       |  |  |  |
| TX FIFO                 | Transmit FIFO                                      |  |  |  |
| UART                    | Universal Asynchronous Receiver/Transmitter        |  |  |  |

# **16. Revision history**

## Table 17. Revision history

| Document ID    | Release date                                                                                                                                                                                                                                                                                                                                                                                           | Data sheet status                                              | Change notice | Supersedes           |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|---------------|----------------------|
| SC18IM700_4    | 20191009                                                                                                                                                                                                                                                                                                                                                                                               | Product data sheet                                             | 2019100041    | SC18IM700_3          |
| Modifications: |                                                                                                                                                                                                                                                                                                                                                                                                        | ontinued versions, and aligned product and product orientation |               | heet to 'as-shipped' |
| SC18IM700_3    | 20171012                                                                                                                                                                                                                                                                                                                                                                                               | Product data sheet                                             | 2017080351    | SC18IM700_2          |
| Modifications: | <ul> <li>Added SC18IM700/S8</li> <li>Updated Section 4.1 "Ordering options"</li> <li>Section 2 "Features and benefits": 9<sup>th</sup> bullet item: changed from "2.3 V and 3.6 V operation" to "2.4 V and 3.6 V operation"</li> <li>Table 5 "Internal registers summary": <ul> <li>changed Default value for register IOState from "0x0F" to "-"</li> <li>added Table note [1]</li> </ul> </li> </ul> |                                                                |               |                      |
| SC18IM700_2    | 20070810                                                                                                                                                                                                                                                                                                                                                                                               | Product data sheet                                             | -             | SC18IM700_1          |
| SC18IM700_1    | 20060228                                                                                                                                                                                                                                                                                                                                                                                               | Product data sheet                                             | -             | -                    |

# 17. Legal information

## 17.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

## 17.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

# 17.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

## 17.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP Semiconductors N.V.

# **18. Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

Master I<sup>2</sup>C-bus controller with UART interface

# **19. Contents**

| 1              | General description 1                                                        |
|----------------|------------------------------------------------------------------------------|
| 2              | Features and benefits 1                                                      |
| 3              | Applications 1                                                               |
| 4              | Ordering information 2                                                       |
| 4.1            | Ordering options 2                                                           |
| 5              | Block diagram 2                                                              |
| 6              | Pinning information 3                                                        |
| 6.1            | Pinning                                                                      |
| 6.2            | Pin description 3                                                            |
| 7              | Functional description 4                                                     |
| 7.1            | UART message format 4                                                        |
| 7.1.1          | Write N bytes to slave device                                                |
| 7.1.2          | Read N byte from slave device                                                |
| 7.1.3          | Write to 18IM internal register                                              |
| 7.1.4          | Read from 18IM internal register                                             |
| 7.1.5<br>7.1.6 | Write to GPIO port                                                           |
| 7.1.0          | Read from GPIO port       6         Repeated START: read after write       6 |
| 7.1.8          | Repeated START: write after write                                            |
| 7.1.9          | Power-down mode                                                              |
| 8              | l <sup>2</sup> C-bus serial interface                                        |
| 9              | Internal registers available                                                 |
| 9.1            | Register summary                                                             |
| 9.2            | Register descriptions                                                        |
| 9.2.1          | Baud Rate Generator (BRG)                                                    |
| 9.2.2          | Programmable port configuration (PortConf1 and                               |
|                | PortConf2) 10                                                                |
| 9.2.2.1        | Quasi-bidirectional output configuration 10                                  |
| 9.2.2.2        | Input-only configuration                                                     |
| 9.2.2.3        | Push-pull output configuration                                               |
| 9.2.2.4        | Open-drain output configuration                                              |
| 9.2.3          | Programmable I/O pins state register (IOState)<br>12                         |
| 9.2.4          | I <sup>2</sup><br>I <sup>2</sup> C-bus address register (I2CAdr) 12          |
| 9.2.5          | $l^2$ C-bus clock rates (I2CClk)                                             |
| 9.2.6          | I <sup>2</sup> C-bus time-out (I2CTO)                                        |
| 9.2.7          | I <sup>2</sup> C-bus status register (I <sup>2</sup> CStat)                  |
| 10             | Limiting values                                                              |
| 11             | Static characteristics 15                                                    |
| 12             | Dynamic characteristics                                                      |
| 13             | Package outline                                                              |
| 14             | Soldering of SMD packages                                                    |
| 14.1           | Introduction to soldering                                                    |
| 14.2           | Wave and reflow soldering                                                    |
| 14.3           | Wave soldering 18                                                            |
|                |                                                                              |

| 14.4 | Reflow soldering    | 19 |
|------|---------------------|----|
| 15   | Abbreviations       | 21 |
| 16   | Revision history    | 21 |
| 17   | Legal information   | 22 |
| 17.1 | Data sheet status   | 22 |
| 17.2 | Definitions         | 22 |
| 17.3 | Disclaimers         | 22 |
| 17.4 | Trademarks          | 23 |
| 18   | Contact information | 23 |
| 19   | Contents            | 24 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP Semiconductors N.V. 2019.

#### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 9 October 2019 Document identifier: SC18IM700

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for I/O Controller Interface IC category:

Click to view products by NXP manufacturer:

Other Similar products are found below :

DSL4510 S R15X DSL5110 SR1TY EC-GAV SEC1210I-CN-02 LPC47M107S-MS LPC47M102S-MS 70M-OAC15A IS31IO7326-QFLS4-EB PM8001C-F3EI SLO24IRA LPC47B277-MS JHL8040R S LMN6 DS2488X+T BU92747GUW-E2 IDC5Q FDC37B787-NS PCI1520IPDVEP MCP2140A-I/P CQM1-LK501 IDC-24F OAC15 ODC15 OAC24 OAC24A MCP2140A-ISO OAC5A IA82510PLC28IR2 MAX5942BCSE+ 70G-IAC15 70M-ODC15B DSL2310 S LJ3W JHL6240 S LLNG JHL7340 S LMHX JHL7540 S LMHR JHL7440 S LMHZ JHL8540 S RH4Q JHL8340 S RH4N NH82801IB S LA9M MAX5940CESA+ DS2488X+U DS8005-RJX+ MCP2140A-ISS MCP2150-I/SS MCP2155-I/SS MCP2140AT-I/SS MCP2140-I/SS DS2484R+T MAX5940DESA+ LPC47N217N-ABZJ MCP2140-IP