Rev. 2.1 - 12 October 2011
Product data sheet

## 1. General description

The UBA20271/2 are high-voltage power ICs intended to drive and control higher powered self ballasted Compact Fluorescent Lamp (CFL) lighting applications. The UBA20271/2 operate from 120 V and 230 V . The module includes a half-bridge power circuit of two NMOST power FETs. In addition, a controller circuit is included that has advanced features for dimming and a lamp current controlled boost feature. The boost feature is used for boosting cold (amalgam) CFL.

The controller contains a half-bridge drive function for CFL, a high-voltage level-shift circuit with integrated bootstrap diode. In addition, the controller contains an oscillator function, a current control function both for preheat and burn, a timer function and protection circuits. The UBA20271/2 are supplied via a dV/dt current charge supply circuit from the half-bridge circuit.

Remark: Mains voltages noted are AC.

## 2. Features and benefits

### 2.1 Half-bridge features

■ UBA20271: Two internal $350 \mathrm{~V}, 1.0 \Omega$, max 5.0 A NMOST half-bridge power FETs

- UBA20272: Two internal $600 \mathrm{~V}, 3.0 \Omega$, max 2.7 A NMOST half-bridge power FETs
- Integrated high-voltage level-shift function with integrated bootstrap diode


### 2.2 Preheat and ignition features

- Coil saturation protection during ignition
- Adjustable saturation protection level
- Adjustable preheat time
- Adjustable preheat current
- Ignition lamp current detection


### 2.3 Lamp boost features

- Adjustable boost timing
- Fixed boost current ratio of 1.5
- Gradually boost to burn transition timing


### 2.4 Dim features

- Continuously variable dimming function for standard phase cut dimmers

- Natural dimming curve by logarithmic correction
- Adjustable Minimum Dimming Level (MDL)
- Controlled lamp ON/OFF


### 2.5 Protection

■ OverCurrent Protection (OCP) in boost and burn state

- Capacitive Mode Protection (CMP)
- OverPower Protection (OPP)
- Power-down function
- OverTemperature Protection (OTP)


### 2.6 Other features

- Current controlled operating in boost and burn state
- External power-down function
- Lamp flicker suppression


## 3. Applications

- Dimmable compact fluorescent lamps for power levels from 5 W to 20 W directly operating from 230 V (UBA20272) and 120 V (UBA20271) mains voltage.


## 4. Ordering information

Table 1. Ordering information

| Type number | Package |  |  |
| :--- | :--- | :--- | :--- |
|  | Name | Description | Version |
| UBA20271T/N1 | SO20 | Plastic small outline package; 20 leads; body width 7.5 mm | SOT163-1 |
| UBA20272T/N1 | SO20 | Plastic small outline package; 20 leads; body width 7.5 mm | SOT163-1 |



## 6. Pinning information

### 6.1 Pinning



Fig 2. Pin configuration UBA20271/2 (SO20)

### 6.2 Pin description

Table 2. Pin description

| Symbol | Pin | Description |
| :---: | :---: | :---: |
| SLS | 1,2,3 | source low-side switch[1] |
| LSAT | 4 | coil saturation level input |
| PGND | 5 | power ground[ [3] |
| $V_{\text {DD }}$ | 6 | low voltage supply |
| RREF | 7 | internal reference current input |
| CF | 8 | voltage controlled oscillator capacitor |
| MDL | 9 | minimum dimming level input |
| Cl | 10 | voltage controlled oscillator input integrating capacitor |
| CSI | 11 | current feedback sense input |
| DCI | 12 | dimming level input |
| CP | 13 | preheat timing capacitor |
| CB | 14 | boost timing capacitor |
| SGND | 15 | signal ground[ [3] |
| FS | 16 | floating supply voltage |
| HBO | 17,19,20 | half-bridge output[2] |
| DHS | 18 | high-voltage supply |

[1] SLS pins are internally connected
[2] HBO pins are internally connected
[3] PGND and SGND are internally connected

## 7. Functional description

The UBA20271/2 are ICs with integrated half-bridge MOSFETs in self ballasted high-power CFL and their derivatives. The UBA20271/2 are equipped with variable dimming functionality that has a logarithmic corrected natural dimming function. This function enables a less sensitive brightness control of the lamp at low dim levels.

The UBA20271/2 are rated up to a maximum continuous rectified mains voltage of 350 V or 500 V , respectively and lamp power-up to 20 W . The UBA20271/2 include all the necessary functions for preheat, ignition, boost, and on-state operation of the lamp and includes a linear dimming feature. In addition, several protection measures are included that safeguard the functioning of the CFL and controller. The controller states are shown in Figure 3.

(1) $V_{D D}>V_{D D(\text { start })}$ AND $V_{i(D C l)}>V_{\text {th(start) }) \text { Cl }}$ AND (HOLD $=0 O R V_{C P}<V_{\text {th(rel) }}$ CP)
(2) $V_{D D}<V_{D D(\text { stop) }} O R V_{i(D C I)}<V_{\text {th(start) } D C I}-V_{\text {th(hys) } \mathrm{DCl}}$
(3) (End of ignition time AND HOLD $=0$ ) $O R V_{D D}<V_{D D(s t o p)} O R V_{i(D C l)}<V_{t h(s t a r t) D C I}-V_{\text {th(hys) }}$ DCl
(4) End of ignition AND HOLD $=1$
(5) $\mathrm{V}_{\mathrm{CP}}<\mathrm{V}_{\mathrm{th}(\mathrm{pd}) \mathrm{CP}}$ OR overcurrent fault time $>1 / 10 \mathrm{t}_{\mathrm{ph}}$ OR $\mathrm{f}_{\text {bridge( }}$ max) detected in capacitive mode
(6) $V_{D D}<V_{D D(\text { stop })} O R V_{i(D C I)}<V_{\text {th(start)DCI }}-V_{\text {th(hys) }}$ DCI

Fig 3. State diagram

### 7.1 Lamp start-up cycle

### 7.1.1 Reset state

The UBA20271/2 are in a reset state while the supply voltage on the $V_{D D}$ pin is lower than the $\mathrm{V}_{\mathrm{DD}(\mathrm{rst})}$ level. In the reset state, a part of the internal supply is turned off, all registers, counters and timers are undefined. In addition, the hold state latch is reset and both the high and low-side transistor are non-conductive. During power-up, the low voltage supply capacitor on the $V_{D D}$ pin is charged via an external start-up resistor. When the voltage on the $V_{D D}$ pin is higher than the $V_{D D(r s t)}$ level, the start-up state is entered. The UBA20271/2 enters the reset state when the supply voltage on the $\mathrm{V}_{\mathrm{DD}}$ pin drops lower than $\mathrm{V}_{\mathrm{DD} \text { (rst) }}$.

### 7.1.2 Start-up state

Start-up is achieved by charging the low voltage supply capacitor on the $\mathrm{V}_{\mathrm{DD}}$ pin via an external start-up resistor. At start-up the High-Side (HS) transistor is non-conductive and the Low-Side (LS) is conductive to enable charging of the bootstrap capacitor. This capacitor supplies the HS driver and level shifter circuit connected between the FS and HBO pin. A DC reset circuit is incorporated in the ICs HS driver. This circuit ensures that lower than the lockout voltage on the FS pin the output voltage $\left(\mathrm{V}_{\mathrm{GHS}}-\mathrm{V}_{\mathrm{HBO}}\right)$ is zero.

As the start-up state is entered, the circuit only starts oscillating when the low voltage supply $\left(\mathrm{V}_{\mathrm{DD}}\right)$ reaches the value of $\mathrm{V}_{\mathrm{DD}(\text { start })} A N D \mathrm{~V}_{\mathrm{i}(\mathrm{DCl})}>\mathrm{V}_{\text {th(start)DCl}}$. The circuit starts oscillating at $f_{\text {bridge(max) }}$.

The circuit enters the preheat state as soon as the capacitor on the CP pin is charged to a voltage level higher than $\mathrm{V}_{\mathrm{th}(\mathrm{CP}) \text { max }}$. To remain oscillating, the $\mathrm{V}_{\mathrm{DD}}$ voltage must remain higher than $\mathrm{V}_{\mathrm{DD}(\text { stop) }}$ and lower than the upper limit $\mathrm{V}_{\mathrm{DD} \text { (clamp). }}$ In addition, the typical voltage level on the DCI pin must be higher than $\mathrm{V}_{\text {th(start)DCI }}-\mathrm{V}_{\text {th(hys)DCI }}=0.24 \mathrm{~V}$.

An UnderVoltage LockOut (UVLO) is implemented on the DCI pin to create a guaranteed turn-off for multiple lamps when the lamps are at low dim levels. The UVLO also guarantees that there is a preheat phase when the dim level is turned up again.

The typical turn-on level on the DCI pin is set to lower than $\mathrm{V}_{\mathrm{th}(\mathrm{start)} \mathrm{DCI}}=0.36 \mathrm{~V}$, else it would increase the turn-on hysteresis of the lamp. This level enables the UBA20271/2 to perform a stable ignition of the lamp when there is already sufficient power from the dimmer at lower dim levels.

During the start-up state, the voltage on the CF pin is at zero and the CB pin is close to zero. The voltage on the CP pin rises to higher than $\mathrm{V}_{\text {th( }}(\mathrm{CP})_{\text {max }}$ level during the start-up state. See Figure 9.

### 7.1.3 Preheat state

Starting at $f_{\text {bridge(max) }}$, the frequency decreases by charging capacitor $\mathrm{C}_{\mathrm{CI}}$ via an output current circuit controlled by the preheat current sensor circuit. This state continues until the momentary value of the voltage across sense resistor $\mathrm{R}_{\text {SLS }}$ reaches the internally fixed preheat voltage level (SLS pin). At this level, the current of the preheat current sensor reaches a charge and discharge balanced state on capacitor $\mathrm{C}_{\mathrm{CI}}$ to set the frequency.

The preheat time consists of eight saw-toothed pulses at the CP pin. Preheat begins as soon as the capacitor on the CP pin is charged to a voltage higher than $\mathrm{V}_{\mathrm{th}(\mathrm{CP}) \text { max. }}$ During the preheat time, the current feedback sensor circuit (input CSI pin) is disabled. To increase noise immunity, an internal filter of 30 ns is included at the SLS pin.

If during preheat, the level on the DCI pin drops lower than $\mathrm{V}_{\mathrm{th}(\text { start }) \mathrm{DCl}}-\mathrm{V}_{\text {th(hys) } \mathrm{DCl}}$ $=0.24 \mathrm{~V}$ or the $\mathrm{V}_{\mathrm{DD}}$ pin drops lower than $\mathrm{V}_{\mathrm{DD} \text { (stop) }}$, the preheat state is immediately stopped. The circuit then enters the hold state delaying a new preheat cycle. A fixed voltage drop on the preheat capacitor $\mathrm{C}_{\mathrm{CP}}$ and a fixed discharge current on the CP pin sets the delay time.

A new preheat cycle starts after the CP pin level slowly discharges. This condition continues until $\mathrm{V}_{\mathrm{CP}}<\mathrm{V}_{\mathrm{th}(\mathrm{rel}) \mathrm{CP}}$ and recharges higher than $\mathrm{V}_{\mathrm{th}(\mathrm{CP}) \text { max }}$ provided $V_{D D}>V_{D D(s t a r t)} A N D V_{i(D C I)}>V_{\text {th(start)DCI }}$. See Figure 5.


Fig 4. CFL frequency from start to burn state

### 7.1.4 Ignition state

Directly after the preheat state has been completed, the ignition state is entered. In the ignition state, the frequency sweeps down due to charging of the capacitor $\mathrm{C}_{\mathrm{Cl}}$ on the Cl pin with an internally fixed current. See Figure 4. During this continuous decrease in frequency, the circuit approaches the resonant frequency of the resonant tank L2, C5. This results in a high voltage across the lamp to ignite the lamp. The current sensor circuit which monitors the voltage over resistor $\mathrm{R}_{\mathrm{Cs}}$ detects lamp ignition. See Figure 11.

If the voltage on the CSI pin is above the typical ignition detection threshold voltage level of 0.6 V , lamp ignition is detected. The system then changes from ignition state to the boost or burn state. If no ignition is detected, the frequency decreases further to the minimum half-bridge frequency $f_{\text {bridge }}(\mathrm{min})$. To prevent continuous ignition attempts and over-heating of the application due to lamp damage, the UBA20271/2 only attempts to ignite the lamp twice after power-up. The ignition attempt counter is incremented when the lamp ignition threshold voltage on the CSI pin is not exceeded at the end of the ignition enabling time. If a second ignition attempt also exceeds the ignition time-out period, the IC enters the power-down state. See Figure 5.


Fig 5. Retry cycle

### 7.1.5 Boost state and transition to burn state

When ignition is detected by measuring lamp current on the CSI pin, the circuit enters the boost state. Figure 7 shows the boost and burn state in more detail. In the boost state, the nominal burn state lamp current can be increased with a fixed boost ratio of 1.5:1. This boosts up the slow luminescence increase of a cold amalgam CFL lamp, provided $\mathrm{V}_{\mathrm{DCI}}>\mathrm{V}_{\text {th(bst)DCI }}$. If the IC is at a temperature $\left(\mathrm{T}_{\mathrm{j}(\mathrm{bp}) \mathrm{bst}}\right)$ before entering the boost state, the burn state is bypassed.

A boost timing circuit is included to determine the boost time and transition to burn time. The circuit consists of a clock generator comprising $C_{C B}, R_{\text {ext(RREF) }}$ and a 64-step counter. When the timer is not operating, $\mathrm{C}_{\mathrm{CB}}$ is discharged to lower than the $\mathrm{V}_{\mathrm{th}(\mathrm{CB}) \text { min }}$ level of 1.1 V . This voltage, about 0.6 V , is still higher than the level at which the comparator on $\mathrm{C}_{\mathrm{CB}}$ detects if the CB pin is shorted to ground.

The boost time consists of 63 saw-toothed pulses at the CB pin and automatically followed by the transition time at the CP pin. The 32 saw-tooth pulses form the transition time from boost to burn enabling a smooth transition between the current controlled boost and burn state. The total transition time is approximately four times the preheat time as shown in Figure 6.


Fig 6. Boost timing
In the boost state, the lamp current feedback control circuit operates the same as in the burn state. This action is used to improve lamp stability. Lamp current boosted by a fixed ratio of 1.5 compared to the burn state, boosts up the slow luminescence increase of a cold CFL lamp. In the boost to burn transition time there is a slow 15-step ratio decrease from 1.5 to 1 . For the transition to burn time, the preheat timer is reused and the boost ratio is gradually decreased in 15 steps from 1.5 to 1 . The steps occur within 32 saw-toothed pulses on the CP pin. The 32 saw-toothed pulses form the transition time from boost to burn to enable a smooth transition between the current controlled boost and burn state. Given the application values of $\mathrm{C}_{\mathrm{CB}}$ and $\mathrm{R}_{\text {ext(RREF) }}$ a boost time of more than 300 s is possible. In addition to boost bypass at temperature $\mathrm{T}_{\mathrm{j}(\mathrm{bp}) \text { bst }}\left(\approx 80^{\circ} \mathrm{C}\right)$, there is a temperature protection function during the boost state of $\mathrm{T}_{\mathrm{j}(\text { end }) \text { bst }}\left(\approx 120^{\circ} \mathrm{C}\right.$ ). If the IC temperature passes this level during boost, the transition timer is immediately started in order to enter the burn state faster. This action effectively reduces the boost time. See Figure 4 [B].

The current boost in the boost state does not start when $\mathrm{V}_{\mathrm{i}(\mathrm{DCI})}$ is lower than $\mathrm{V}_{\mathrm{th}(\mathrm{bst}) \mathrm{DCl}}$. Current boost ends when $\mathrm{V}_{\mathrm{i}(\mathrm{DCl})}$ is lower than $\mathrm{V}_{\text {th(bst) } \mathrm{DCI}}-\mathrm{V}_{\text {th(bst)hys(DCI) }}$ without a boost transition. See Figure 4 [A].

Remark: If the CB pin is shorted to ground, the boost function is disabled. During such conditions, the bottom frequency $\mathrm{f}_{\text {bridge }(\mathrm{min})}$ is 1.8 times higher than the boost bottom frequency $f_{\text {bridge(bst)min }}$.

### 7.1.6 Burn state

After the boost state, or when the boost state is bypassed burn state starts. The lamp current sensor circuit is still enabled. See Figure 4 [A]. The CSI pin (current sense input) measures the RMS voltage across sense resistor $\mathrm{R}_{\mathrm{Cs}}$. It then passes through a Double-Sided Rectifier (DSR) circuit and fed towards an Operational Transconductor Amplifier (OTA). When the RMS voltage on the CSI pin reaches the internal reference level, the lamp current sensor circuit takes over the control of the lamp current. The
internal current output of the OTA is transferred via an integrator on the Cl pin to the input of the Voltage Controlled Oscillator (VCO). The VCO regulates the frequency and as a result, the lamp current.

(1) Temp $>\mathrm{T}_{\mathrm{j}(\mathrm{bp}) \text { bst }}$ OR Boost_Disable
(2) Temp $<\mathrm{T}_{\mathrm{j}(\mathrm{bp}) \text { bst }}$ AND NOT Boost_Disable
(3) NOT (Boost OR Boost transition)
(4) $\mathrm{Temp}>\mathrm{T}_{\mathrm{j}(\mathrm{end}) \mathrm{bst}}$ OR Boost timer ended OR (Boost_ratio $=1.5$ AND $\left.\mathrm{V}_{\mathrm{DCl}}<\mathrm{V}_{\mathrm{th}(\mathrm{bst}) \mathrm{DCl}}-\mathrm{V}_{\mathrm{th}(\mathrm{bst}) \mathrm{hys}(\mathrm{DCl})}\right)$
(5) Boost_Transition timer ended OR $\mathrm{V}_{\mathrm{DCl}}<\mathrm{V}_{\mathrm{th}(\mathrm{bst}) \mathrm{DCl}}-\mathrm{V}_{\mathrm{th}(\mathrm{bst}) \mathrm{hys}(\mathrm{DCl})}$ OR Temp $>\mathrm{T}_{\mathrm{j} \text { (otp) }}$

Fig 7. Boost and burn state machine

### 7.1.7 Hold state

The hold state is a special state to reduce lamp flicker at deep dim levels, on or near dim and ignition threshold level. See Figure 3.

The hold state is entered following:

- a failed ignition attempt
- or when the low supply voltage $\mathrm{V}_{\mathrm{DD}}$ is lower than $\mathrm{V}_{\mathrm{DD}(\text { stop })}$ in the ignition or preheat state
- or when $\mathrm{V}_{\mathrm{DCI}}<\mathrm{V}_{\mathrm{th}(\text { start }) \mathrm{DCI}}-\mathrm{V}_{\mathrm{th}(\mathrm{hys}) \mathrm{DCI}}$ in the ignition or preheat state

A repeated aborted preheat or ignition cycle due to a drop in DCI voltage that is lower than $\mathrm{V}_{\mathrm{th}(\text { start }) \mathrm{DCl}}-\mathrm{V}_{\mathrm{th}(\mathrm{hys}) \mathrm{DCl}}$ or a drop in supply voltage that is lower than $\mathrm{V}_{\mathrm{DD} \text { (stop) }}$ in preheat or ignition state does not increment the ignition attempt counter. The UBA20271/2 enters the hold state only delaying a new preheat cycle by the same time delay and mechanism. As shown in Figure 5 hold state retention time.

When CP is lower than $\mathrm{V}_{\text {th(rel)CP, }}$, the IC is released from the hold state and moves to the start-up state. See Figure 3. Alternatively, the hold state ends when the supply voltage is lower than $\mathrm{V}_{\mathrm{DD} \text { (rst) }}$ and the IC is reset.

With a 470 nF capacitor on the CP pin, the typical hold state retention delay is between 1.0 seconds and 1.7 seconds. However, it depends on where the preheat cycle is cut off on the rising or falling edge of the preheat timing. The retention time for a failed ignition always starts from the top of the rising edge on the CP pin. See Figure 5. In the hold state, a latch is set (hold state latch =1), the oscillator is stopped, transistor HS is non-conductive and transistor LS conducting. The voltage on pin $\mathrm{V}_{\mathrm{DD}}$ alternates between $V_{D D(\text { start })}$ and $V_{D D(\text { stop })}$ as long as the voltage on the CP pin has not reached $V_{\text {th(rel)CP. See }}$ Figure 5.

The alternating supply voltage is a result of the current drawn by the IC supply pin $V_{D D}$. The supply current is less than $220 \mu \mathrm{~A}$, when the supply voltage $\mathrm{V}_{\mathrm{DD}}$ is increasing between $V_{D D(\text { stop })}$ and $V_{D D(\text { start })}$. The supply current is typically 2 mA when $V_{D D}$ is decreasing between $V_{D D(\text { start })}$ and $V_{D D(\text { stop) }}$. More current is drawn during the decreasing slope of $\mathrm{V}_{\mathrm{DD}}$ as the internal analog supply is turned on when $\mathrm{V}_{\mathrm{DD}}>\mathrm{V}_{\mathrm{DD}}$ (start). This condition enables comparators in the IC to monitor the voltage on the CP pin and whether the supply voltage $\mathrm{V}_{\mathrm{DD}}$ decreases lower than $\mathrm{V}_{\mathrm{DD}}$ (stop).

### 7.2 Oscillation and timing

### 7.2.1 Oscillation

The internal oscillator is a VCO circuit which generates a sawtooth waveform between the $\mathrm{V}_{\text {th }}$ (CF)max level and 0 V . Capacitor $\mathrm{C}_{\mathrm{CF}}$, resistor $\mathrm{R}_{\text {ext(RREF) }}$, and the voltage at the Cl pin determine the frequency of the sawtooth. $\mathrm{R}_{\text {ext(RREF) }}$ and $\mathrm{C}_{\mathrm{CF}}$ determine the minimum and maximum switching frequencies. Their ratio is internally fixed. There are two ratios, the ratio between $f_{\text {bridge(max) }}$ and $f_{\text {bridge }(\min )}$ is 2.5 and the ratio between $f_{\text {bridge(max) }}$ and $\mathrm{f}_{\text {bridge(bst)min }}$ is 4.6. The sawtooth frequency is twice the half-bridge frequency.

Transistors HS (Q1) and LS (Q2) are brought into conduction with a duty cycle of approximately $50 \%$. Figure 8 provides an overview of the oscillator signal and driver signals. The oscillator starts oscillating at $\mathrm{f}_{\text {bridge(max) }}$. The non-overlap time between the gate drive signals $\mathrm{V}_{\mathrm{GLS}}$ and $\mathrm{V}_{\mathrm{GHS}}$ is $\mathrm{t}_{\mathrm{no}}$.


Fig 8. Sawtooth, gate driver and half-bridge output signals

### 7.2.2 Combined timing circuit

A combined timing circuit is included to determine the preheat time, ignition enabling time and overcurrent time, see Figure 9. The circuit consists of a clock generator defined by $\mathrm{C}_{\mathrm{CP}}$ and $\mathrm{R}_{\text {ext(RREF) }}$ and a counter. When the timer is not operating, $\mathrm{C}_{\mathrm{CP}}$ is charged to 5 V . The timing circuit starts operating following the start-up state, as soon as the low supply voltage has reached $\mathrm{V}_{\mathrm{DD}(\text { start })}$. Additionally the DCI input voltage is higher than $\mathrm{V}_{\text {th(start)DCI }}$ and the voltage on pin CP must pass $\mathrm{V}_{\text {th }}(\mathrm{CP})_{m a x}$. The preheat time consists of eight saw-tooth pulses on the CP pin as shown in Figure 9. The maximum ignition enabling time following the preheat phase is two complete sawtooth (triangular) pulses. During the boost and burn state, part of the timer is used to generate the maximum overcurrent time (more than one half of the saw-toothed pulse). If a continuous overcurrent is detected, the timer starts


Fig 9. Timing diagram preheat, ignition and overcurrent

### 7.3 Natural linear dimming

What determines the actual internal set point level used for the current control feedback loop is an external level applied via the DCI pin for dimming. The DCI voltage is a function of the phase cut angle of the applied dimmer. To ensure that the external input for the control on the DCI pin internally stays within a certain range, this input signal passes an internal linear to logarithmic conversion circuit followed by a limiting circuit.

The linear to logarithmic conversion circuit is designed to improve dimming control by correcting for the higher sensitivity of the human eye to small changes in low light levels. See Figure 10. The conversion circuit also provides a natural perceived linear brightness adjustment of the lamp.

The limiting circuit prevents the signal falling below the MDL or rising above the 100 \% reference level of $\mathrm{V}_{\text {clamp(CsI). }}$. The output of the linear to logarithmic conversion circuit is the actual reference voltage for the lamp current control loop. See signal $\mathrm{V}_{\mathrm{LD}}$ in Figure 1 (dimmer control block). When the IC is in the burn state, the voltage is equal to the RMS voltage on the CSI pin. When the control loop is regulating correctly, the upper limit is clamped at the $100 \%$ reference level. This condition prevents lamp current values that are too high in mains overvoltage situations. See Figure 10.

The MDL level presets a minimum to which the lamp current clips at low dim levels and is adjustable via the MDL pin. An accurate minimum dimming voltage level is set by using an internal reference current (derived from the internal band gap reference circuit and resistor $\mathrm{R}_{\text {ext(RREF) }}$ ) and an applied external resistor $\mathrm{R}_{\text {MDL }}$ on the MDL pin.


Fig 10. CSI voltage as a function of DCI voltage

### 7.4 Protection and power-down

### 7.4.1 Coil saturation protection

Coil saturation protection is integrated into the IC to allow for the use of small CFL lamps and use of small coils. Saturation of these coils is detected and excessive overcurrent due to saturation is prevented. Coil saturation protection is only enabled during the ignition state. To limit voltages and currents in the resonant circuit when there is no ignition or delayed ignition, a cycle-by-cycle control mechanism is used to prevent coil saturation. This control also limits the high peak current and dissipation in the half-bridge power transistors

Coil saturation is detected by monitoring the voltage across the $\mathrm{R}_{\text {SLs }}$ resistor. A trigger is generated when this voltage exceeds the $\mathrm{V}_{\text {th(sat)scs }}$ level. When saturation is detected, a fixed current $\Delta \mathrm{I}_{\mathrm{O}(\text { sat }) \mathrm{CF}}$ is injected into the $\mathrm{C}_{\mathrm{CF}}$ capacitor to shorten the switching cycle of the half-bridge. The injected current is maintained until the end of the switching cycle. This action immediately increases the half-bridge switching frequency. Furthermore, in each successive cycle that coil saturation is detected, capacitor $\mathrm{C}_{\mathrm{CI}}$ is discharged to enable an ignition time-out detection in the ignition state.

Coil saturation protection is triggered when the voltage on the SLS pin exceeds $\mathrm{V}_{\text {th(sat)SLS }}$. The voltage $V_{\text {SLS }}$ on the SLS pin is also used to set the preheat current. The value of external resistor $R_{\text {SLS }}$ determines this voltage. With an internal reference source current
and external resistor R LSAT $^{\text {connected to the LSAT pin, a more secure setting of the }}$ threshold level $\mathrm{V}_{\text {th(sat)SLs }}$ is possible. When resistor $\mathrm{R}_{\text {LSAT }}$ is not mounted, the $\mathrm{V}_{\text {th(sat)SLS }}$ level is internally clamped at 2.5 V . $\mathrm{C}_{\text {LSAT }}$ parallel to $\mathrm{R}_{\mathrm{LSAT}}$ is obligatory for stability reasons even when $\mathrm{R}_{\text {LSAT }}$ is not mounted.

### 7.4.2 OverCurrent Protection (OCP)

OCP is active in the burn and boost states (not during boost transition). When the peak absolute value of the voltage across the current sense resistor on the SLS pin exceeds the OCP reference level $\mathrm{V}_{\mathrm{th}(\mathrm{ocp}) \mathrm{SLs}}$, overcurrent is detected. A current $\mathrm{I}_{\mathrm{O}(\mathrm{CP})}$ is then sunk from the capacitor connected to the CP pin for the next full cycle. If the overcurrent is absent at the end of this cycle, this current is disabled. Instead a current, equal to $\mathrm{I}_{\mathrm{O}(\mathrm{CP})}$, is sourced to $C P$. If the overcurrent occurs in more than half the number of cycles, there is a net discharging of the capacitor connected to the CP pin. When the voltage, on the CP pin drops lower than $\mathrm{V}_{\text {th( }}$ (CP)min, the IC enters power-down mode. In a continuous overcurrent condition, the overcurrent time-out of $t_{\text {fault(oc) }}$ takes about $1 / 10 t_{\text {ph }}$. The IC then enters the power-down mode. The $\mathrm{V}_{\mathrm{th}(o c p) S L s}$ level corresponds with the $\mathrm{V}_{\mathrm{th}(\mathrm{sat)}) \mathrm{SLs}}$ level during the ignition state.

### 7.4.3 OverPower Protection (OPP)

OPP is active in boost and burn state. The lamp current is limited and regulated to its nominal designed lamp current in case overvoltage situations on the mains supply occur. Overpower begins when the DCl voltage, that regulates the lamp current is exceeding the maximum DCl input range. Internally the DCI voltage is clamped to the maximum input voltage level $\mathrm{V}_{\mathrm{T}(\mathrm{hec3}) \mathrm{DCI}}$ see Figure 10. The DCI clamp level is independent of any supply voltage fluctuations.

### 7.4.4 Capacitive Mode Protection (CMP)

CMP is active in the ignition, burn and boost states and during boost transition. The signal across resistor $\mathrm{R}_{\text {SLS }}$ also provides information about the switching behavior of the half-bridge. When conditions are normal, the current flows from the source of the LS transistor to the half-bridge when the LS transistor is switched on. This results in a negative voltage on the SLS pin. As the circuit yields to capacitive mode, the voltage decreases and eventually reverses polarity. The protection prevents this condition from happening by checking if the voltage on the SLS pin is higher than $\mathrm{V}_{\mathrm{th}(\mathrm{capm})}$ SLs.

If the voltage across resistor $\mathrm{R}_{\text {SLs }}$ is higher than the $\mathrm{V}_{\text {th(capm)SLs }}$ threshold when the LS transistor is switched on, the circuit assumes that it is in capacitive mode. When capacitive mode is detected, the currents from the OTA are disabled and the capacitive mode sink current, $\mathrm{I}_{\mathrm{o}(\operatorname{sink}) \mathrm{Cl}}$, is enabled. This sink current discharges the capacitor/resistor circuitry on the Cl pin and as a result gradually increase the half-bridge frequency. Discharge continues for the remainder of the current switching cycle, so the total current on Cl is equal to the sink current. If capacitive mode persists, the action is repeated until capacitive mode is not detected. If capacitive mode is no longer detected, the OTA starts regulating again.

If the conditions causing the capacitive mode persist, the OTA regulates the system back towards capacitive mode with the protection system taking control. The system operates on the edge of capacitive mode. During boost and burn state, if the load on the half-bridge continues to be capacitive at higher frequencies, CMP then eventually drives the half-bridge to the maximum frequency $f_{\text {bridge(max) }}$. From this point, the IC enters power-down mode.

### 7.4.5 Power-down mode

Power-down mode starts when:

- a continuous overcurrent exceeds the maximum overcurrent time-out $\mathrm{t}_{\text {fault(oc). }}$.Or over a longer period when an overcurrent occurs in more than half the number of cycles $\mathrm{V}_{\mathrm{th}(\mathrm{CP}) \text { min }}$ is reached.
- during the boost or the burn state $\mathrm{f}_{\text {bridge(max) }}$ is reached due to capacitive mode detection
- two consecutive failed lamp ignition attempts occur

In power-down mode, the oscillator is stopped and the HS transistor is non-conductive while the LS transistor is conductive. The $V_{D D}$ supply is internally clamped. The circuit is released from power-down mode by lowering the low voltage supply lower than $\mathrm{V}_{\mathrm{DD}(\mathrm{rst})}$ (mains switch reset).

An option exists to set the IC in power-down mode via external logic. The external power-down option is only available when the IC is in the boost or burn state. To enable the external power-down option, the CP pin is used. When pin CP, is connected via a $10 \mathrm{k} \Omega$ resistor to either the PGND or SGND the voltage on pin CP is pulled down lower than $\mathrm{V}_{\mathrm{th}(\mathrm{pd}) \mathrm{C}}$. This results in the IC entering power-down mode.

Remark: Do not connect the CP pin directly to the SGND or PGND pin. Connect the SGND or PGND pin via a series $10 \mathrm{k} \Omega$ resistor otherwise excessive currents flow during reset and start-up. Excessive current prevent the IC from starting up.

### 7.4.6 OverTemperature Protection (OTP)

The OTP circuit is designed to prevent the IC from overheating in hazardous environments. The circuit is triggered when the IC temperature exceeds the maximum temperature value $\mathrm{T}_{\mathrm{j}(\mathrm{otp}) \text {. OTP changes the lamp current to the level that corresponds to }}$ $\mathrm{V}_{\text {otp(CsI) }}$ level. This condition remains until the IC temperature reduces by $20^{\circ} \mathrm{C}$ (= $\mathrm{T}_{\mathrm{j}(o t p) h y s}$ ) and returns to the DCl controlled level.

## 8. Limiting values

Table 3. Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| General |  |  |  |  |  |
| $\mathrm{R}_{\text {ext(RREF) }}$ | external resistance on pin RREF | fixed nominal value $33 \mathrm{k} \Omega$ | 30 | 36 | $\mathrm{k} \Omega$ |
| SR | slew rate | on pins HBO with respect to GND | -4 | +4 | V/ns |
| $\mathrm{T}_{\text {amb }}$ | ambient temperature | $\mathrm{P}=0.8 \mathrm{~W}$ | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{j}}$ | junction temperature |  | -40 | +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }}$ | storage temperature |  | -55 | +150 | ${ }^{\circ} \mathrm{C}$ |
| Currents |  |  |  |  |  |
| $\mathrm{I}_{\mathrm{DM}}$ | peak drain current | UBA20272: $\mathrm{T}_{\mathrm{j}}<\mathrm{T}_{\text {jmax }}$; high-side; $\mathrm{I}_{\mathrm{DM}}=\mathrm{I}_{\mathrm{DHS}}=\mathrm{I}_{\mathrm{HBO}}$ | - | 2.7 | A |
|  |  | low-side; $I_{D M}=I_{\mathrm{HBO}}=\mathrm{I}_{\mathrm{O}(\mathrm{SLS})}$ | - | 2.7 | A |
|  | peak drain current | UBA20271: $\mathrm{T}_{\mathrm{j}}<\mathrm{T}_{\text {jmax }}$; high-side; $I_{D M}=I_{D H S}=I_{H B O}$ | - | 5.0 | A |
|  |  | low-side; $\mathrm{I}_{\mathrm{DM}}=\mathrm{I}_{\mathrm{HBO}}=\mathrm{I}_{\mathrm{O}(\mathrm{SLS})}$ | - | 5.0 | A |
| ID | off-state current | UBA20272: $\mathrm{T}_{\mathrm{j}}=\mathrm{T}_{\mathrm{jmax}}$; high-side; $\mathrm{P}=0.5 \mathrm{~W}$; $I_{D}=I_{\text {DHS }}=I_{\text {HBO }}$ | - | 0.31 | A |
|  |  | low-side; $I_{D}=I_{H B O}=I_{O(S L S)}$ | - | 0.31 | A |
|  | off-state current | $\begin{aligned} & \text { UBA20271: } \mathrm{T}_{\mathrm{j}}=\mathrm{T}_{\mathrm{jmax}} ; \\ & \mathrm{P}=0.5 \mathrm{~W} ; \text { high-side; } \\ & \mathrm{I}_{\mathrm{D}}=\mathrm{I}_{\mathrm{DHS}}=\mathrm{I}_{\mathrm{HBO}} \end{aligned}$ | - | 0.54 | A |
|  |  | low-side; $I_{D}=I_{H B O}=I_{O(S L S)}$ | - | 0.54 | A |
| $\mathrm{l}_{\text {(CF) }}$ | input current on pin CF |  | 0 | 200 | $\mu \mathrm{A}$ |
| Voltages |  |  |  |  |  |
| $\mathrm{V}_{\text {DHS }}$ | voltage on pin DHS | UBA20272: operating | - | 500 | V |
|  |  | during 1 second | - | 600 | V |
|  | voltage on pin DHS | UBA20271: operating at $\mathrm{T}_{\text {amb }}=25^{\circ} \mathrm{C}$ | - | 350 | V |
|  |  | operating at $\mathrm{T}_{\mathrm{amb}}=-25^{\circ} \mathrm{C}$ | - | 340 | V |
| $V_{\text {FS }}$ | voltage on pin FS | with respect to HBO | -0.3 | +14 | V |
| $V_{\text {DD }}$ | supply voltage |  | -0.3 | +14 | V |
| $\mathrm{V}_{\text {i(CSI) }}$ | input voltage on pin CSI |  | -5 | +5 | V |
| $V_{i(\mathrm{DCI}}$ | input voltage on pin DCI |  | 0 | 5 | V |
| $\mathrm{V}_{\mathrm{i} \text { (SLS) }}$ | input voltage on pin SLS |  | -6 | +6 | V |

Table 3. Limiting values ...continued In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{Cl}}$ | voltage on pin Cl |  | 0 | 3.5 | V |
| $\mathrm{V}_{\text {MDL }}$ | voltage on pin MDL |  | 0 | 5 | V |
| ESD |  |  |  |  |  |
| $V_{\text {ESD }}$ | electrostatic discharge voltage | human body model: |  |  |  |
|  |  | all pins, except pins 16, 17, 18, 19 and 20 | -2000 | +2000 | V |
|  |  | pins $16,17,18,19$ and 20 | -1000 | +1000 | V |
|  |  | charged device model: |  |  |  |
|  |  | all pins | -400 | +400 | V |
| Latch-up |  | [1] | - | - | - |

[1] In accordance with SNW-FQ-303: all pins.

## 9. Thermal characteristics

Table 4. Thermal characteristics

| Symbol | Parameter | Conditions | Typ | Unit |
| :--- | :--- | :--- | :--- | :--- |
| $R_{\text {th(j-a })}$ | thermal resistance from junction to | in free air; SO20 package on | 56 | K/W |
|  | ambient | JEDEC 2S 2P board |  |  |

## 10. Characteristics

Table 5. Characteristics
$V_{D D}=13 \mathrm{~V} ; V_{F S}-V_{H B O}=13 \mathrm{~V} ; T_{\text {amb }}=25^{\circ} \mathrm{C}$; settings according to default setting in Table 6, all voltages referenced to GND, positive currents flow into the IC, unless otherwise specified.

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Start-up state (VDD) |  |  |  |  |  |  |
| $V_{\text {DD(rst) }}$ | reset supply voltage | high-side switch = off; <br> low-side switch = on | 5.7 | 6.2 | 6.7 | V |
| $V_{\text {DD(stop) }}$ | stop supply voltage |  | 9.6 | 10.0 | 10.4 | V |
| $V_{\text {DD(start) }}$ | start supply voltage |  | 11.9 | 12.4 | 12.9 | V |
| $V_{\text {DD(hys) }}$ | hysteresis of supply voltage |  | 2.2 | 2.4 | 2.6 | V |
| $\mathrm{V}_{\mathrm{DD} \text { (clamp) }}$ | clamp supply voltage | $\mathrm{Iclamp}(\mathrm{VDD})=5 \mathrm{~mA}$ | 13.0 | 13.4 | 13.8 | V |
| $\mathrm{I}_{\mathrm{DD} \text { (clamp) }}$ | clamp supply current | $V_{D D}=14 \mathrm{~V}$ | 20 | 30 | - | mA |
| $\mathrm{I}_{\mathrm{DD} \text { (startup) }}$ | start-up supply current | $V_{D D}=9 \mathrm{~V}$ | - | 190 | 220 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{DD} \text { (pd) }}$ | power-down supply current | $V_{D D}=9 \mathrm{~V}$ | - | 190 | 220 | $\mu \mathrm{A}$ |
| IDD | supply current | default setting; $\mathrm{V}_{\mathrm{DCI}}=1.4 \mathrm{~V}$ $\mathrm{V}_{\mathrm{CI}}=\mathrm{V}_{\text {clamp }(\mathrm{Cl}),} \mathrm{V}_{\mathrm{CB}}=0 \mathrm{~V}$ | [1] - | 1.6 | 2.0 | mA |

350 V and 600 V Power ICs for dimmable compact fluorescent lamps

Table 5. Characteristics ...continued
$V_{D D}=13 \mathrm{~V} ; V_{F S}-V_{H B O}=13 \mathrm{~V} ; T_{\text {amb }}=25^{\circ} \mathrm{C}$; settings according to default setting in Table 6, all voltages referenced to GND, positive currents flow into the IC, unless otherwise specified.

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| High-voltage supply (DHS, HBO and FS) |  |  |  |  |  |  |
| $l_{\text {leak }}$ | leakage current | UBA20271; 300 V on high-voltage pins | - | - | 30 | $\mu \mathrm{A}$ |
|  |  | UBA20272; 500 V on high-voltage pins | - | - | 30 | $\mu \mathrm{A}$ |

Voltage controlled oscillator
Output pin IC

| $\mathrm{V}_{\mathrm{Cl}(\text { max })}$ | maximum voltage on pin Cl |  | 2.7 | 3.0 | 3.3 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{hr}(\mathrm{Cl})}$ | headroom voltage on pin Cl | $\mathrm{V}_{\text {clamp }(\mathrm{Cl})}=\mathrm{V}_{\mathrm{hr}(\mathrm{Cl}))}+\mathrm{V}_{\mathrm{Cl}(\text { max }) ;}$ <br> burn and boost state | - | 80 | - | mV |

Voltage controlled oscillator

| $\mathrm{f}_{\text {bridge(max) }}$ | maximum bridge frequency | $\mathrm{C}_{\mathrm{CF}}=100 \mathrm{pF} ; \mathrm{V}_{\mathrm{Cl}}=0 \mathrm{~V}$ | [2] | 88 | 100 | 112 | kHz |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {bridge(bst)min }}$ | minimum boost bridge frequency | $\begin{aligned} & \mathrm{C}_{\mathrm{CF}}=100 \mathrm{pF} ; \\ & \mathrm{V}_{\mathrm{CI}}=\mathrm{V}_{\text {clamp }(\mathrm{Cl})} \end{aligned}$ | [2] | 21 | 22 | 23 | kHz |
| $\mathrm{f}_{\text {bridge(min) }}$ | minimum bridge frequency | $\begin{aligned} & \mathrm{C}_{\mathrm{CF}}=100 \mathrm{pF} ; \\ & \mathrm{V}_{\mathrm{CI}}=\mathrm{V}_{\text {clamp }(\mathrm{Cl})} ; \mathrm{V}_{\mathrm{CB}}=0 \mathrm{~V} \end{aligned}$ | [2] | 38 | 40 | 42 | kHz |
| $\mathrm{t}_{\mathrm{no}}$ | non-overlap time | $\mathrm{V}_{\text {HBO }}$ rising edge |  | 1.3 | 1.5 | 1.7 | $\mu \mathrm{S}$ |
|  |  | $\mathrm{V}_{\text {HBO }}$ falling edge |  | 1.3 | 1.5 | 1.7 | $\mu \mathrm{S}$ |
| $\mathrm{V}_{\text {th(CF) }}$ max | maximum threshold voltage on pin CF | $\begin{aligned} & \mathrm{C}_{\mathrm{CF}}=100 \mathrm{pF} ; \\ & \mathrm{V}_{\mathrm{CI}}=\mathrm{V}_{\text {clamp }(\mathrm{Cl})} ; \mathrm{V}_{\mathrm{CB}}=0 \mathrm{~V} \end{aligned}$ |  | 2.40 | 2.50 | 2.60 | V |
| $\mathrm{l}_{\mathrm{o}}^{\text {(bst)CF }}$ | boost output current on pin CF | $\mathrm{V}_{\mathrm{CF}}=1.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{Cl}}=\mathrm{V}_{\text {clamp }}(\mathrm{Cl})$ |  | -12.3 | -11.8 | -11.3 | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\text {(CF) min }}$ | minimum output current on pin CF | $\begin{aligned} & \mathrm{V}_{\mathrm{CF}}=1.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{CB}}=0 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{CI}}=\mathrm{V}_{\text {clamp }(\mathrm{Cl})} \end{aligned}$ |  | -22.8 | -21.8 | -20.8 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {(CF) max }}$ | maximum output current on pin CF | $\mathrm{V}_{\mathrm{CF}}=1.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{CB}}=0 \mathrm{~V}$ |  | -67.0 | -60.0 | -53.0 | $\mu \mathrm{A}$ |
| Power transistors |  |  |  |  |  |  |  |
| $\mathrm{R}_{\text {on }}$ | on-state resistance | $\begin{aligned} & \text { UBA20272: } \\ & \text { high-side } \mathrm{I}_{\text {DHS }}=1.1 \mathrm{~A} \text {; } \\ & \mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C} \end{aligned}$ |  | - | 3.0 | 3.6 | $\Omega$ |
|  | on-state resistance | UBA20271: <br> high-side $\mathrm{I}_{\mathrm{DHS}}=1.1 \mathrm{~A}$; $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | - | 1.0 | 1.3 | $\Omega$ |
| $\mathrm{R}_{\text {on }}$ | on-state resistance | $\begin{aligned} & \text { UBA20272: } \\ & \text { low-side IHBO = } 1.1 \mathrm{~A} \text {; } \\ & \mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C} \end{aligned}$ |  | - | 3.0 | 3.6 | $\Omega$ |
|  | on-state resistance | $\begin{aligned} & \text { UBA20271: } \\ & \text { low-side } \mathrm{I}_{\mathrm{HBO}}=1.1 \mathrm{~A} ; \\ & \mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C} \end{aligned}$ |  | - | 1.0 | 1.3 | W |

350 V and 600 V Power ICs for dimmable compact fluorescent lamps

Table 5. Characteristics ...continued
$V_{D D}=13 \mathrm{~V} ; V_{F S}-V_{H B O}=13 \mathrm{~V} ; T_{\text {amb }}=25{ }^{\circ} \mathrm{C}$; settings according to default setting in Table 6, all voltages referenced to GND, positive currents flow into the IC, unless otherwise specified.

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {on(150) }} / \mathrm{R}_{\text {on(25) }}$ | on-state resistance <br> ratio $\left(150^{\circ} \mathrm{C}\right.$ to $\left.25^{\circ} \mathrm{C}\right)$ | $R_{\text {ON }}$ at $\mathrm{T}_{\mathrm{j}}=150^{\circ} \mathrm{C} /$ <br> $R_{\text {ON }}$ at $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | - | 1.7 | - |  |
| Bootstrap diode |  |  |  |  |  |  |
| $V_{\text {F }}$ | forward voltage | bootstrap diode; $\mathrm{I}_{\mathrm{FS}}=5 \mathrm{~mA}$; $\left(V_{F}=V_{D D}-V_{F S}\right)$ | 1.3 | 1.7 | 2.1 | V |
| Preheat current sensor |  |  |  |  |  |  |
| Input: pin SLS |  |  |  |  |  |  |
| $\mathbf{l}_{\text {(SLS) }}$ | input current on pin SLS | $\mathrm{V}_{\mathrm{i}(\mathrm{SLS})}=0.4 \mathrm{~V}$ | - | - | 1 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {ph(SLS }}$ | preheat voltage on pin SLS |  | [3] 0.57 | 0.60 | 0.63 | V |
| Output: pin Cl |  |  |  |  |  |  |
| $\mathrm{I}_{\mathrm{o} \text { (source) } \mathrm{Cl}}$ | source output current on pin Cl | $\mathrm{V}_{\mathrm{Cl}}=2.0 \mathrm{~V} ; \mathrm{V}_{\mathrm{i}(\mathrm{SLS})}<0.6 \mathrm{~V}$ | -10.6 | -9.6 | -8.6 | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\mathrm{o} \text { (sink) } \mathrm{Cl}}$ | sink output current on pin Cl | $\mathrm{V}_{\mathrm{Cl}}=2.0 \mathrm{~V} ; \mathrm{V}_{\mathrm{i}(\mathrm{SLS})}>0.6 \mathrm{~V}$ | 26 | 29 | 32 | $\mu \mathrm{A}$ |

Preheat timer, ignition timer, overcurrent fault timer
Pin CP

| $\mathrm{t}_{\mathrm{ph}}$ | preheat time | $\begin{aligned} & \mathrm{C}_{\mathrm{CP}}=470 \mathrm{nF} ; \\ & \mathrm{R}_{\mathrm{ext(RREF})}=33 \mathrm{k} \Omega \end{aligned}$ | - | 0.93 | - | s |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {en(ign) }}$ | ignition enable time | $\begin{aligned} & \mathrm{C}_{\mathrm{CP}}=470 \mathrm{nF} ; \\ & \mathrm{R}_{\mathrm{ext(RREF})}=33 \mathrm{k} \Omega \end{aligned}$ | - | 0.22 | - | s |
| $\mathrm{t}_{\text {faut }}$ (oc) | overcurrent fault time | $\begin{aligned} & \mathrm{C}_{\mathrm{CP}}=470 \mathrm{nF} ; \\ & \mathrm{R}_{\mathrm{ext}(\mathrm{RREF})}=33 \mathrm{k} \Omega ; \\ & \text { initial voltage } \mathrm{V}_{\mathrm{CP}}=5.0 \mathrm{~V} \end{aligned}$ | - | 0.10 | - | s |
| $\mathrm{l}_{\text {(CP) }}$ | output current on pin CP | $\mathrm{V}_{\mathrm{CP}}=4.1 \mathrm{~V}$; source $(-)$ and sink (+) | 5.5 | 5.9 | 6.3 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{th}(\mathrm{CP}) \text { min }}$ | minimum threshold voltage on pin CP |  | - | 3.8 | - | V |
| $\mathrm{V}_{\text {th( }}$ (P) max | maximum threshold voltage on pin CP |  | - | 4.5 | - | V |
| $\mathrm{V}_{\text {hys(CP) }}$ | hysteresis voltage on pin CP |  | 0.6 | 0.7 | 0.8 | V |
| $\mathrm{I}_{\text {pu(CP) }}$ | pull-up current on pin CP | $\mathrm{V}_{\mathrm{CP}}=3.8 \mathrm{~V}$ | - | -60 | - | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {th(pd) } \mathrm{CP}}$ | power-down threshold voltage on pin CP | burn state, pin CP connected to SGND via $10 \mathrm{k} \Omega$ | - | 1.0 | - | V |
| $\mathrm{V}_{\text {th(rel)CP }}$ | release threshold voltage on pin CP | hold state, $\mathrm{V}_{\mathrm{DCI}}=1.4 \mathrm{~V}$ | - | 2.7 | - | V |

Boost timer
Pin CB

| $\mathrm{t}_{\text {bst }}$ | boost time | $\mathrm{C}_{\mathrm{CB}}=470 \mathrm{nF} ; \mathrm{T}_{\mathrm{j}}<80^{\circ} \mathrm{C}$ | - | 148 | - | s |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{I}_{\mathrm{O}(\mathrm{CB})}$ | output current on pin | $\mathrm{V}_{\mathrm{CB}}=2.35 \mathrm{~V} ;$ source $(-)$ and <br> sink (+) | 0.8 | 1.0 | 1.2 | $\mu \mathrm{~A}$ |

350 V and 600 V Power ICs for dimmable compact fluorescent lamps

Table 5. Characteristics ...continued
$V_{D D}=13 \mathrm{~V} ; V_{F S}-V_{H B O}=13 \mathrm{~V} ; T_{\text {amb }}=25{ }^{\circ} \mathrm{C}$; settings according to default setting in Table 6, all voltages referenced to GND, positive currents flow into the IC, unless otherwise specified.

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{th}(\mathrm{CB})} \mathrm{min}$ | minimum threshold voltage on pin CB |  | - | 1.1 | - | V |
| $\mathrm{V}_{\text {th(CB) }}$ max | maximum threshold voltage on pin CB |  | - | 3.6 | - | V |
| $\mathrm{V}_{\text {hys(CB) }}$ | hysteresis voltage on pin CB |  | 2.3 | 2.5 | 2.7 | V |
| $\mathrm{T}_{\mathrm{j} \text { (bp) }{ }^{\text {bst }}}$ | boost bypass junction temperature | $\mathrm{T}_{\mathrm{j}}$ sensed at end ignition time | 65 | 80 | 95 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{j} \text { (end) } \mathrm{bst}}$ | boost end junction temperature | $\mathrm{T}_{\mathrm{j}}$ during boost time | 105 | 120 | 135 | ${ }^{\circ} \mathrm{C}$ |
| $I_{\text {det(dis)bst }}$ | boost disable detection current | $\mathrm{V}_{\mathrm{CB}}=0 \mathrm{~V}$ | -30 | -25 | -20 | $\mu \mathrm{A}$ |
| $t_{t(b s t-b u r n)}$ | transition time from boost to burn | $\mathrm{C}_{\mathrm{CP}}=470 \mathrm{nF} ; \mathrm{T}_{\mathrm{j}}<80^{\circ} \mathrm{C}$ | - | 3.6 | - | s |
| Pin CSI |  |  |  |  |  |  |
| NLCbR | lamp current boost ratio | $\mathrm{V}_{\text {CSI }}$ in boost state versus <br> $\mathrm{V}_{\mathrm{CSI}}$ in burn state; <br> $\mathrm{V}_{\mathrm{DCI}}=1.34 \mathrm{~V}$ | 1.4 | 1.5 | 1.6 |  |

Coil saturation protection and overcurrent detection
Input: pin SLS

| $\mathrm{V}_{\text {th(sat)SLS }}$ | saturation threshold voltage on pin SLS | ignition state; $\mathrm{R}_{\text {LSAT }}=47 \mathrm{k} \Omega$ | 1.10 | 1.18 | 1.25 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {th(ocp) }} \mathrm{SLS}$ | overcurrent protection threshold voltage on pin SLS | boost state and burn state; $\mathrm{R}_{\text {LSAT }}=47 \mathrm{k} \Omega$ | 1.10 | 1.18 | 1.25 | V |
| $t_{\text {leb }}$ | leading edge blanking time | detection disabled first part of GLS time | - | 800 | - | ns |
| $\mathrm{l}_{\mathrm{O} \text { (sink) } \mathrm{Cl}}$ | sink output current on pin Cl | $\mathrm{V}_{\mathrm{CI}}=2.0 \mathrm{~V}$; ignition state; $\mathrm{V}_{\mathrm{i}(\mathrm{SLS})}>\mathrm{V}_{\mathrm{th}(\text { sat }) \mathrm{SLs} \text {; cycle }}$ clocked | 26 | 29 | 32 | $\mu \mathrm{A}$ |
| Input: pin LSAT |  |  |  |  |  |  |
| $\mathrm{I}_{\text {source(LSAT) }}$ | source current on pin LSAT | $\mathrm{V}_{\text {LSAT }}=1.2 \mathrm{~V}$ | -26.3 | -25.0 | -23.7 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {clamp(LSAT) }}$ | clamp voltage on pin LSAT | $\mathrm{R}_{\text {LSAT }}=\infty$; | 2.3 | 2.5 | 2.7 | V |
| Output: pin CF |  |  |  |  |  |  |
| $\Delta \mathrm{l}_{\text {(sat)CF }}$ | saturation output current difference on pin CF | $\mathrm{V}_{\mathrm{CF}}=1.5 \mathrm{~V}$; ignition state; <br> low side switch $=$ on | - | 160 | - | $\mu \mathrm{A}$ |

Table 5. Characteristics ...continued
$V_{D D}=13 \mathrm{~V} ; V_{F S}-V_{H B O}=13 \mathrm{~V} ; T_{\text {amb }}=25^{\circ} \mathrm{C}$; settings according to default setting in Table 6, all voltages referenced to GND, positive currents flow into the IC, unless otherwise specified.

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Ignition current detection |  |  |  |  |  |  |
| Input: pin CSI |  |  |  |  |  |  |
| $\mathrm{V}_{\text {th(det) }}$ ign(CSI) | ignition detection threshold voltage on pin CSI |  | 0.55 | 0.60 | 0.65 | V |
| $\mathrm{t}_{\mathrm{w} \text { (det)ign(min) }}$ | minimum ignition detection pulse width | $\mathrm{V}_{\mathrm{th}(\text { det }) \text { ign(CsI) }}=0.75 \mathrm{~V}$ square pulse | 685 | 885 | 1085 | ns |

Capacitive mode detection
Input: pin SLS

| $V_{\text {th(capm }}$ SLS | capacitive mode threshold voltage on pin SLS |  | [4] -15 | -5 | 0 | mV |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output: pin Cl |  |  |  |  |  |  |
| $\mathrm{l}_{\mathrm{O}}$ (sink)CI | sink output current on pin Cl | $\mathrm{V}_{\text {SLS }}>\mathrm{V}_{\text {th(capm)SLs }}$; <br> $\mathrm{V}_{\mathrm{CI}}=2.0 \mathrm{~V}$; ignition state or boost and burn state | 26 | 29 | 32 | $\mu \mathrm{A}$ |

Lamp current sensor and dimming control
Input: pin CS

| $\mathrm{R}_{\text {( }}^{\text {(CSI) }}$ ) | input resistance on pin CSI | $\mathrm{V}_{\mathrm{i}(\mathrm{CSI})}=1 \mathrm{~V}$ | 1 | - | - | $\mathrm{M} \Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{V}_{\mathrm{i}(\mathrm{CSI})}=-1 \mathrm{~V}$ | 40 | 50 | 60 | $\mathrm{k} \Omega$ |
| $\mathrm{V}_{\mathrm{i}}(\mathrm{CSI})$ | input voltage on pin CSI | controlled feedback RMS <br> voltage at minimum dim <br> level; $\mathrm{V}_{\mathrm{i}(\mathrm{DCI})}=0 \mathrm{~V}$; <br> $R_{\text {ext(RREF) }}=33 \mathrm{k} \Omega$; <br> $\mathrm{R}_{\mathrm{MDL}}=2.0 \mathrm{k} \Omega$ | 44 | 50 | 56 | mV |
|  |  | controlled feedback RMS voltage at mid scale of $l_{\text {in }} \log$ curve in burn state; <br> $V_{i(D C I)}=0.9 \mathrm{~V}$; <br> $\mathrm{R}_{\text {ext(RREF) }}=33 \mathrm{k} \Omega$ | - | 215 | - | mV |
|  |  | voltage rectification range for linear operation | -2.5 | - | +2.5 | V |
| $\mathrm{V}_{\text {clamp(CSI) }}$ | clamping voltage on pin CSI | 100 \% light output; $\mathrm{V}_{\mathrm{i}(\mathrm{DCI})} \geq 1.34 \mathrm{~V}$ | - | 1.0 | - | V |
| Input: pin DCI |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{i} \text { (DCI) }}$ | input voltage on pin DCI | minimum voltage set by MDL pin resistor | $\mathrm{V}_{\mathrm{T} \text { (hec2) } \mathrm{DCl}}$ | - | 1.34 | V |
| $\mathrm{R}_{\text {( } \mathrm{DCI}}$ | input resistance on pin DCI | $\mathrm{V}_{\mathrm{i}(\mathrm{CSI})}=1 \mathrm{~V}$ | 1 | - | - | $\mathrm{M} \Omega$ |
| $\mathrm{V}_{\text {th(bst)DCl }}$ | boost threshold voltage on pin DCl |  | 1.00 | 1.05 | 1.10 | V |
| $\mathrm{V}_{\text {th(bst)hys(DCl) }}$ | hysteresis boost threshold voltage on pin DCI |  | 80 | 100 | 120 | mV |

Table 5. Characteristics ...continued
$V_{D D}=13 \mathrm{~V} ; V_{F S}-V_{H B O}=13 \mathrm{~V} ; T_{\text {amb }}=25{ }^{\circ} \mathrm{C}$; settings according to default setting in Table 6, all voltages referenced to GND, positive currents flow into the IC, unless otherwise specified.

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {th(start) } \mathrm{DCl}}$ | start threshold voltage on pin DCI |  | - | 0.35 | - | V |
| $V_{\text {th(hys) }{ }^{\text {DCI }}}$ | hysteresis threshold voltage on pin DCI |  | 80 | 100 | 120 | mV |
| $\mathrm{V}_{\mathrm{T} \text { (hecl) } \mathrm{DCl}}$ | human eye correction 1 transition voltage on pin DCl | $\mathrm{V}_{\mathrm{i}(\mathrm{CSI})}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{MDL}}=0 \mathrm{~V}$ | - | 0.17 | - | V |
| $\mathrm{V}_{\mathrm{T} \text { (hec2) } \mathrm{DCl}}$ | human eye correction 2 transition voltage on pin DCl | $R_{\text {ext(RREF) }}=33 \mathrm{k} \Omega ;$ $R_{\text {MDL }}=2.0 \mathrm{k} \Omega ;$ $\mathrm{V}_{\mathrm{i}(\mathrm{CSI})}=\mathrm{V}_{\text {clamp }(\mathrm{CSI})}$ | - | 0.44 | - | V |
| $\mathrm{V}_{\mathrm{T} \text { (hec3) } \mathrm{DCl}}$ | human eye correction 3 transition voltage on pin DCI | $\mathrm{V}_{\mathrm{i}(\mathrm{CSI})}=1 \mathrm{~V}$ | - | 1.34 | - | V |
| $\mathrm{V}_{\text {otp (CSI) }}$ | overtemperature protection voltage on pin CSI | RMS voltage; $\begin{aligned} & \mathrm{R}_{\text {ext(RREF) }}=33 \mathrm{k} \Omega ; \\ & \mathrm{R}_{\mathrm{MDL}}=2.0 \mathrm{k} \Omega ; \\ & \mathrm{V}_{\mathrm{i}(\mathrm{DCI})}=1.5 \mathrm{~V} ; \\ & \mathrm{T}_{\mathrm{j}}>\mathrm{T}_{\mathrm{j}(\text { (otp })}-\mathrm{T}_{\mathrm{j}(\text { (otp) }) \mathrm{hys}} \end{aligned}$ | 380 | 400 | 420 | mV |
| Output: pin Cl |  |  |  |  |  |  |
| $\mathrm{I}_{\text {(Cl) }}$ | output current on pin Cl | burn state; source (-) and $\operatorname{sink}(+) ; \mathrm{V}_{\mathrm{CI}}=2.0 \mathrm{~V}$ | 85 | 95 | 105 | $\mu \mathrm{A}$ |
| Input: pin MDL |  |  |  |  |  |  |
| $\mathrm{I}_{\text {source(MDL) }}$ | source current on pin MDL |  | -26.3 | -25.0 | -23.7 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {MDL }}$ | voltage on pin MDL | $\begin{aligned} & \mathrm{R}_{\mathrm{ext}(\mathrm{RREF})}=33 \mathrm{k} \Omega ; \\ & \mathrm{R}_{\mathrm{MDL}}=2.0 \mathrm{k} \Omega \end{aligned}$ | - | 50 | - | mV |
| Temperature protection |  |  |  |  |  |  |
| $\mathrm{T}_{\mathrm{j} \text { (otp) }}$ | overtemperature protection junction temperature |  | 145 | 160 | 175 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{j} \text { (otp)hys }}$ | hysteresis overtemperature protection junction temperature |  | 10 | 20 | 30 | ${ }^{\circ} \mathrm{C}$ |

[1] For the default setting, see Table 6.
[2] Switching frequency of the half-bridge output HBO. The sawtooth frequency on pin CF is twice as high.
[3] Data sampling of $\mathrm{V}_{\mathrm{ph}(S L S)}$ is performed at the end of the conduction period of the low-side power MOSFET, in preheat state.
[4] Data sampling of $\mathrm{V}_{\mathrm{th}(\mathrm{capm}) \text { SLs }}$ is performed at the start of conduction of the low-side power MOSFET, in all states with oscillator active.

350 V and 600 V Power ICs for dimmable compact fluorescent lamps

## 11. Application information

### 11.1 Design equations

All equations are only valid for $\mathrm{R}_{\mathrm{ext}(\mathrm{RREF})}=33 \mathrm{k} \Omega$
11.1.1 $\mathrm{C}_{\mathrm{CP}}$ related timing equations:

- Preheat time:
$t_{p h}=\frac{C_{C P}}{I_{o(C P)}} \times\left(16 \times V_{h y s(C P)}+5-V_{t h(C P) \max }\right)$
- Ignition enabling time:
$t_{e n(i g n)}=\frac{C_{C P}}{I_{o(C P)}} \times 4 \times V_{\text {hys }(C P)}$
- Overcurrent fault time:
$t_{f a u l t(o c)}=\frac{C_{C P}}{I_{o(C P)}} \times\left(5-V_{t h(C P) \min }\right)$
- Transition to burn time:
$t_{t(b s t-b u r n)}=\frac{C_{C P}}{I_{o(C P)}} \times\left(64 \times V_{h y s(C P)}+5-V_{t h(C P) \max }\right)$


## - Restart delay time

$t_{d(\text { restart })}=\frac{C_{C P}}{I_{\text {restart }(C P)}} \times\left(V_{t h(C P) \max }-V_{\text {th(rel }) C P}\right)$
Where: $I_{\text {restart(CP) }}=0.5 \mu \mathrm{~A}$ (typical)
11.1.2 $\mathrm{C}_{\mathrm{CB}}$ related timing equations:

- Boost time:
$t_{b s t}=\frac{C_{C B}}{I_{o(C B)}} \times\left(126 \times V_{\text {hys }(C B)}+V_{t h(C B) \min }-0.6\right)$
11.1.3 $C_{C F}$ related frequency equations:
- Maximum bridge frequency:

$$
\begin{equation*}
f_{\text {bridge }(\max )}=\frac{0.5}{\frac{C_{C F}+C_{p a r}}{I_{o(C F) \max }} \times V_{t h(C F) \max }+t_{d c h}} \tag{7}
\end{equation*}
$$

- Minimum bridge frequency with disabled boost:

350 V and 600 V Power ICs for dimmable compact fluorescent lamps

$$
\begin{equation*}
f_{\text {bridge }(\text { min })}=\frac{0.5}{\frac{C_{C F}+C_{p a r}}{I_{o(C F) \min }} \times V_{t h(C F) \max }+t_{d c h}} \tag{8}
\end{equation*}
$$

- Minimum bridge frequency with enabled boost

$$
\begin{equation*}
f_{\text {bridge(bst)min }}=\frac{0.5}{\frac{C_{C F}+C_{p a r}}{I_{o(b s t) C F}} \times V_{t h(C F) \max }+t_{d c h}} \tag{9}
\end{equation*}
$$

Where: $\mathrm{C}_{\mathrm{par}}=4.7[\mathrm{pF}]$ and $\mathrm{t}_{\mathrm{dch}}=0.4[\mu \mathrm{~s}]$ (typical)
11.1.4 $\mathrm{R}_{\mathrm{SLS}}$ related preheat current:

$$
\begin{equation*}
I_{p h(M)}=\frac{V_{p h(S L S)}}{R_{S L S}} \quad I_{p h(R M S)} \approx \frac{V_{p h(S L S)}}{R_{S L S} \times \sqrt{3}} \tag{10}
\end{equation*}
$$

11.1.5 $\mathrm{R}_{\mathrm{MDL}}$ related MDL:

- MDL threshold voltage:
$V_{M D L}=R_{M D L} \times I_{\text {source }(M D L)}$
11.1.6 $R_{\text {LSAT }}$ related saturation and overcurrent threshold level
- Saturation threshold voltage

$$
\begin{equation*}
V_{t h(s a t) S L S}=V_{\text {th(ocp)SLS }}=R_{L S A T} \times I_{\text {source }(L S A T)} \tag{12}
\end{equation*}
$$



Fig 11. Application diagram

Detailed in Table 6 is a list of typical application components. See Figure 11.

350 V and 600 V Power ICs for dimmable compact fluorescent lamps

Table 6. Typical components for a 230 V mains application

| Reference | Component |  | Description |
| :---: | :---: | :---: | :---: |
|  | UBA20271 | UBA20272 |  |
| R1 | $10 \Omega$ | $10 \Omega$ | 2 W fusible resistor |
| R2, R3 | $110 \mathrm{k} \Omega$ | $220 \mathrm{k} \Omega$ |  |
| R4 | $22 \mathrm{k} \Omega$ | $22 \mathrm{k} \Omega$ |  |
| R5, R6 | $110 \mathrm{k} \Omega$ | $330 \mathrm{k} \Omega$ |  |
| R7, R10 | $100 \mathrm{k} \Omega$ | $100 \mathrm{k} \Omega$ |  |
| R8 | $560 \Omega$ | $1 \mathrm{k} \Omega$ |  |
| R9 | $1 \mathrm{k} \Omega$ | $1 \mathrm{k} \Omega$ |  |
| R11 | $39 \mathrm{k} \Omega$ | $39 \mathrm{k} \Omega$ |  |
| $\mathrm{R}_{\text {REF }}$ | 33 k ; 1 \% | 33 k ; 1 \% |  |
| RSLS | $1 \Omega$ | $1.2 \Omega$ |  |
| $\mathrm{R}_{\text {MDL }}$ | $1 \mathrm{k} \Omega$ | $1 \mathrm{k} \Omega$ |  |
| $\mathrm{R}_{\mathrm{CSI}}$ | $8.2 \Omega$ | $8.2 \Omega$ | Adjust for nominal lamp current |
| $\mathrm{R}_{\text {LSAT }}$ | $100 \mathrm{k} \Omega$ | $100 \mathrm{k} \Omega$ | $\mathrm{R}_{\text {LSAT }}$ depends on the LSAT rating of the lamp inductor |
| C1, C2 | 22 nF ; 400 V | $22 \mathrm{nF} ; 630 \mathrm{~V}$ |  |
| C3 | $3.3 \mathrm{nF} ; 1000 \mathrm{~V}$ | $3.3 \mathrm{nF} ; 1000 \mathrm{~V}$ |  |
| C4 | $22 \mu \mathrm{~F} ; 250 \mathrm{~V}$ | $10 \mu \mathrm{~F} ; 400 \mathrm{~V}$ |  |
| C5 | 6.8 nF; 1000 V | $4.7 \mathrm{nF} ; 1000 \mathrm{~V}$ | lamp capacitor |
| C6, C14 | 470 nF | 470 nF |  |
| C7 | 100 pF | 100 pF |  |
| C8 | $22 \mathrm{nF} ; 400 \mathrm{~V}$ | $47 \mathrm{nF} ; 400 \mathrm{~V}$ |  |
| C9 | 560 pF; 500 V | 560 pF; 500 V | $V_{D D}$ charge pump capacitor |
| C10 | not mounted | not mounted |  |
| C11 | 4.7 nF | 4.7 nF |  |
| C12 | 100 nF | 100 nF |  |
| C13 | 470 nF | 470 nF |  |
| C15 | 220 nF | 220 nF |  |
| C16 | not mounted | not mounted |  |
| C17 | $22 \mathrm{nF} ; 250 \mathrm{~V}$ | $22 \mathrm{nF} ; 400 \mathrm{~V}$ |  |
| $\mathrm{C}_{\text {CB }}$ | 150 nF | 150 nF |  |
| $\mathrm{C}_{\text {CP }}$ | 470 nF | 470 nF |  |
| $\mathrm{C}_{\text {CF }}$ | $100 \mathrm{pF} ; 2$ \% | $100 \mathrm{pF} ; 2$ \% |  |
| $\mathrm{C}_{\text {LSAT }}$ | 1 nF | 1 nF |  |
| D1 to D4 | 1N4007 | 1N4007 |  |
| D5, D6 | 1N4937 | 1N4937 |  |
| D7 | BZX84JC12 | BZX84JC12 |  |
| D8 | 1N4148 | 1N4148 |  |

350 V and 600 V Power ICs for dimmable compact fluorescent lamps

Table 6. Typical components for a 230 V mains application ...continued

| Reference | Component |  | Description |
| :--- | :--- | :--- | :--- |
|  | UBA20271 | UBA20272 |  |
| L1 | 4.7 mH | 4.7 mH | mains filter inductor; <br>  <br> L2 |
| D9 | $1000 / 4 / 4 \mu \mathrm{H}$ | $2000 / 2 / 2 \mu \mathrm{H}$ | lamp inductor |
|  | 1 N 4148 | 1 N 4148 |  |

## 12. Package outline



DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT | A max. | $\mathrm{A}_{1}$ | $\mathrm{A}_{2}$ | $\mathrm{A}_{3}$ | $\mathrm{b}_{\mathrm{p}}$ | C | $D^{(1)}$ | $E^{(1)}$ | e | $\mathrm{H}_{\mathrm{E}}$ | L | $L_{p}$ | Q | v | w | y | $Z^{(1)}$ | $\theta$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| mm | 2.65 | $\begin{aligned} & 0.3 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 2.45 \\ & 2.25 \end{aligned}$ | 0.25 | $\begin{aligned} & 0.49 \\ & 0.36 \end{aligned}$ | $\begin{aligned} & 0.32 \\ & 0.23 \end{aligned}$ | $\begin{aligned} & 13.0 \\ & 12.6 \end{aligned}$ | $\begin{aligned} & 7.6 \\ & 7.4 \end{aligned}$ | 1.27 | $\begin{aligned} & 10.65 \\ & 10.00 \end{aligned}$ | 1.4 | $\begin{aligned} & 1.1 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \hline 1.1 \\ & 1.0 \end{aligned}$ | 0.25 | 0.25 | 0.1 | $\begin{aligned} & 0.9 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & 8^{\circ} \\ & 0^{\circ} \end{aligned}$ |
| inches | 0.1 | $\begin{aligned} & 0.012 \\ & 0.004 \end{aligned}$ | $\begin{aligned} & 0.096 \\ & 0.089 \end{aligned}$ | 0.01 | $\begin{aligned} & 0.019 \\ & 0.014 \end{aligned}$ | $\begin{aligned} & 0.013 \\ & 0.009 \end{aligned}$ | $\begin{aligned} & 0.51 \\ & 0.49 \end{aligned}$ | $\begin{aligned} & 0.30 \\ & 0.29 \end{aligned}$ | 0.05 | $\begin{aligned} & 0.419 \\ & 0.394 \end{aligned}$ | 0.055 | $\begin{aligned} & 0.043 \\ & 0.016 \end{aligned}$ | $\begin{aligned} & 0.043 \\ & 0.039 \end{aligned}$ | 0.01 | 0.01 | 0.004 | $\begin{aligned} & 0.035 \\ & 0.016 \end{aligned}$ |  |

Note

1. Plastic or metal protrusions of 0.15 mm ( 0.006 inch) maximum per side are not included.

| OUTLINE <br> VERSION | REFERENCES |  |  |  | EUROPEAN <br> PROJECTION | ISSUE DATE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | IEC | JEDEC | JEITA |  |  |  |
| SOT163-1 | $075 E 04$ | MS-013 |  |  | - |  |

Fig 12. Package outline SOT163-1 (SO20)

350 V and 600 V Power ICs for dimmable compact fluorescent lamps

## 13. Abbreviations

| Table 7. | Abbreviations |
| :--- | :--- |
| Acronym | Description |
| CFL | Compact Fluorescent Lamp |
| CMP | Capacitive Mode Protection |
| DSR | Double-Sided Rectifier |
| ESD | ElectroStatic Discharge |
| HS | High-Side |
| LS | Low-Side |
| MDL | Minimum Dimming Level |
| OCP | OverCurrent Protection |
| OPP | OverPower Protection |
| OTA | Operational Transconductance Amplifier |
| OTP | OverTemperature Protection |
| RMS | Root Mean Square |
| SR | Slew Rate |
| UVLO | UnderVoltage LockOut |
| VCO | Voltage Controlled Oscillator |

350 V and 600 V Power ICs for dimmable compact fluorescent lamps

## 14. Revision history

Table 8. Revision history

| Document ID | Release date | Data sheet status | Change notice | Supersedes |
| :--- | :--- | :--- | :--- | :--- |
| UBA20271_UBA20272 v.2.1 | 20111012 | Product data sheet | - | UBA20271_UBA20272 v.2 |
| Modifications: | - minor text changes. |  |  |  |
|  | - Figure 1 changed. |  |  |  |
| UBA20271_UBA20272 v.2 | 20110816 | Product data sheet | - | UBA20271_UBA20272 v.1 |
| UBA20271_UBA20272 v.1 | 20110816 | Preliminary data sheet | - | - |

## 15. Legal information

### 15.1 Data sheet status

| Document status $\underline{[1][2]}$ | Product status $\underline{[3]}$ | Definition |
| :--- | :--- | :--- |
| Objective [short] data sheet | Development | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. |
| Product [short] data sheet | Production | This document contains the product specification. |

[1] Please consult the most recently issued document before initiating or completing a design.
[2] The term 'short data sheet' is explained in section "Definitions".
[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com

### 15.2 Definitions

Draft - The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information

Short data sheet - A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.
Product specification - The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 15.3 Disclaimers

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.
In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.
Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes - NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.
Suitability for use - NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or
malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.
Applications - Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.
Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.
NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values - Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.
Terms and conditions of commercial sale - NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license - Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Export control - This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products - Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.
In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## 16. Contact information

For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com

## 17. Contents

1 General description ..... 1
2 Features and benefits ..... 113
2.1Half-bridge features
Preheat and ignition features ..... 1
2.3 Lamp boost features ..... 1
2.4Dim features12.5
2.6Protection2
Other features ..... 2
3 Applications ..... 2
4 Ordering information. ..... 2
5 Block diagram ..... 3
6 Pinning information ..... 4
6.1 Pinning ..... 4
6.2 Pin description ..... 4
7 Functional description ..... 5
7.1 Lamp start-up cycle ..... 6
7.1.1 Reset state ..... 6
7.1.2 Start-up state ..... 6
7.1.3 Preheat state ..... 6
7.1.4 Ignition state ..... 7
7.1.5 Boost state and transition to burn state ..... 8
7.1.6 Burn state ..... 9
7.1.7 Hold state ..... 10
7.2 Oscillation and timing ..... 11
7.2.1 Oscillation . ..... 11
7.2.2 Combined timing circuit ..... 12
7.3 Natural linear dimming ..... 13
7.4 Protection and power-down ..... 14
7.4.1 Coil saturation protection ..... 14
7.4.2 OverCurrent Protection (OCP) ..... 15
7.4.3 OverPower Protection (OPP) ..... 15
7.4.4 Capacitive Mode Protection (CMP) ..... 15
7.4.5 Power-down mode ..... 16
7.4.6 OverTemperature Protection (OTP) ..... 16
8 Limiting values ..... 17
9 Thermal characteristics ..... 18
10 Characteristics ..... 18
11 Application information ..... 24
11.1 Design equations ..... 24
11.1.1 $\quad \mathrm{C}_{\mathrm{CP}}$ related timing equations: ..... 24
11.1.2 $\quad \mathrm{C}_{\mathrm{CB}}$ related timing equations: ..... 24
11.1.3 $\quad C_{C F}$ related frequency equations: ..... 24
11.1.4 $\quad R_{\text {SLS }}$ related preheat current: ..... 25
11.1.5 $\mathrm{R}_{\mathrm{MDL}}$ related MDL: ..... 25
11.1.6 $R_{\text {LSAT }}$ related saturation and overcurrent threshold level ..... 2514
Package outline ..... 28
Abbreviations ..... 29
Revision history ..... 30
15 Legal information ..... 31
15.1 Data sheet status ..... 31
15.2 Definitions ..... 31
15.3 Disclaimers ..... 31
Trademarks ..... 32
Contact information
Contact information ..... 32 ..... 32
16 Contact in
17 Contents
16 Contact in
17 Contents ..... 33 ..... 33

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Gate Drivers category:

## Click to view products by NXP manufacturer:

Other Similar products are found below :
89076GBEST 00053P0231 $56956 \underline{57.404 .7355 .5} \underline{\text { LT4936 } 57.904 .0755 .05882900001 \text { 00600P0005 00-9050-LRPP 00-9090-RDPP }}$ 5951900000 01-1003W-10/32-15 0131700000 00-2240 LTP70N06 LVP640 5J0-1000LG-SIL LY1D-2-5S-AC120 LY2-US-AC240 LY3-UA-DC24 00576P0020 00600P0010 LZN4-UA-DC12 LZNQ2M-US-DC5 LZNQ2-US-DC12 LZP40N10 00-8196-RDPP 00-8274-RDPP 00-8275-RDNP 00-8722-RDPP 00-8728-WHPP 00-8869-RDPP 00-9051-RDPP 00-9091-LRPP 00-9291-RDPP 02071000000207400000 $01312 \underline{0134220000} \underline{60713816}$ M15730061 61161-90 61278-0020 6131-204-23149P 6131-205-17149P 6131-209-15149P 6131-218-17149P 6131-220-21149P 6131-260-2358P 6131-265-11149P

