Rev. 01 - 30 October 2008
Product data sheet

## 1. General description

The UBA2037 is a high voltage monolithic Integrated Circuit (IC) manufactured in a High Voltage Silicon On Insulator (HVSOI) process. This circuit is designed for driving MOSFETs in a full bridge configuration. In addition, it features a disable function, an internal adjustable oscillator and an external clock input function with a high-voltage level shifter for driving the bridge. To guarantee an accurate 50 \% duty cycle, the oscillator signal can be passed through a divider before being fed to the output drivers.

The UBA2037 is especially suitable for High Intensity Discharge (HID) lamp drivers for projectors and general lighting applications.

## 2. Features

- Full bridge driver circuit
- Integrated bootstrap diodes
- 464 V integrated high voltage level shift function to drive HID lamps below ground level
- 550 V series regulator input to make the internal supply
- 550 V maximum bridge voltage
- Accurate bridge disable function
- Input for start-up delay
- Adjustable oscillator frequency
- Selectable frequency divider
- Predefined bridge position during start-up
- Adaptive non-overlap


## 3. Applications

- The UBA2037 can drive (via the power MOSFETs) any kind of load in a full bridge configuration.
- The circuit is especially designed as a commutator controller for HID lamps in projectors and general lighting applications.


## 4. Ordering information

Table 1. Ordering information

| Type number | Package |  |  |
| :--- | :--- | :--- | :--- |
|  | Name | Description | Version |
| UBA2037T | SO24 | plastic small outline package; 24 leads; body width 7.5 mm | SOT137-1 |
| UBA2037TS | SSOP28 | plastic shrink small outline package; 28 leads; body width 5.3 mm | SOT341-1 |

## 5. Block diagram



Fig 1. Block diagram

## 6. Pinning information

### 6.1 Pinning



Fig 2. SO24 package


Fig 3. SSOP28 package

### 6.2 Pin description

Table 2. Pin description

| Symbol | Pin <br> UBA2037T | Pin <br> UBA2037TS | Description |
| :--- | :--- | :--- | :--- |
| V SS(CLK) | 1 | 1 | negative supply voltage for logic oscillator input |
| CLK | 2 | 2 | oscillator input |
| V $_{\text {DD(CLK) }}$ | 3 | 3 | positive supply voltage for logic oscillator input |
| n.c. | 4 | 4 | not connected |
| n.c. |  | 5 | not connected |
| HV | 5 | 6 | high voltage supply input for internal series regulator |
| n.c. | 6 | 7 | not connected |
| n.c. |  | 8 | not connected |
| VDD | 7 | 9 | internal low voltage supply |
| SU | 8 | 10 | input for start-up delay |
| DD | 9 | 11 | input for divider disable |
| BD | 10 | 12 | input for bridge disable |
| RC | 11 | 13 | RC input for internal oscillator |
| SGND | 12 | 14 | signal ground |
| GHL | 13 | 15 | gate driver output for upper left MOSFET |
| FSL | 14 | 16 | floating supply left |
| SHL | 15 | 17 | source upper left MOSFET |
| n.c. | 16 | 18 | not connected |


| UBA2037_1 | © NXP B.V. 2008. All rights reserved. |
| :--- | :--- | :--- |
| Product data sheet | 3 of 14 |

Table 2. Pin description ...continued

| Symbol | Pin <br> UBA2037T | Pin <br> UBA2037TS | Description |
| :--- | :--- | :--- | :--- |
| n.c. |  | 19 | not connected |
| GLL | 17 | 20 | gate driver output for lower left MOSFET |
| PGND | 18 | 21 | power ground |
| n.c. | 19 | 22 | not connected |
| GLR | 20 | 23 | gate driver output for lower right MOSFET |
| n.c. | 21 | 24 | not connected |
| n.c. |  | 25 | not connected |
| SHR | 22 | 26 | source upper right MOSFET |
| FSR | 23 | 27 | floating supply right |
| GHR | 24 | 28 | gate driver upper right MOSFET |

## 7. Functional description

### 7.1 Supply voltage

The UBA2037 is powered by a supply voltage applied to pin HV, e.g. the supply voltage of the full bridge. The IC generates its own low supply voltage for its internal circuitry. Therefore an additional low voltage supply is not required. A capacitor has to be connected to pin VDD to obtain a ripple-free internal supply voltage. The circuit can also be powered by a low voltage supply directly applied to pin VDD. In this case pin HV should be connected to pin VDD or pin SGND. The maximum current that the internal series regulator can deliver, is temperature dependent. This is shown in Figure 4.

### 7.2 Start-up

With an increasing supply voltage the IC enters the start-up state i.e. the upper power transistors are set in off-state and the lower power transistors are switched on. During the start-up state the bootstrap capacitors are charged. The start-up state is defined until $\mathrm{V}_{\mathrm{VDD}}=\mathrm{V}_{\text {startup(VDD) }}$ or $\mathrm{V}_{\mathrm{HV}}=\mathrm{V}_{\text {startup( } \mathrm{HV} \text { ) }}$. The state of the outputs during the start-up phase is overruled by the bridge disable function.

### 7.3 Oscillation state

At the moment the supply voltage on pin VDD exceeds $\mathrm{V}_{\text {startup(VDD) }}$ or the supply voltage on pin $\mathrm{V}_{\mathrm{HV}}$ exceeds $\mathrm{V}_{\text {startup }}(\mathrm{HV})$, the output voltage of the full bridge depends on the control signals on pins CLK, SU, DD and BD. This is listed in Table 3.

As soon as the supply voltage on pin VDD becomes lower than $\mathrm{V}_{\text {UVLO(VDD) }}$ or the supply voltage on pin $\mathrm{V}_{\mathrm{HV}}$ becomes lower than $\mathrm{V}_{\mathrm{UVLO}(\mathrm{HV})}$, the IC enters the start-up state again.

Table 3. Driver
Gate driver output voltages as function of the logical levels at the pins BD, SU, DD and CLK.

| Device state | BD | SU | DD | CLK | GHL | GHR | GLL | GLR |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Start-up state | 1 | - | - | - | $0\left(=V_{\text {SHL }}\right)$ | $0\left(=V_{\text {SHR }}\right)$ | 0 ( $=\mathrm{V}_{\text {PGND }}$ ) | 0 ( $=\mathrm{V}_{\text {PGND }}$ ) |
|  | 0 | - | - | - | 0 ( $=\mathrm{V}_{\text {SHL }}$ ) | $0\left(=V_{\text {SHR }}\right)$ | 1 ( $=\mathrm{V}_{\mathrm{VDD}}$ ) | 1 ( $=\mathrm{V}_{\mathrm{VDD}}$ ) |
| Oscillation state | 1 | - | - | - | 0 ( $=\mathrm{V}_{\text {SHL }}$ ) | 0 (= $\left.\mathrm{V}_{\text {SHR }}\right)$ | 0 ( $=\mathrm{V}_{\text {PGND }}$ ) | 0 ( $=\mathrm{V}_{\text {PGND }}$ ) |
|  | 0 | 0 | - | - | 0 ( $=\mathrm{V}_{\text {SHL }}$ ) | 0 ( $=\mathrm{V}_{\text {SHR }}$ ) | 1 (= $\mathrm{V}_{\mathrm{VDD}}$ ) | 1 (= $\mathrm{V}_{\mathrm{VDD}}$ ) |
|  | 0 | 1 | 1 | 1 | 0 ( $=\mathrm{V}_{\text {SHL }}$ ) | 1 (= $\mathrm{V}_{\text {FSR }}$ ) | 1 ( $=\mathrm{V}_{\mathrm{VDD}}$ ) | 0 ( $=\mathrm{V}_{\text {PGND }}$ ) |
|  | 0 | 1 | 1 | 0 | 1 ( $=\mathrm{V}_{\text {FSL }}$ ) | 0 ( $=\mathrm{V}_{\text {SHR }}$ ) | 0 ( $=\mathrm{V}_{\text {PGND }}$ ) | 1 (= $\mathrm{V}_{\mathrm{VDD}}$ ) |
|  | 0 | 1 | 0[1] | $1 \rightarrow 0$ [2] | GHL | GHR | GLL | GLR |

[1] If pin $\mathrm{DD}=0$ the bridge enters the state (oscillation state and pin $\mathrm{BD}=0$ and pin $\mathrm{SU}=1$ ) in the predefined position: $\mathrm{V}_{\mathrm{GHL}}=\mathrm{V}_{\mathrm{FSL}}, \mathrm{V}_{\mathrm{GLR}}=\mathrm{V}_{\mathrm{VDD}}, \mathrm{V}_{\mathrm{GLL}}=\mathrm{V}_{\mathrm{PGND}}$, and $\mathrm{V}_{\mathrm{GHR}}=\mathrm{V}_{\mathrm{SHR}}$.
[2] Only if the level of pin CLK changes from logical 1 to 0 , the level of outputs GHL, GHR, GLL and GLR changes.

If there is no external clock available, the internal oscillator can be used. The design equation for the bridge oscillator frequency is shown in Equation 1.
$f_{\text {bridge }}=\frac{1}{K_{\text {osc }} \times R_{\text {osc }} \times C_{\text {osc }}}$
$\mathrm{R}_{\text {osc }}$ and $\mathrm{C}_{\text {osc }}$ are external components connected to the RC pin ( $\mathrm{R}_{\text {osc }}$ connected to pin VDD and $\mathrm{C}_{\text {osc }}$ connected to pin SGND). In this situation the pins $\mathrm{V}_{\mathrm{DD}(\mathrm{CLK})}$, CLK and $\mathrm{V}_{\mathrm{SS}(\mathrm{CLK})}$ can be connected to SGND.

The clock signal, coming from either pin RC or pin CLK, can be divided by two in order to obtain a 50 \% duty-cycle gate drive signal. This can be achieved by applying a voltage to the $D D$ input lower than $V_{\text {IL(DD) }}$ (e.g. connect pin DD to pin SGND).

### 7.4 Non-overlap time

In the full bridge configuration the non-overlap time is defined as the time between turning off the two conducting MOSFETs and turning on the two other MOSFETs. The non-overlap time is realized by means of an adaptive non overlap circuit. With an adaptive non-overlap, the application determines the duration of the non overlap and makes the non-overlap time optimal for each frequency. The non-overlap time is determined by the duration of the falling slope of the relevant half bridge voltage. The occurrence of a slope is sensed internally. The minimum non-overlap time is internally fixed.

### 7.5 Start-up delay

A simple RC filter ( $R$ between pin VDD and pin SU; C between pin SU and pin SGND) or a control signal from a processor can be used to make a start-up delay. This can be beneficial for those applications in which building up the high voltage takes a larger amount of time: A start-up delay will ensure that the HID system will not start up before this high voltage has been reached.

### 7.6 Bridge disable

The bridge disable function can be used to switch off all the MOSFETs as soon as the voltage on pin BD exceeds the bridge disable voltage $\mathrm{V}_{\mathrm{BD}}$. The bridge disable function overrules all the other states.

## 8. Limiting values

Table 4. Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). All voltages are measured with respect to signal ground (pin 14); positive currents flow into the chip. The voltage ratings are valid provided other ratings are not violated.

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| General |  |  |  |  |  |
| $\mathrm{T}_{\text {amb }}$ | ambient temperature |  | -40 | +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{j}}$ | junction temperature |  | -40 | +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }}$ | storage temperature |  | -55 | +150 | ${ }^{\circ} \mathrm{C}$ |
| Voltages |  |  |  |  |  |
| $V_{\text {VDD }}$ | voltage on pin VDD | DC | 0 | 14 | V |
|  |  | maximum pulse time $=100 \mathrm{~ns}$ | 0 | 17 | V |
| $\mathrm{V}_{\mathrm{HV}}$ | voltage on pin HV |  | 0 | 550 | V |
| $\mathrm{V}_{\text {SHL }}$ | voltage on pin SHL | with respect to PGND and SGND | -3 | 550 | V |
|  |  | with respect to SGND; maximum pulse time $=1 \mu \mathrm{~s}$ | -14 | 550 | V |
| $\mathrm{V}_{\text {SHR }}$ | voltage on pin SHR | with respect to PGND and SGND | -3 | 550 | V |
|  |  | with respect to SGND; maximum_pulse_time $=1 \mu \mathrm{~s}$ | -14 | 550 | V |
| $V_{\text {FSL }}$ | voltage on pin FSL | with respect SHL | 0 | 14 | V |
| $\mathrm{V}_{\text {FSR }}$ | voltage on pin FSR | with respect SHR | 0 | 14 | V |
| $\mathrm{V}_{\text {GHL }}$ | voltage on pin GHL |  | $\mathrm{V}_{\text {SHL }}$ | $\mathrm{V}_{\text {FSL }}$ | V |
| $V_{G H R}$ | voltage on pin GHR |  | $\mathrm{V}_{\text {SHR }}$ | $V_{\text {FSR }}$ | V |
| $V_{\text {GLL }}$ | voltage on pin GLL |  | $V_{\text {PGND }}$ | $V_{\text {VDD }}$ | V |
| $V_{G L R}$ | voltage on pin GLR |  | $V_{\text {PGND }}$ | $\mathrm{V}_{\text {VDD }}$ | V |
| $V_{\text {PGND }}$ | voltage on pin PGND |  | 0 | 5 | V |
| $\mathrm{V}_{\text {SS(CLK }}$ | CLK ground supply voltage | $\mathrm{t}<1 \mathrm{~s}$ | 0 | 464 | V |
| $\mathrm{V}_{\text {DD(CLK) }}$ | CLK supply voltage | $\mathrm{t}<1 \mathrm{~s}$ | 0 | 464 | V |
|  |  | with respect to $\mathrm{V}_{\text {SS(CLK) }}$ : |  |  |  |
|  |  | DC | 0 | 14 | V |
|  |  | maximum pulse time $=100 \mathrm{~ns}$ | 0 | 17 | V |
| $V_{1}$ | input voltage | pins CLK, SU, BD, and DD; with respect to $\mathrm{V}_{\text {SS(CLK) }}$ : |  |  |  |
|  |  | DC | 0 | $\mathrm{V}_{\text {VDD }}$ | V |
|  |  | maximum pulse time $\mathrm{t}=100 \mathrm{~ns}$ | 0 | 17 | V |
|  |  | pin RC: |  |  |  |
|  |  | maximum pulse time $=100 \mathrm{~ns}$ | 0 | 17 | V |
| SR | slew rate | pins SHL and SHR | - | 6 | $\mathrm{V} / \mathrm{ns}$ |
|  |  | pin $\mathrm{V}_{\text {SS(CLK) }}$ | - | 0.5 | V/ $/ \mathrm{s}$ |

Table 4. Limiting values ...continued
In accordance with the Absolute Maximum Rating System (IEC 60134). All voltages are measured with respect to signal ground (pin 14); positive currents flow into the chip. The voltage ratings are valid provided other ratings are not violated.

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Currents |  |  |  |  |  |
| $\mathrm{R}_{\text {osc }}$ | oscillator resistance | connected between pins VDD and RC | 100 | - | $\mathrm{k} \Omega$ |
| ESD |  |  |  |  |  |
| $V_{\text {ESD }}$ | electrostatic discharge voltage | human body model: |  |  |  |
|  |  | HV, $\mathrm{V}_{\mathrm{SS}(\mathrm{CLK})}, \mathrm{V}_{\mathrm{DD}(\mathrm{CLK}), \mathrm{CLK},} \mathrm{FSL}$, FSR, GHL, GHR, SHL, SHR | - | 900 | V |
|  |  | other pins | - | 2 | kV |
|  |  | machine model: all pins | - | 200 | V |
|  |  | charged device model: all pins | - | 500 | V |

## 9. Thermal characteristics

Table 5. Thermal characteristics

| Symbol | Parameter | Conditions | Typ | Unit |
| :--- | :--- | :--- | :--- | :--- |
| $R_{\text {th( }(\mathrm{a})}$ | thermal resistance from <br> junction to ambient | in free air | 100 | K/W |

## 10. Characteristics

Table 6. Characteristics
$T_{j}=25^{\circ} \mathrm{C}$; all voltages are measured with respect to signal ground (pin 14); currents are positive when flowing into the IC, Unless otherwise specified.

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| High voltage |  |  |  |  |  |  |
| $l_{\text {leak }}$ | leakage current | pin HV; <br> $\mathrm{I}_{\mathrm{HV}}\left(\mathrm{V}_{\mathrm{HV}}=565 \mathrm{~V}\right)-\mathrm{I}_{\mathrm{HV}}\left(\mathrm{V}_{\mathrm{HV}}=500 \mathrm{~V}\right)$ | - | 0 | 10 | $\mu \mathrm{A}$ |
|  |  | pin FSL; $\mathrm{V}_{\text {FSL }}=\mathrm{V}_{\text {SHL }}=\mathrm{V}_{\mathrm{GHL}}=564 \mathrm{~V}$ | - | 0 | 5 | $\mu \mathrm{A}$ |
|  |  | pin FSR; $\mathrm{V}_{\mathrm{FSR}}=\mathrm{V}_{\mathrm{SHR}}=\mathrm{V}_{\mathrm{GHR}}=564 \mathrm{~V}$ | - | 0 | 5 | $\mu \mathrm{A}$ |
|  |  | pin $\mathrm{V}_{\text {SS(CLK) }} ; \mathrm{V}_{\text {SS(CLK) }}=\mathrm{V}_{\text {CLK }}=450 \mathrm{~V}$ | - | 0 | 10 | $\mu \mathrm{A}$ |
|  |  | pin $\mathrm{V}_{\mathrm{DD}(\mathrm{CLK})} ; \mathrm{V}_{\mathrm{DD}(\mathrm{CLK})}=\mathrm{V}_{\text {CLK }}=464 \mathrm{~V}$ | - | 0 | 10 | $\mu \mathrm{A}$ |
| Start-up via HV pin |  |  |  |  |  |  |
| $\mathrm{I}_{(\text {(HV) }}$ | input current on pin HV | $\mathrm{V}_{\mathrm{HV}}=80 \mathrm{~V}$ | - | 590 | 825 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {startup(HV) }}$ | start-up voltage on pin HV |  | 11.3 | 13.2 | 14.7 | V |
| V ${ }_{\text {UVLO(HV) }}$ | undervoltage lockout voltage on pin HV |  | 8.6 | 10.7 | 12.2 | V |
| $\mathrm{V}_{\text {hys }}$ | hysteresis voltage |  | 2 | 2.5 | 3 | V |
| $\mathrm{V}_{\text {VDD }}$ | voltage on pin VDD | $\mathrm{V}_{\mathrm{HV}}=20 \mathrm{~V}$ | 10.5 | 12 | 13.5 | V |
| Start-up via VDD pin |  |  |  |  |  |  |
| $l_{\text {(VDD) }}$ | input current on pin VDD | $\mathrm{V}_{\mathrm{VDD}}=8.25 \mathrm{~V}$ | - | 500 | 800 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {startup(VDD) }}$ | start-up voltage on pin VDD |  | 8.25 | 9.0 | 9.75 | V |

Table 6. Characteristics ...continued $T_{j}=25^{\circ} \mathrm{C}$; all voltages are measured with respect to signal ground (pin 14); currents are positive when flowing into the IC, Unless otherwise specified.

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V ${ }_{\text {UVLO(VDD }}$ | undervoltage lockout voltage on pin VDD |  | 5.75 | 6.5 | 7.25 | V |
| $\mathrm{V}_{\text {hys }}$ | hysteresis voltage | $\mathrm{V}_{\mathrm{FSL}}=\mathrm{V}_{\mathrm{FSR}}=12 \mathrm{~V}$ | 2 | 2.5 | 3 | V |
| gate drivers |  |  |  |  |  |  |
| $\mathrm{R}_{\text {on }}$ | on-state resistance | GHR and GHL drivers; $\begin{aligned} & \mathrm{V}_{\mathrm{FSL}}=\mathrm{V}_{\mathrm{FSR}}=12 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{SHL}}=\mathrm{V}_{\mathrm{SHR}}=0 \mathrm{~V} ; \\ & \mathrm{I}_{\mathrm{GHL}}=\mathrm{I}_{\mathrm{GHR}}=-50 \mathrm{~mA} \end{aligned}$ | - | 20 | 42 | $\Omega$ |
|  |  | GLR and GHL drivers; $\mathrm{V}_{\mathrm{VDD}}=12 \mathrm{~V}$; $\mathrm{V}_{\mathrm{PGND}}=0 \mathrm{~V} ; \mathrm{I}_{\mathrm{GLL}}=\mathrm{I}_{\mathrm{GLR}}=-50 \mathrm{~mA}$ | - | 20 | 42 | $\Omega$ |
| $\mathrm{R}_{\text {off }}$ | off-state resistance | GHR and GHL drivers; $\begin{aligned} & \mathrm{V}_{\mathrm{FSL}}=\mathrm{V}_{\mathrm{FSR}}=12 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{SHL}}=\mathrm{V}_{\mathrm{SHR}}=0 \mathrm{~V} ; \\ & \mathrm{I}_{\mathrm{GHL}}=\mathrm{I}_{\mathrm{GHR}}=50 \mathrm{~mA} \end{aligned}$ | - | 12 | 26 | $\Omega$ |
|  |  | GLR and GLL drivers; $\mathrm{V}_{\text {VDD }}=12 \mathrm{~V}$; $\mathrm{V}_{\mathrm{PGND}}=0 \mathrm{~V} ; \mathrm{I}_{\mathrm{GLL}}=\mathrm{I}_{\mathrm{GLR}}=50 \mathrm{~mA}$ | - | 12 | 26 | $\Omega$ |
| $\mathrm{l}_{\text {(source) }}$ | output source current | $\begin{aligned} & \mathrm{V}_{\mathrm{FSL}}=\mathrm{V}_{\mathrm{FSR}}=\mathrm{V}_{\mathrm{VDD}}=12 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{SHL}}=\mathrm{V}_{\mathrm{SHR}}=0 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{GHL}}=\mathrm{V}_{\mathrm{GHR}}=\mathrm{V}_{\mathrm{GLL}}=\mathrm{V}_{\mathrm{GLR}}=8 \mathrm{~V} \end{aligned}$ | - | 200 | - | mA |
| $\mathrm{l}_{\text {(sink }}$ | output sink current | $\begin{aligned} & \mathrm{V}_{\mathrm{FSL}}=\mathrm{V}_{\mathrm{FSR}}=\mathrm{V}_{\mathrm{VDD}}=12 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{SHL}}=\mathrm{V}_{\mathrm{SHR}}=0 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{GHL}}=\mathrm{V}_{\mathrm{GHR}}=\mathrm{V}_{\mathrm{GLL}}=\mathrm{V}_{\mathrm{GLR}}=8 \mathrm{~V} \end{aligned}$ | - | 200 | - | mA |
| $\mathrm{V}_{\mathrm{d} \text { (bs) }}$ | bootstrap diode voltage | current on diode $=1 \mathrm{~mA}$ | 0.8 | 1.0 | 1.2 | V |
| dV/dt | rate of change of voltage | absolute values | 5 | 15 | 25 | $\mathrm{V} / \mu \mathrm{s}$ |
| $t_{n o}$ | non-overlap time |  | 600 | 900 | 1300 | ns |
| V UVLO | undervoltage lockout voltage | high side driver | - | 4.0 | 5.5 | V |
| $\mathrm{I}_{\text {FS }}$ | current on pin FS | $\begin{aligned} & \mathrm{V}_{\mathrm{FSL}}=\mathrm{V}_{\mathrm{FSR}}=12 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{SHL}}=\mathrm{V}_{\mathrm{SHR}}=0 \mathrm{~V} \end{aligned}$ | 1 | 4 | 7 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {FSL }} / \mathrm{I}_{\text {FSR }}$ | current on pin FSL to current on pin FSR ratio |  | 0.8 | - | 1.2 |  |
| DD input |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}(\mathrm{DD})}$ | HIGH-level input voltage on pin DD | $\mathrm{V}_{\mathrm{VDD}}=12 \mathrm{~V}$ | 6 | 4.5 | - | V |
| $\mathrm{V}_{\text {IL( }} \mathrm{DD}$ ) | LOW-level input voltage on pin DD | $\mathrm{V}_{\mathrm{VDD}}=12 \mathrm{~V}$ | - | - | 3 | V |
| 1 | input current | $\mathrm{V}_{\mathrm{VDD}}=12 \mathrm{~V}$ | - | 0 | 1 | $\mu \mathrm{A}$ |
| SU input |  |  |  |  |  |  |
| $V_{\text {startup }}$ | start-up voltage | $\mathrm{V}_{\mathrm{VDD}}=12 \mathrm{~V}$ | 1 | 1.3 | 1.5 | V |
| $\mathrm{V}_{\text {hys }}$ | hysteresis voltage | $\mathrm{V}_{\mathrm{VDD}}=12 \mathrm{~V}$ | - | 100 | - | $\mu \mathrm{V}$ |
| 1 | input current | $\mathrm{V}_{\mathrm{VDD}}=12 \mathrm{~V}$ | - | 0 | 1 | $\mu \mathrm{A}$ |
| CLK input |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}(\mathrm{CLK})}$ | HIGH-level input voltage on pin CLK | $\mathrm{V}_{\mathrm{SS}(\mathrm{CLK})}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}(\mathrm{CLK})}=12 \mathrm{~V}$ | 0.9 | 1.6 | 2.7 | V |

Table 6. Characteristics ...continued $T_{j}=25^{\circ} \mathrm{C}$; all voltages are measured with respect to signal ground (pin 14); currents are positive when flowing into the IC, Unless otherwise specified.

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {hys }}$ | hysteresis voltage | $\mathrm{V}_{\text {SS(CLK })}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}(\mathrm{CLK})}=12 \mathrm{~V}$ | - | 100 | - | mV |
| 1 | input current |  | - | 0 | 1 | $\mu \mathrm{A}$ |
| $\mathrm{f}_{\text {bridge }}$ | bridge frequency | $\mathrm{V}_{\mathrm{RC}}=0 \mathrm{~V}$ | - | - | 200 | kHz |
| supply for CLK |  |  |  |  |  |  |
| $\mathrm{I}_{\mathrm{DD} \text { (CLK) }}$ | CLK supply current | $\mathrm{V}_{\mathrm{SS}(\mathrm{CLK})}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}(\mathrm{CLK})}=14 \mathrm{~V}$ | - | 420 | 625 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{DD} \text { (CLK) }}$ | CLK supply voltage | $\mathrm{V}_{\text {SS(CLK) }}=0 \mathrm{~V}$ | 5.75 | - | 14 | V |
| BD input |  |  |  |  |  |  |
| $V_{B D}$ | voltage on pin BD |  | 1.23 | 1.29 | 1.35 | V |
| 1 | input current |  | - | 0 | 1 | $\mu \mathrm{A}$ |
| Internal oscillator |  |  |  |  |  |  |
| $\mathrm{f}_{\text {osc (int) }}$ | internal oscillator frequency | $\mathrm{V}_{\mathrm{CLK}}=0 \mathrm{~V} ; \mathrm{V}_{\text {SS(CLK) }}=0 \mathrm{~V}$ | - | - | 100 | kHz |
| $\mathrm{K}_{\text {osc }}$ | oscillator constant | $\mathrm{f}_{\text {bridge }}=500 \mathrm{~Hz}$ | 0.89 | 0.97 | 1.05 |  |


(1) Temperature $=-25^{\circ} \mathrm{C}$
(2) Temperature $=25^{\circ} \mathrm{C}$
(3) Temperature $=125^{\circ} \mathrm{C}$

Fig 4. Typical $I_{I}$ (pin HV) when VDD connected to SGND, as function of $\mathrm{V}_{\mathrm{HV}}$ and temperature

## 11. Package outline



| UNIT | $\begin{gathered} \mathrm{A} \\ \max . \end{gathered}$ | $\mathrm{A}_{1}$ | $\mathrm{A}_{2}$ | $\mathrm{A}_{3}$ | $\mathrm{b}_{\mathrm{p}}$ | c | $D^{(1)}$ | $E^{(1)}$ | e | $\mathrm{H}_{\mathrm{E}}$ | L | $L_{p}$ | Q | v | w | y | $\mathrm{z}^{(1)}$ | $\theta$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| mm | 2.65 | $\begin{aligned} & 0.3 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \hline 2.45 \\ & 2.25 \end{aligned}$ | 0.25 | $\begin{aligned} & 0.49 \\ & 0.36 \end{aligned}$ | $\begin{aligned} & 0.32 \\ & 0.23 \end{aligned}$ | $\begin{aligned} & 15.6 \\ & 15.2 \end{aligned}$ | $\begin{aligned} & 7.6 \\ & 7.4 \end{aligned}$ | 1.27 | $\begin{aligned} & 10.65 \\ & 10.00 \end{aligned}$ | 1.4 | $\begin{aligned} & 1.1 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & 1.1 \\ & 1.0 \end{aligned}$ | 0.25 | 0.25 | 0.1 | $\begin{aligned} & 0.9 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & 8^{\circ} \\ & 0^{\circ} \end{aligned}$ |
| inches | 0.1 | $\begin{aligned} & 0.012 \\ & 0.004 \end{aligned}$ | $\begin{aligned} & \hline 0.096 \\ & 0.089 \end{aligned}$ | 0.01 | $\begin{aligned} & 0.019 \\ & 0.014 \end{aligned}$ | $\begin{aligned} & 0.013 \\ & 0.009 \end{aligned}$ | $\begin{aligned} & 0.61 \\ & 0.60 \end{aligned}$ | $\begin{aligned} & 0.30 \\ & 0.29 \end{aligned}$ | 0.05 | $\begin{aligned} & 0.419 \\ & 0.394 \end{aligned}$ | 0.055 | $\begin{aligned} & 0.043 \\ & 0.016 \end{aligned}$ | $\begin{aligned} & 0.043 \\ & 0.039 \end{aligned}$ | 0.01 | 0.01 | 0.004 | $\begin{aligned} & 0.035 \\ & 0.016 \end{aligned}$ |  |

Note

1. Plastic or metal protrusions of $0.15 \mathrm{~mm}(0.006 \mathrm{inch})$ maximum per side are not included.

| OUTLINE VERSION | REFERENCES |  |  | EUROPEAN PROJECTION | ISSUE DATE |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | IEC | JEDEC | JEITA |  |  |
| SOT137-1 | 075E05 | MS-013 |  | $\square \bigcirc$ | $\begin{aligned} & \hline-99-12-27 \\ & 03-02-19 \end{aligned}$ |

Fig 5. Package outline SO24 (SOT137-1)


DIMENSIONS ( mm are the original dimensions)

| UNIT | $\mathbf{A}$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\boldsymbol{m a x}$. | $\mathbf{A}_{\mathbf{1}}$ | $\mathbf{A}_{\mathbf{2}}$ | $\mathbf{A}_{\mathbf{3}}$ | $\mathbf{b}_{\mathbf{p}}$ | $\mathbf{c}$ | $\mathbf{D}^{(\mathbf{1})}$ | $\mathbf{E}^{(\mathbf{1})}$ | $\mathbf{e}$ | $\mathbf{H}_{\mathbf{E}}$ | $\mathbf{L}$ | $\mathbf{L}_{\mathbf{p}}$ | $\mathbf{Q}$ | $\mathbf{v}$ | $\mathbf{w}$ | $\mathbf{y}$ | $\mathbf{Z}^{(\mathbf{1})}$ | $\boldsymbol{\theta}$ |  |
| mm | 2 | 0.21 | 1.80 | 0.25 | 0.38 | 0.20 | 10.4 | 5.4 | 0.65 | 7.9 | 1.25 | 1.03 | 0.9 | 0.2 | 0.13 | 0.1 | 1.1 | $8^{0}$ |
|  | 0.05 | 1.65 |  | 0.25 | 0.09 | 10.0 | 5.2 |  | 7.6 |  | 0.63 | 0.7 | 0.7 |  |  |  |  |  |

Note

1. Plastic or metal protrusions of 0.2 mm maximum per side are not included

| OUTLINE <br> VERSION | REFERENCES |  |  |  | EUROPEAN <br> PROJECTION | ISSUE DATE |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  | IEC | JEDEC | JEITA |  |  | $-99-12-27$ <br> $03-02-19$ |

Fig 6. Package outline SSOP28 (SOT341-1)

## 12. Revision history

Table 7. Revision history

| Document ID | Release date | Data sheet status | Change notice | Supersedes |
| :--- | :--- | :--- | :--- | :--- |
| UBA2037_1 | 20081030 | Product data sheet | - | - |

## 13. Legal information

### 13.1 Data sheet status

| Document status $[\underline{[1][2]}$ | Product status $[3]$ | Definition |
| :--- | :--- | :--- |
| Objective [short] data sheet | Development | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. |
| Product [short] data sheet | Production | This document contains the product specification. |

[1] Please consult the most recently issued document before initiating or completing a design.
2] The term 'short data sheet' is explained in section "Definitions".
[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

### 13.2 Definitions

Draft - The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet - A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

### 13.3 Disclaimers

General - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes - NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.
Suitability for use - NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental
damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications - Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Quick reference data - The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.
Limiting values - Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.
Terms and conditions of sale - NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.
No offer to sell or license - Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

### 13.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## 14. Contact information

For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com

## 15. Contents

1 General description ..... 1
2 Features .....  1
3 Applications .....  1
4 Ordering information ..... 2
5 Block diagram ..... 2
6 Pinning information ..... 3
6.1 Pinning ..... 3
6.2 Pin description ..... 3
7 Functional description ..... 4
7.1 Supply voltage ..... 4
7.2 Start-up .....  4
7.3 Oscillation state ..... 4
7.4 Non-overlap time ..... 5
7.5 Start-up delay ..... 5
7.6 Bridge disable ..... 6
8 Limiting values ..... 6
9 Thermal characteristics ..... 7
10 Characteristics ..... 7
11 Package outline ..... 10
12 Revision history ..... 12
13 Legal information ..... 13
13.1 Data sheet status ..... 13
13.2 Definitions ..... 13
13.3 Disclaimers ..... 13
13.4 Trademarks ..... 13
14 Contact information. ..... 13
15 Contents ..... 14

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Gate Drivers category:

## Click to view products by NXP manufacturer:

Other Similar products are found below :
89076GBEST 00053P0231 $56956 \underline{57.404 .7355 .5} \underline{\text { LT4936 } 57.904 .0755 .05882900001 \text { 00600P0005 00-9050-LRPP 00-9090-RDPP }}$ 5951900000 01-1003W-10/32-15 0131700000 00-2240 LTP70N06 LVP640 5J0-1000LG-SIL LY1D-2-5S-AC120 LY2-US-AC240 LY3-UA-DC24 00576P0020 00600P0010 LZN4-UA-DC12 LZNQ2M-US-DC5 LZNQ2-US-DC12 LZP40N10 00-8196-RDPP 00-8274-RDPP 00-8275-RDNP 00-8722-RDPP 00-8728-WHPP 00-8869-RDPP 00-9051-RDPP 00-9091-LRPP 00-9291-RDPP 02071000000207400000 $01312 \underline{0134220000} \underline{60713816}$ M15730061 61161-90 61278-0020 6131-204-23149P 6131-205-17149P 6131-209-15149P 6131-218-17149P 6131-220-21149P 6131-260-2358P 6131-265-11149P

