# High-Speed 3.3 V Digital Interface CAN Transceiver

#### Description

The AMIS-42673 CAN transceiver is the interface between a controller area network (CAN) protocol controller and the physical bus. It may be used in both 12V and 24 V systems. The digital interface level is powered from a 3.3 V supply providing true I/O voltage levels for 3.3 V CAN controllers.

The transceiver provides differential transmit capability to the bus and differential receive capability to the CAN controller. Due to the wide common-mode voltage range of the receiver inputs, the AMIS-42673 is able to reach outstanding levels of electromagnetic susceptibility (EMS). Similarly, extremely low electromagnetic emission (EME) is achieved by the excellent matching of the output signals.

The AMIS-42673 is primarily intended for applications where long network lengths are mandatory. Examples are elevators, in-building networks, process control and trains. To cope with the long bus delay the communication speed needs to be low. AMIS-42673 allows low transmit data rates down to 10 kbit/s or lower.

#### Features

- True 3.3 V or 5.0 V Logic Level Interface
- Fully Compatible with the "ISO 11898-2" Standard
- Wide Range of Bus Communication Speed (0 up to 1 Mbit/s)
- Allows Low Transmit Data Rate in Networks Exceeding 1 km
- Ideally Suited for 12 V and 24 V Applications
- Low Electromagnetic Emission (EME); Common-Mode-Choke is No Longer Required
- Differential Receiver with Wide Common–Mode Range (±35 V) for High Electromagnetic Susceptibility (EMS)
- No Disturbance of the Bus Lines with an Unpowered Node
- Thermal Protection
- Bus Pins Protected Against Transients
- Short Circuit Proof to Supply Voltage and Ground
- ESD Protection for CAN Bus at  $\pm 8 \text{ kV}$
- These are Pb-Free Devices\*



# **ON Semiconductor®**

http://onsemi.com

### **PIN ASSIGNMENT**



# ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

Unit

V

V

V

ns

ns

V

mV

mV

#### Symbol Parameter Condition Max Max VCANH DC Voltage at Pin CANH 0 < V<sub>CC</sub> < 5.25 V; No Time Limit -45 +45 VCANL DC Voltage at Pin CANL $0 < V_{CC} < 5.25$ V; No Time Limit -45 +45 Differential Bus Output Voltage in $42.5 \ \Omega < R_{LT} < 60 \ \Omega$ 1.5 3 Vo(dif)(bus\_dom) Dominant State Propagation Delay TxD to RxD 100 230 t<sub>pd(rec-dom)</sub> Propagation Delay TxD to RxD 100 245 t<sub>pd(dom-rec)</sub> C<sub>M-range</sub> Input Common-Mode Range for **Guaranteed Differential Receiver** -35 +35 Comparator Threshold and Leakage Current V<sub>CM-peak</sub> Common-Mode Peak Figures 7 and 8 (Note 1) -500 500 Common-Mode Step Figures 7 and 8 (Note 1) -150 150 V<sub>CM-step</sub>

#### **Table 1. TECHNICAL CHARACTERISTICS**

1. The parameters  $V_{\text{CM-peak}}$  and  $V_{\text{CM-step}}$  guarantee low EME.



Figure 1. Block Diagram

#### **Table 2. PIN DESCRIPTION**

| Pin | Name             | Description                                                                           |  |  |  |
|-----|------------------|---------------------------------------------------------------------------------------|--|--|--|
| 1   | TxD              | Transmit Data Input; Low Input $\rightarrow$ Dominant Driver; Internal Pullup Current |  |  |  |
| 2   | GND              | Ground                                                                                |  |  |  |
| 3   | V <sub>CC</sub>  | Supply Voltage                                                                        |  |  |  |
| 4   | RxD              | Receive Data Output; Dominant Transmitter $\rightarrow$ Low Output                    |  |  |  |
| 5   | V <sub>REF</sub> | eference Voltage Output                                                               |  |  |  |
| 6   | CANL             | LOW-Level CAN Bus Line (Low in Dominant Mode)                                         |  |  |  |
| 7   | CANH             | HIGH-Level CAN Bus Line (High in Dominant Mode)                                       |  |  |  |
| 8   | V <sub>33</sub>  | 3.3 V Supply for Digital I/O                                                          |  |  |  |

#### **Table 3. ABSOLUTE MAXIMUM RATINGS**

| Symbol                          | Parameter                                               | Conditions                                  | Min        | Мах                   | Unit    |
|---------------------------------|---------------------------------------------------------|---------------------------------------------|------------|-----------------------|---------|
| V <sub>CC</sub>                 | Supply Voltage                                          |                                             | -0.3       | +7                    | V       |
| V <sub>33</sub>                 | I/O Interface Voltage                                   |                                             | -0.3       | +7                    | V       |
| V <sub>CANH</sub>               | DC Voltage at Pin CANH                                  | 0 < V <sub>CC</sub> < 5.25 V; No Time Limit | -45        | +45                   | V       |
| V <sub>CANL</sub>               | DC Voltage at Pin CANL                                  | 0 < V <sub>CC</sub> < 5.25 V; No Time Limit | -45        | +45                   | V       |
| V <sub>TxD</sub>                | DC Voltage at Pin TxD                                   |                                             | -0.3       | V <sub>CC</sub> + 0.3 | V       |
| V <sub>RxD</sub>                | DC Voltage at Pin RxD                                   |                                             | -0.3       | V <sub>CC</sub> + 0.3 | V       |
| V <sub>REF</sub>                | DC Voltage at Pin V <sub>REF</sub>                      |                                             | -0.3       | V <sub>CC</sub> + 0.3 | V       |
| V <sub>tran(CANH)</sub>         | Transient Voltage at Pin CANH                           | Note 2                                      | -150       | +150                  | V       |
| V <sub>tran(CANL)</sub>         | Transient Voltage at Pin CANL                           | Note 2                                      | -150       | +150                  | V       |
| V <sub>tran(VREF)</sub>         | Transient Voltage at Pin V <sub>REF</sub>               | Note 2                                      | -150       | +150                  | V       |
| V <sub>esd(CANL/</sub><br>CANH) | Electrostatic Discharge Voltage at<br>CANH and CANL Pin | Note 4<br>Note 6                            | -8<br>-500 | +8<br>+500            | kV<br>V |
| V <sub>esd</sub>                | Electrostatic Discharge Voltage at All<br>Other Pins    | Note 4<br>Note 6                            | -4<br>-250 | + 4<br>+250           | kV<br>V |
| Latch-up                        | Static Latch-up at All Pins                             | Note 5                                      |            | 100                   | mA      |
| T <sub>stg</sub>                | Storage Temperature                                     |                                             | -55        | +155                  | °C      |
| T <sub>A</sub>                  | Ambient Temperature                                     |                                             | -40        | +125                  | °C      |
| TJ                              | Maximum Junction Temperature                            |                                             | -40        | +150                  | °C      |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

2. Applied transient waveforms in accordance with "ISO 7637 part 3", test pulses 1, 2, 3a, and 3b (see Figure 4).

3. Standardized human body model system ESD pulses in accordance to IEC 1000.4.2.

4. Standardized human body model ESD pulses in accordance to MIL883 method 3015. Supply pin 8 is ±4kV.

Static latch-up immunity: static latch-up protection level when tested according to EIA/JESD78.
Standardized charged device model ESD pulses when tested according to EOS/ESD DS5.3–1993.

# **Table 4. THERMAL CHARACTERISTICS**

| Symbol                 | Parameter                                                    | Conditions  | Value | Unit |
|------------------------|--------------------------------------------------------------|-------------|-------|------|
| R <sub>th(vj-a)</sub>  | Thermal Resistance from Junction-to-Ambient in SO-8 Package  | In Free Air | 145   | k/W  |
| R <sub>th(vj-s</sub> ) | Thermal Resistance from Junction-to-Substrate of<br>Bare Die | In Free Air | 45    | k/W  |

# **APPLICATION INFORMATION**





### **FUNCTIONAL DESCRIPTION**

#### General

The AMIS-42673 is the interface between the CAN protocol controller and the physical bus. It is intended for use in industrial and automotive applications requiring baud rates up to 1 Mbit/s. It provides differential transmit capability to the bus and differential receiver capability to the CAN protocol controller. It is fully compatible to the "ISO 11898–2" standard.

#### **Operating Modes**

AMIS-42673 only operates in high-speed mode as illustrated in Table 5.

The transceiver is able to communicate via the bus lines. The signals are transmitted and received to the CAN controller via the pins TxD and RxD. The slopes on the bus lines outputs are optimized to give extremely low EME.

| V <sub>CC</sub>                    | Pin TxD            | Pin CANH                     | Pin CANL                     | Bus State | Pin RxD |
|------------------------------------|--------------------|------------------------------|------------------------------|-----------|---------|
| 4.75 to 5.25 V                     | 0                  | High                         | Low                          | Dominant  | 0       |
| 4.75 to 5.25 V                     | 1<br>(or floating) | V <sub>CC</sub> /2           | V <sub>CC</sub> /2           | Recessive | 1       |
| V <sub>CC</sub> < PORL (Unpowered) | х                  | 0 V < CANH < V <sub>CC</sub> | 0 V < CANL < V <sub>CC</sub> | Recessive | 1       |
| PORL < V <sub>CC</sub> < 4.75 V    | > 2 V              | 0 V < CANH < V <sub>CC</sub> | 0 V < CANL < V <sub>CC</sub> | Recessive | 1       |

### Table 5. FUNCTIONAL TABLE OF AMIS-42673; x = don't care

#### **Overtemperature Detection**

A thermal protection circuit protects the IC from damage by switching off the transmitter if the junction temperature exceeds a value of approximately 160°C. Because the transmitter dissipates most of the power, the power dissipation and temperature of the IC is reduced. All other IC functions continue to operate. The transmitter off–state resets when Pin TxD goes HIGH. The thermal protection circuit is particularly needed when a bus line short circuits.

#### **High Communication Speed Range**

The transceiver is primarily intended for industrial applications. It allows very low baud rates needed for long bus length applications. But also high speed communication is possible up to 1 Mbit/s.

#### Fail-Safe Features

A current–limiting circuit protects the transmitter output stage from damage caused by accidental short–circuit to either positive or negative supply voltage – although power dissipation increases during this fault condition. The pins CANH and CANL are protected from automotive electrical transients (according to "ISO 7637"; see Figure 3).

Should TxD become disconnected, this pin is pulled high internally.

When the  $V_{CC}$  supply is removed, Pins TxD and RxD will be floating. This prevents the AMIS-42673 from being supplied by the CAN controller through the I/O Pins.

### 3.3 V Interface

AMIS-42673 may be used to interface with 3.3 V or 5 V controllers by use of the  $V_{33}$  pin. This pin may be supplied with 3.3 V or 5 V to have the corresponding digital interface voltage levels.

When the V<sub>33</sub> pin is supplied at 2.5 V, even interfacing with 2.5 V CAN controllers is possible. See also Digital Output Characteristics @ V<sub>33</sub> = 2.5 V, Table . In this case a pull–up resistor from TxD to V<sub>33</sub> is necessary.

# Definitions

All voltages are referenced to GND (Pin 2). Positive currents flow into the IC. Sinking current means that the current is flowing into the pin. Sourcing current means that the current is flowing out of the pin.

| Table 6. DC CHARACTERISTICS V <sub>CC</sub> = 4.75 V to 5.25 V, V <sub>33</sub> = 2.9 V to 3.6 V; T <sub>J</sub> = -40°C to +150°C; R <sub>LT</sub> = 60 $\Omega$ unless specifie | d |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| otherwise.                                                                                                                                                                        |   |

| Symbol                         | Parameter                                                                   | Conditions                                                                             | Min                       | Тур                       | Max                       | Unit |
|--------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------|---------------------------|---------------------------|---------------------------|------|
| $\textbf{SUPPLY} (Pin \ V_{C}$ | $_{\rm C}$ and pin V $_{33}$ )                                              |                                                                                        |                           |                           |                           |      |
| I <sub>CC</sub>                | Supply Current                                                              | Dominant; V <sub>TXD</sub> = 0 V<br>Recessive; V <sub>TXD</sub> = V <sub>CC</sub>      |                           | 45<br>4                   | 65<br>8                   | mA   |
| I <sub>33</sub>                | I/O Interface Current                                                       | $V_{33}$ = 3.3 V; $C_L$ = 20 pF;<br>recessive                                          |                           |                           | 1                         | μA   |
| I <sub>33</sub>                | I/O Interface Current (Note 7)                                              | V <sub>33</sub> = 3.3 V; C <sub>L</sub> = 20pF;<br>1 Mbps                              |                           |                           | 170                       | μA   |
| TRANSMITTER                    | DATA INPUT (Pin TxD)                                                        |                                                                                        |                           |                           | •                         |      |
| V <sub>IH</sub>                | HIGH-Level Input Voltage                                                    | Output recessive                                                                       | 2.0                       | -                         | V <sub>CC</sub>           | V    |
| V <sub>IL</sub>                | LOW-Level Input Voltage                                                     | Output dominant                                                                        | -0.3                      | -                         | +0.8                      | V    |
| I <sub>IH</sub>                | HIGH-Level Input Current                                                    | $V_{TxD} = V_{33}$                                                                     | -1                        | 0                         | +1                        | μA   |
| IIL                            | LOW-Level Input Current                                                     | V <sub>TxD</sub> = 0 V                                                                 | -50                       | -200                      | -300                      | μA   |
| C <sub>i</sub>                 | Input Capacitance (Note 7)                                                  |                                                                                        | -                         | 5                         | 10                        | pF   |
| RECEIVER DAT                   | A OUTPUT (Pin RxD)                                                          |                                                                                        |                           |                           | •                         |      |
| V <sub>OH</sub>                | HIGH-Level Output Voltage                                                   | I <sub>RXD</sub> = - 10 mA                                                             | 0.7 x<br>V <sub>33</sub>  | 0.75 x<br>V <sub>33</sub> |                           | V    |
| V <sub>OL</sub>                | LOW-Level Output Voltage                                                    | I <sub>RXD</sub> = 5 mA                                                                |                           | 0.18                      | 0.35                      | V    |
| l <sub>oh</sub>                | HIGH-Level Output Current (Note 7)                                          | V <sub>RxD</sub> = 0.7 x V <sub>33</sub>                                               | -10                       | -15                       | -20                       | mA   |
| I <sub>ol</sub>                | LOW-Level Output Current (Note 7)                                           | V <sub>RxD</sub> = 0.45 V                                                              | 5                         | 10                        | 15                        | mA   |
| REFERENCE V                    | DLTAGE OUTPUT (Pin V <sub>REF</sub> )                                       |                                                                                        |                           | -                         |                           |      |
| V <sub>REF</sub>               | Reference Output Voltage                                                    | –50 μA < I <sub>VREF</sub> < +50 μA                                                    | 0.45 x<br>V <sub>CC</sub> | 0.50 x<br>V <sub>CC</sub> | 0.55 x<br>V <sub>CC</sub> | V    |
| V <sub>REF_CM</sub>            | Reference Output Voltage for Full<br>Common-Mode Range                      | –35 V < V <sub>CANH</sub> < +35 V;<br>–35 V < V <sub>CANL</sub> < +35 V                | 0.40 x<br>V <sub>CC</sub> | 0.50 x<br>V <sub>CC</sub> | 0.60 x<br>V <sub>CC</sub> | V    |
| BUS LINES (Pin                 | s CANH and CANL)                                                            |                                                                                        |                           |                           |                           | I    |
| V <sub>o(reces)(CANH)</sub>    | Recessive Bus Voltage at Pin CANH                                           | V <sub>TxD</sub> = V <sub>CC</sub> ; no load                                           | 2.0                       | 2.5                       | 3.0                       | V    |
| V <sub>o(reces)</sub> (CANL)   | Recessive Bus Voltage at Pin CANL                                           | $V_{TxD} = V_{CC}$ ; no load                                                           | 2.0                       | 2.5                       | 3.0                       | V    |
| I <sub>o(reces)</sub> (CANH)   | Recessive Output Current at Pin CANH                                        | -35 V < V <sub>CANH</sub> < +35 V;<br>0 V < V <sub>CC</sub> < 5.25 V                   | -2.5                      | -                         | +2.5                      | mA   |
| I <sub>o(reces)</sub> (CANL)   | Recessive Output Current at Pin CANL                                        | -35 V < V <sub>CANL</sub> < +35 V;<br>0 V < V <sub>CC</sub> < 5.25 V                   | -2.5                      | -                         | +2.5                      | mA   |
| V <sub>o(dom)(CANH)</sub>      | Dominant Output Voltage at Pin CANH                                         | V <sub>TxD</sub> = 0 V                                                                 | 3.0                       | 3.6                       | 4.25                      | V    |
| V <sub>o(dom)(CANL)</sub>      | Dominant Output Voltage at Pin CANL                                         | V <sub>TxD</sub> = 0 V                                                                 | 0.5                       | 1.4                       | 1.75                      | V    |
| V <sub>o(dif)(bus)</sub>       | Differential Bus Output Voltage<br>(V <sub>CANH</sub> – V <sub>CANL</sub> ) | $V_{TxD}$ = 0 V; Dominant;<br>42.5 $\Omega$ < R <sub>LT</sub> < 60 $\Omega$            | 1.5                       | 2.25                      | 3.0                       | V    |
|                                |                                                                             | V <sub>TxD</sub> = V <sub>CC</sub> ; Recessive;<br>No Load                             | -120                      | 0                         | +50                       | mV   |
| I <sub>o(sc)</sub> (CANH)      | Short Circuit Output Current at Pin CANH                                    | V <sub>CANH</sub> = 0 V; V <sub>TxD</sub> = 0 V                                        | -45                       | -70                       | -95                       | mA   |
| I <sub>o(sc)</sub> (CANL)      | Short Circuit Output Current at Pin CANL                                    | V <sub>CANL</sub> = 36 V; V <sub>TxD</sub> = 0 V                                       | 45                        | 70                        | 120                       | mA   |
| V <sub>i(dif)(th)</sub>        | Differential Receiver Threshold Voltage                                     | -5 V < V <sub>CANL</sub> < +12 V;<br>-5 V < V <sub>CANH</sub> < +12 V;<br>See Figure 4 | 0.5                       | 0.7                       | 0.9                       | V    |

7. Not tested at ATE

Table 6. DC CHARACTERISTICS V<sub>CC</sub> = 4.75 V to 5.25 V, V<sub>33</sub> = 2.9 V to 3.6 V; T<sub>J</sub> =  $-40^{\circ}$ C to  $+150^{\circ}$ C; R<sub>LT</sub> = 60  $\Omega$  unless specified otherwise.

| Symbol                     | Parameter                                                                              | Conditions                                                                               | Min  | Тур  | Max  | Unit |
|----------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------|------|------|------|
| BUS LINES (Pin             | s CANH and CANL)                                                                       |                                                                                          | •    |      | •    |      |
| V <sub>ihcm(dif)(th)</sub> | Differential Receiver Threshold Voltage for<br>High Common-Mode                        | -35 V < V <sub>CANL</sub> < +35 V;<br>-35 V < V <sub>CANH</sub> < +35 V;<br>See Figure 4 | 0.25 | 0.7  | 1.05 | V    |
| V <sub>i(dif)(hys)</sub>   | Differential Receiver Input Voltage Hysteresis                                         | −35 V < V <sub>CANL</sub> < +35 V;<br>−35 V < V <sub>CANH</sub> < +35 V;<br>See Figure 4 | 50   | 70   | 100  | mV   |
| R <sub>i(cm)(CANH)</sub>   | Common-Mode Input Resistance at Pin<br>CANH                                            |                                                                                          | 15   | 25   | 37   | kΩ   |
| R <sub>i(cm)</sub> (CANL)  | Common-Mode Input Resistance at Pin<br>CANL                                            |                                                                                          | 15   | 25   | 37   | kΩ   |
| R <sub>i(cm)(m)</sub>      | Matching Between Pin CANH and Pin CANL<br>Common–Mode Input Resistance                 | V <sub>CANH</sub> = V <sub>CANL</sub>                                                    | -3   | 0    | +3   | %    |
| R <sub>i(dif)</sub>        | Differential Input Resistance                                                          |                                                                                          | 25   | 50   | 75   | kΩ   |
| BUS LINES (Pin             | s CANH and CANL)                                                                       | -                                                                                        | -    | -    | -    | -    |
| C <sub>i(CANH)</sub>       | Input Capacitance at Pin CANH                                                          | V <sub>TxD</sub> = V <sub>CC</sub> ; Not Tested                                          |      | 7.5  | 20   | pF   |
| C <sub>i(CANL)</sub>       | Input Capacitance at Pin CANL                                                          | V <sub>TxD</sub> = V <sub>CC</sub> ; Not Tested                                          |      | 7.5  | 20   | pF   |
| C <sub>i(dif)</sub>        | Differential Input Capacitance                                                         | V <sub>TxD</sub> = V <sub>CC</sub> ; Not Tested                                          |      | 3.75 | 10   | pF   |
| I <sub>LI(CANH)</sub>      | Input Leakage Current at Pin CANH                                                      | V <sub>CC</sub> = 0 V; V <sub>CANH</sub> = 5 V                                           | 10   | 170  | 250  | μA   |
| I <sub>LI(CANL)</sub>      | Input Leakage Current at Pin CANL                                                      | V <sub>CC</sub> = 0 V; V <sub>CANL</sub> = 5 V                                           | 10   | 170  | 250  | μA   |
| V <sub>CM-peak</sub>       | Common–Mode Peak During Transition from Dom $\rightarrow$ Rec or Rec $\rightarrow$ Dom | Figures 7 and 8                                                                          | -500 |      | 500  | mV   |
| V <sub>CM-step</sub>       | Difference in Common–Mode Between<br>Dominant and Recessive State                      | Figures 7 and 8                                                                          | -150 |      | 150  | mV   |
| POWER-ON-RE                | ESET                                                                                   |                                                                                          |      | -    |      | -    |
| PORL                       | POR Level                                                                              | CANH, CANL, V <sub>ref</sub> in<br>Tri-State Below POR<br>Level                          | 2.2  | 3.5  | 4.7  | V    |
| THERMAL SHU                | TDOWN                                                                                  |                                                                                          |      |      |      |      |
| T <sub>J(sd)</sub>         | Shutdown Junction Temperature                                                          |                                                                                          | 150  | 160  | 180  | °C   |
| TIMING CHARA               | CTERISTICS (See Figures 6 and 7)                                                       |                                                                                          |      | -    |      | -    |
| t <sub>d(TxD-BUSon)</sub>  | Delay TxD to Bus Active                                                                |                                                                                          | 40   | 85   | 110  | ns   |
| t <sub>d(TxD-BUSoff)</sub> | Delay TxD to Bus Inactive                                                              |                                                                                          | 30   | 60   | 110  | ns   |
| t <sub>d(BUSon-RxD)</sub>  | Delay Bus Active to RxD                                                                |                                                                                          | 25   | 55   | 110  | ns   |
| t <sub>d(BUSoff-RxD)</sub> | Delay Bus Inactive to RxD                                                              |                                                                                          | 65   | 100  | 135  | ns   |
| t <sub>pd(rec-dom)</sub>   | Propagation Delay TxD to RxD from<br>Recessive to Dominant                             |                                                                                          | 100  |      | 230  | ns   |
| t <sub>d(dom-rec)</sub>    | Propagation Delay TxD to RxD from<br>Dominant to Recessive                             |                                                                                          | 100  |      | 245  | ns   |

7. Not tested at ATE

# Table 7. DIGITAL OUTPUT CHARACTERISTICS @ $V_{33}$ = 2.5 V V<sub>CC</sub> = 4.75 to 5.25 V; $V_{33}$ = 2.5 V ±5%; T<sub>J</sub> = -40 to +150°C; R<sub>LT</sub> = 60 $\Omega$ unless specified otherwise.

Symbol Parameter Conditions Min Тур Max Unit **RECEIVER DATA OUTPUT (Pin RxD)** HIGH-Level Output Current  $V_{OH} > 0.9 \ x \ V_{33}$ -2.6 I<sub>oh</sub> mΑ LOW-Level Output Current  $I_{ol}$  $V_{OL} < 0.1 \text{ x } V_{33}$ 4 mΑ

# MEASUREMENT SETUPS AND DEFINITIONS



Figure 3. Test Circuit for Automotive Transients



Figure 4. Hysteresis of the Receiver



Figure 5. Test Circuit for Timing Characteristics

AMIS-42673







Figure 7. Basic Test Setup for Electromagnetic Measurement



Figure 8. Common-Mode Voltage Peaks (See Measurement Setup Figure 7)

#### **DEVICE ORDERING INFORMATION**

| Part Number      | Temperature Range | Package Type        | Shipping <sup>†</sup> |
|------------------|-------------------|---------------------|-----------------------|
| AMIS42673ICAG1G  | –40°C – 125°C     | SOIC-8<br>(Pb-Free) | 96 Tube / Tray        |
| AMIS42673ICAG1RG | -40°C − 125°C     | SOIC-8<br>(Pb-Free) | 3000 / Tape & Reel    |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS

SOIC 8 CASE 751AZ-01 ISSUE O



ON Semiconductor and use registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death agsociated with such unintended or unauthorized use patent solut. Cwas negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunit//Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

#### Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for CAN Interface IC category:

Click to view products by ON Semiconductor manufacturer:

Other Similar products are found below :

416694H MAX33041EASA+T IL41050TA-1E TJA1042T1J TJA1042T31J SN65LBC031DG4 TJA1050T/CM,118 MAX13051ESA+T SJA1000T/N1.118 MCP2562FD-EP MCP2561FD-EP LTM2889IY-5#PBF IA82527PQF44AR2 ADM3053BRWZ-REEL7 ADM3051CRZ-REEL7 ADM3052BRWZ-REEL7 IA82527PLC44AR2 LT3960JMSE#TRPBF LT3960JMSE#PBF TJA1040TCM,118 TD041SCANH TDH541SCANH SIT1050TK SIT1040TK MCP25625-ESS MAX3053ESA+T MAX13041ASDV MAX3057ASA+T MCP2515T-I/ST MAX13051ASA+ NCV7341D21R2G MC33897CTEFR2 MAX3056ASD+ MAX3054ASD+ MAX3055ASD+ MAX3051ESA+T MCP2510-I/P MCP2510-I/SO MCP2515-I/P MCP2515-I/SO MCP2515-I/ST MCP2515T-I/SO MCP2551-E/P MCP2551-E/SN MCP2551-I/P MCP2551-I/SN MCP2561-E/P MCP2561FD-HP MCP2561-H/SN MCP2561T-ESN