# **ON Semiconductor**

# Is Now



To learn more about onsemi™, please visit our website at www.onsemi.com

onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/ or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application,



ON Semiconductor®

# FDD8896-F085

# N-Channel PowerTrench<sup>®</sup> MOSFET 30V, 94A, 5.7m $\Omega$

#### **General Description**

This N-Channel MOSFET has been designed specifically to improve the overall efficiency of DC/DC converters using either synchronous or conventional switching PWM controllers. It has been optimized for low gate charge, low  $r_{\mbox{\scriptsize DS(ON)}}$  and fast switching speed.

## **Applications**

DC/DC converters



#### **Features**

- $r_{DS(ON)} = 5.7 m\Omega$ ,  $V_{GS} = 10V$ ,  $I_D = 35A$
- $r_{DS(ON)} = 6.8 m\Omega$ ,  $V_{GS} = 4.5 V$ ,  $I_D = 35 A$
- High performance trench technology for extremely low <sup>r</sup>DS(ON)
- · Low gate charge
- · High power and current handling capability
- Qualified to AEC Q101
- RoHS Compliant





# **MOSFET Maximum Ratings** T<sub>C</sub> = 25°C unless otherwise noted

| Symbol                            | Parameter                                                                                      | Ratings    | Units |
|-----------------------------------|------------------------------------------------------------------------------------------------|------------|-------|
| $V_{DSS}$                         | Drain to Source Voltage                                                                        | 30         | V     |
| V <sub>GS</sub>                   | Gate to Source Voltage                                                                         | ±20        | V     |
|                                   | Drain Current                                                                                  |            |       |
|                                   | Continuous (T <sub>C</sub> = 25°C, V <sub>GS</sub> = 10V) (Note 1)                             | 94         | Α     |
| I <sub>D</sub>                    | Continuous (T <sub>C</sub> = 25°C, V <sub>GS</sub> = 4.5V) (Note 1)                            | 85         | Α     |
|                                   | Continuous ( $T_{amb} = 25^{\circ}C$ , $V_{GS} = 10V$ , with $R_{\theta JA} = 52^{\circ}C/W$ ) | 17         | Α     |
|                                   | Pulsed                                                                                         | Figure 4   | Α     |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy (Note 2)                                                         | 168        | mJ    |
|                                   | Power dissipation                                                                              | 80         | W     |
| $P_{D}$                           | Derate above 25°C                                                                              | 0.53       | W/°C  |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature                                                              | -55 to 175 | °C    |

# **Thermal Characteristics**

| $R_{\theta JC}$ | Thermal Resistance Junction to Case TO-252                                      | 1.88 | °C/W |
|-----------------|---------------------------------------------------------------------------------|------|------|
| $R_{\theta JA}$ | Thermal Resistance Junction to Ambient TO-252                                   | 100  | °C/W |
| $R_{\theta JA}$ | Thermal Resistance Junction to Ambient TO-252, 1in <sup>2</sup> copper pad area | 52   | °C/W |

# **Package Marking and Ordering Information**

| Device Marking | Device       | Package  | Reel Size | Tape Width | Quantity   |
|----------------|--------------|----------|-----------|------------|------------|
| FDD8896        | FDD8896-F085 | TO-252AA | 13"       | 12mm       | 2500 units |

# **Electrical Characteristics** $T_C = 25^{\circ}C$ unless otherwise noted

| Symbol              | Parameter                         | Test Conditions                      | Min | Тур | Max  | Units |  |
|---------------------|-----------------------------------|--------------------------------------|-----|-----|------|-------|--|
| Off Characteristics |                                   |                                      |     |     |      |       |  |
| B <sub>VDSS</sub>   | Drain to Source Breakdown Voltage | $I_D = 250 \mu A, V_{GS} = 0 V$      | 30  | -   | -    | V     |  |
|                     | Zero Cata Vallana Basis Commit    | V <sub>DS</sub> = 24V                | -   | -   | 1    | ^     |  |
| IDSS                | Zero Gate Voltage Drain Current   | $V_{GS} = 0V$ $T_{C} = 150^{\circ}C$ | -   | ı   | 250  | μΑ    |  |
| $I_{GSS}$           | Gate to Source Leakage Current    | V <sub>GS</sub> = ±20V               | -   | -   | ±100 | nA    |  |

#### On Characteristics

| V <sub>GS(TH)</sub> | Gate to Source Threshold Voltage | $V_{GS} = V_{DS}, I_{D} = 250 \mu A$                                   | 1.2 | -      | 2.5    | V |
|---------------------|----------------------------------|------------------------------------------------------------------------|-----|--------|--------|---|
| r <sub>DS(ON)</sub> | Drain to Source On Resistance    | I <sub>D</sub> = 35A, V <sub>GS</sub> = 10V                            | -   | 0.0047 | 0.0057 | Ω |
|                     |                                  | $I_D = 35A, V_{GS} = 4.5V$                                             | -   | 0.0057 | 0.0068 |   |
|                     |                                  | I <sub>D</sub> = 35A, V <sub>GS</sub> = 10V,<br>T <sub>J</sub> = 175°C | -   | 0.0075 | 0.0092 |   |

#### **Dynamic Characteristics**

| C <sub>ISS</sub>   | Input Capacitance                | V <sub>DS</sub> = 15V, V <sub>GS</sub> = 0V,<br>f = 1MHz | - | 2525 | -   | pF |
|--------------------|----------------------------------|----------------------------------------------------------|---|------|-----|----|
| Coss               | Output Capacitance               |                                                          | - | 490  | -   | pF |
| C <sub>RSS</sub>   | Reverse Transfer Capacitance     | 1 – 11011 12                                             | - | 300  | -   | pF |
| $R_G$              | Gate Resistance                  | $V_{GS} = 0.5V, f = 1MHz$                                | - | 2.1  | -   | Ω  |
| $Q_{g(TOT)}$       | Total Gate Charge at 10V         | $V_{GS} = 0V \text{ to } 10V$                            | - | 46   | 60  | nC |
| $Q_{g(5)}$         | Total Gate Charge at 5V          | $V_{GS} = 0V \text{ to } 5V$                             | - | 24   | 32  | nC |
| Q <sub>g(TH)</sub> | Threshold Gate Charge            | $V_{GS} = 0V \text{ to } 1V$ $V_{DD} = 15V$              | - | 2.3  | 3.0 | nC |
| Q <sub>gs</sub>    | Gate to Source Gate Charge       | $I_D = 35A$<br>$I_R = 1.0 \text{mA}$                     | - | 6.9  | -   | nC |
| Q <sub>gs2</sub>   | Gate Charge Threshold to Plateau | ] ig 1.011#1                                             | - | 4.6  | -   | nC |
| $Q_{ad}$           | Gate to Drain "Miller" Charge    |                                                          | - | 9.8  | -   | nC |

# Switching Characteristics $(V_{GS} = 10V)$

| ton                 | Turn-On Time        | $V_{DD}$ = 15V, $I_{D}$ = 35A<br>$V_{GS}$ = 10V, $R_{GS}$ = 6.2 $\Omega$ | - | -   | 171 | ns |
|---------------------|---------------------|--------------------------------------------------------------------------|---|-----|-----|----|
| t <sub>d(ON)</sub>  | Turn-On Delay Time  |                                                                          | - | 9   | -   | ns |
| t <sub>r</sub>      | Rise Time           |                                                                          | - | 106 | -   | ns |
| t <sub>d(OFF)</sub> | Turn-Off Delay Time |                                                                          | - | 53  | -   | ns |
| t <sub>f</sub>      | Fall Time           |                                                                          | - | 41  | -   | ns |
| t <sub>OFF</sub>    | Turn-Off Time       |                                                                          | - | -   | 143 | ns |

#### **Drain-Source Diode Characteristics**

| $V_{SD}$        | Source to Drain Diode Voltage | I <sub>SD</sub> = 35A                                 | - | - | 1.25 | V  |
|-----------------|-------------------------------|-------------------------------------------------------|---|---|------|----|
|                 |                               | I <sub>SD</sub> = 15A                                 | ı | ı | 1.0  | V  |
| t <sub>rr</sub> | Reverse Recovery Time         | I <sub>SD</sub> = 35A, dI <sub>SD</sub> /dt = 100A/μs | ı | ı | 27   | ns |
| $Q_{RR}$        | Reverse Recovered Charge      | I <sub>SD</sub> = 35A, dI <sub>SD</sub> /dt = 100A/μs | ı | - | 12   | nC |

<sup>Notes:
1: Package current limitation is 35A.
2: Starting T<sub>J</sub> = 25°C, L = 0.43mH, I<sub>AS</sub> = 28A, V<sub>DD</sub> = 27V, V<sub>GS</sub> = 10V.</sup> 







Figure 1. Normalized Power Dissipation vs Case Temperature

Figure 2. Maximum Continuous Drain Current vs Case Temperature



Figure 3. Normalized Maximum Transient Thermal Impedance



Figure 4. Peak Current Capability





Figure 5. Forward Bias Safe Operating Area



Figure 6. Unclamped Inductive Switching Capability



Figure 7. Transfer Characteristics



Figure 8. Saturation Characteristics



Figure 9. Drain to Source On Resistance vs Gate
Voltage and Drain Current



Figure 10. Normalized Drain to Source On Resistance vs Junction Temperature

# **Typical Characteristics** $T_C = 25^{\circ}C$ unless otherwise noted



Figure 11. Normalized Gate Threshold Voltage vs Junction Temperature



Figure 12. Normalized Drain to Source Breakdown Voltage vs Junction Temperature



Figure 13. Capacitance vs Drain to Source Voltage



Figure 14. Gate Charge Waveforms for Constant Gate Current

# **Test Circuits and Waveforms**



Figure 15. Unclamped Energy Test Circuit



Figure 16. Unclamped Energy Waveforms



Figure 17. Gate Charge Test Circuit



Figure 18. Gate Charge Waveforms



Figure 19. Switching Time Test Circuit



Figure 20. Switching Time Waveforms

## Thermal Resistance vs. Mounting Pad Area

The maximum rated junction temperature,  $T_{JM}$ , and the thermal resistance of the heat dissipating path determines the maximum allowable device power dissipation,  $P_{DM}$ , in an application. Therefore the application's ambient temperature,  $T_A$  (°C), and thermal resistance  $R_{\theta JA}$  (°C/W) must be reviewed to ensure that  $T_{JM}$  is never exceeded. Equation 1 mathematically represents the relationship and serves as the basis for establishing the rating of the part.

$$P_{DM} = \frac{(T_{JM} - T_A)}{R_{\theta JA}} \tag{EQ. 1}$$

In using surface mount devices such as the TO-252 package, the environment in which it is applied will have a significant influence on the part's current and maximum power dissipation ratings. Precise determination of  $P_{DM}$  is complex and influenced by many factors:

- Mounting pad area onto which the device is attached and whether there is copper on one side or both sides of the board.
- The number of copper layers and the thickness of the board.
- 3. The use of external heat sinks.
- 4. The use of thermal vias.
- 5. Air flow and board orientation.
- For non steady state applications, the pulse width, the duty cycle and the transient thermal response of the part, the board and the environment they are in.

ON Semiconductor provides thermal information to assist the designer's preliminary application evaluation. Figure 21

defines the  $R_{\theta JA}$  for the device as a function of the top copper (component side) area. This is for a horizontally positioned FR-4 board with 1oz copper after 1000 seconds of steady state power with no air flow. This graph provides the necessary information for calculation of the steady state junction temperature or power dissipation. Pulse applications can be evaluated using the ON Semiconductor device Spice thermal model or manually utilizing the normalized maximum transient thermal impedance curve.

Thermal resistances corresponding to other copper areas can be obtained from Figure 21 or by calculation using Equation 2 or 3. Equation 2 is used for copper area defined in inches square and equation 3 is for area in centimeters square. The area, in square inches or square centimeters is the top copper area including the gate and source pads.

$$R_{\theta JA} = 33.32 + \frac{23.84}{(0.268 + Area)}$$
 (EQ. 2)

Area in Inches Squared

$$R_{\theta JA} = 33.32 + \frac{154}{(1.73 + Area)}$$
 (EQ. 3)

Area in Centimeters Squared



Figure 21. Thermal Resistance vs Mounting
Pad Area

#### **PSPICE Electrical Model** .SUBCKT FDD8896 2 1 3; rev July 2003 Ca 12 8 2.3e-9 LDRAIN Cb 15 14 2.3e-9 DPLCAP Cin 6 8 2.3e-9 10 RLDRAIN ERSLC1 Dbody 7 5 DbodyMOD DBREAK Dbreak 5 11 DbreakMOD RSLC2 Dplcap 10 5 DplcapMOD FSI C Ebreak 11 7 17 18 32.6 50 Eds 14 8 5 8 1 17 18 ■ DBODY RDRAIN **EBREAK** ESG Egs 13 8 6 8 1 **FVTHRFS** Esq 6 10 6 8 1 $\left(\frac{19}{8}\right)$ MWFAK Evthres 6 21 19 8 1 **LGATE EVTEMP** Evtemp 20 6 18 22 1 GATE **RGATE** -18 22 **★**MMED 9 20 **★**MSTRO It 8 17 1 RI GATE LSOURCE CIN Lgate 1 9 4.6e-9 Ldrain 2 5 1.0e-9 RSOURCE Lsource 3 7 1.7e-9 RLSOURCE RBREAK RLgate 1 9 46 13 8 18 RLdrain 2 5 10 RLsource 3 7 17 **₹RVTEMP** S<sub>1</sub>B o S2B СВ 19 CA Mmed 16 6 8 8 MmedMOD IT 14 Mstro 16 6 8 8 MstroMOD VBAT EGS Mweak 16 21 8 8 MweakMOD Rbreak 17 18 RbreakMOD 1 **RVTHRES** Rdrain 50 16 RdrainMOD 2.2e-3 Rgate 9 20 2.1 RSLC1 5 51 RSLCMOD 1e-6 RSLC2 5 50 1e3 Rsource 8 7 RsourceMOD 2e-3 Rvthres 22 8 RvthresMOD 1 Rvtemp 18 19 RvtempMOD 1 S1a 6 12 13 8 S1AMOD S1b 13 12 13 8 S1BMOD S2a 6 15 14 13 S2AMOD S2b 13 15 14 13 S2BMOD Vhat 22 19 DC 1 ESLC 51 50 VALUE={(V(5,51)/ABS(V(5,51)))\*(PWR(V(5,51)/(1e-6\*500),10))} .MODEL DbodyMOD D (IS=5E-12 IKF=10 N=1.01 RS=2.6e-3 TRS1=8e-4 TRS2=2e-7 + CJO=8.8e-10 M=0.57 TT=1e-16 XTI=0.9) .MODEL DbreakMOD D (RS=8e-2 TRS1=1e-3 TRS2=-8.9e-6) .MODEL DplcapMOD D (CJO=9.4e-10 IS=1e-30 N=10 M=0.4) .MODEL MmedMOD NMOS (VTO=1.85 KP=10 IS=1e-30 N=10 TOX=1 L=1u W=1u RG=2.1 T ABS=25) .MODEL MstroMOD NMOS (VTO=2.34 KP=350 IS=1e-30 N=10 TOX=1 L=1u W=1u T ABS=25) .MODEL MweakMOD NMOS (VTO=1.55 KP=0.05 IS=1e-30 N=10 TOX=1 L=1u W=1u RG=21 RS=0.1 T\_ABS=25) .MODEL RbreakMOD RES (TC1=8.3e-4 TC2=-4e-7) .MODEL RdrainMOD RES (TC1=1e-4 TC2=8e-6) .MODEL RSLCMOD RES (TC1=9e-4 TC2=1e-6) .MODEL RsourceMOD RES (TC1=7.5e-3 TC2=1e-6) .MODEL RvthresMOD RES (TC1=-1.7e-3 TC2=-8.8e-6) .MODEL RytempMOD RES (TC1=-2.6e-3 TC2=2e-7) .MODEL S1AMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=-4 VOFF=-3) .MODEL S1BMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=-3 VOFF=-4) .MODEL S2AMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=-2 VOFF=-0.5) .MODEL S2BMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=-0.5 VOFF=-2) **FNDS** Note: For further discussion of the PSPICE model, consult A New PSPICE Sub-Circuit for the Power MOSFET Featuring Global Temperature Options; IEEE Power Electronics Specialist Conference Records, 1991, written by William J. Hepp and C. Frank

Wheatley.

```
SABER Electrical Model
rev July 2003
template FDD8896 n2,n1,n3 =m temp
electrical n2,n1,n3
number m_temp=25
var i iscl
dp..model dbodymod = (isl=5e-12.ikf=10.nl=1.01.rs=2.6e-3.trs1=8e-4.trs2=2e-7.cio=8.8e-10.m=0.57.tt=1e-16.xti=0.9)
dp..model dbreakmod = (rs=8e-2,trs1=1e-3,trs2=-8.9e-6)
dp..model dplcapmod = (cjo=9.4e-10,isl=10e-30,nl=10,m=0.4)
m..model mmedmod = (type=_n, vto=1.85, kp=10, is=1e-30, tox=1)
m..model mstrongmod = (type=_n,vto=2.34,kp=350,is=1e-30, tox=1) m..model mweakmod = (type=_n,vto=1.55,kp=0.05,is=1e-30, tox=1,rs=0.1)
                                                                                                               LDRAIN
sw_vcsp..model s1amod = (ron=1e-5,roff=0.1,von=-4,voff=-3)
                                                                      DPLCAP
                                                                                                                        DRAIN
sw_vcsp..model s1bmod = (ron=1e-5,roff=0.1,von=-3,voff=-4)
                                                                   10
sw vcsp..model s2amod = (ron=1e-5,roff=0.1,von=-2,voff=-0.5)
                                                                                                              RLDRAIN
sw vcsp..model s2bmod = (ron=1e-5,roff=0.1,von=-0.5,voff=-2)
                                                                                 RSLC1
c.ca n12 n8 = 2.3e-9
                                                                                 51
                                                                    RSLC2 €
c.cb n15 n14 = 2.3e-9
                                                                                   ISCI
c.cin n6 n8 = 2.3e-9
                                                                                             DBRFAK T
dp.dbody n7 n5 = model=dbodymod
                                                                                 RDRAIN
                                                                 8
do dbreak n5 n11 = model=dbreakmod
                                                            FSG
                                                                                                              DBODY
dp.dplcap n10 n5 = model=dplcapmod
                                                                      EVTHRES
                                                                         (<u>19</u>)
                                                                                               MWEAK
                                          LGATE
                                                          EVTEMP
spe.ebreak n11 n7 n17 n18 = 32.6
                                                   RGATE
                                   GATE
                                                             18
22
                                                                                                EBREAK
spe.eds n14 n8 n5 n8 = 1
                                                                                   MMED
                                                         20
                                                                            MSTRO
spe.eqs n13 n8 n6 n8 = 1
                                          RLGATE
spe.esg n6 n10 n6 n8 = 1
                                                                                                              LSOURCE
spe.evthres n6 n21 n19 n8 = 1
                                                                            CIN
                                                                                                                        SOURCE
spe.evtemp n20 n6 n18 n22 = 1
                                                                                            RSOURCE
                                                                                                              RLSOURCE
i.it n8 n17 = 1
                                                                                                  RBREAK
I.lgate n1 n9 = 4.6e-9
                                                                                               17
I.Idrain n2 n5 = 1.0e-9
                                                                                                            RVTEMP
                                                                    o S2B
I.Isource n3 n7 = 1.7e-9
                                                                                                            19
                                                     СА
                                                                                             IT
                                                                                                (♠
                                                                                 14
res.rlgate n1 n9 = 46
                                                                                                              VBAT
res.rldrain n2 n5 = 10
                                                             EGS
                                                                         EDS
res.rlsource n3 n7 = 17
m.mmed n16 n6 n8 n8 = model=mmedmod, I=1u, w=1u, temp=m_temp
                                                                                                  RVTHRES
m.mstrong n16 n6 n8 n8 = model=mstrongmod, l=1u, w=1u, temp=m_temp
m.mweak n16 n21 n8 n8 = model=mweakmod, l=1u, w=1u, temp=m_temp
res.rbreak n17 n18 = 1, tc1=8.3e-4,tc2=-4e-7
res.rdrain n50 n16 = 2.2e-3, tc1=1e-4,tc2=8e-6
res.rgate n9 n20 = 2.1
res.rslc1 n5 n51 = 1e-6, tc1=9e-4,tc2=1e-6
res.rslc2 n5 n50 = 1e3
res.rsource n8 n7 = 2e-3, tc1=7.5e-3,tc2=1e-6
res.rvthres n22 n8 = 1, tc1=-1.7e-3,tc2=-8.8e-6
res.rvtemp n18 n19 = 1. tc1=-2.6e-3.tc2=2e-7
sw vcsp.s1a n6 n12 n13 n8 = model=s1amod
sw_vcsp.s1b n13 n12 n13 n8 = model=s1bmod
sw_vcsp.s2a n6 n15 n14 n13 = model=s2amod
sw vcsp.s2b n13 n15 n14 n13 = model=s2bmod
v.vbat n22 n19 = dc=1
equations {
(v(n51,n50) = ((v(n5,n51)/(1e-9+abs(v(n5,n51))))*((abs(v(n5,n51)*1e6/500))** 10))
```

#### **PSPICE Thermal Model** JUNCTION **REV 23 July 2003** FDD8896T CTHERM1 TH 6 9e-4 CTHERM2 6 5 1e-3 CTHERM3 5 4 2e-3 RTHERM1 CTHERM1 CTHERM4 4 3 3e-3 CTHERM5 3 2 7e-3 CTHERM6 2 TL 8e-2 RTHERM1 TH 6 3.0e-2 RTHERM2 6 5 1.0e-1 RTHERM3 5 4 1.8e-1 RTHERM2 CTHERM2 RTHERM4 4 3 2.8e-1 RTHERM5 3 2 4.5e-1 RTHERM6 2 TL 4.6e-1 5 SABER Thermal Model SABER thermal model FDD8896T RTHERM3 CTHERM3 template thermal\_model th tl thermal c th, tl ctherm.ctherm1 th 6 =9e-4 ctherm.ctherm2 6 5 =1e-3 ctherm.ctherm3 5 4 =2e-3 ctherm.ctherm4 4 3 =3e-3 ctherm.ctherm5 3 2 =7e-3 RTHERM4 CTHERM4 ctherm.ctherm6 2 tl =8e-2 rtherm.rtherm1 th 6 = 3.0e-2 rtherm.rtherm2 6 5 =1.0e-1 3 rtherm.rtherm3 5 4 =1.8e-1 rtherm.rtherm4 4 3 =2.8e-1 rtherm.rtherm5 3 2 =4.5e-1 CTHERM5 RTHERM5 rtherm.rtherm6 2 tl =4.6e-1 2 RTHERM6 CTHERM6 CASE tl

ON Semiconductor and III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.

Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for MOSFET category:

Click to view products by ON Semiconductor manufacturer:

Other Similar products are found below:

614233C 648584F IRFD120 JANTX2N5237 FCA20N60\_F109 FDZ595PZ 2SK2545(Q,T) 405094E 423220D TPCC8103,L1Q(CM MIC4420CM-TR VN1206L SBVS138LT1G 614234A 715780A NTNS3166NZT5G SSM6J414TU,LF(T 751625C BUK954R8-60E NTE6400 SQJ402EP-T1-GE3 2SK2614(TE16L1,Q) 2N7002KW-FAI DMN1017UCP3-7 EFC2J004NUZTDG ECH8691-TL-W FCAB21350L1 P85W28HP2F-7071 DMN1053UCP4-7 NTE221 NTE222 NTE2384 NTE2903 NTE2941 NTE2945 NTE2946 NTE2960 NTE2967 NTE2969 NTE2976 NTE455 NTE6400A NTE2910 NTE2916 NTE2956 NTE2911 DMN2080UCB4-7 TK10A80W,S4X(S SSM6P69NU,LF DMP22D4UFO-7B