

### Is Now Part of



# ON Semiconductor®

# To learn more about ON Semiconductor, please visit our website at www.onsemi.com

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to Fairchild <a href="guestions@onsemi.com">guestions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer



October 2014

# FMS6364A Four-Channel Standard- & High-Definition (SD & HD) VoltagePlus™ Video Filter Driver

#### **Features**

- Three 7<sup>th</sup>-Order 32 MHz (HD) Filters
- One 6<sup>th</sup>-Order 8 MHz (SD) Filter
- Drives Single AC- or DC-Coupled Video Loads (150 Ω)
- Drives Dual AC- or DC-Coupled video Loads (75 Ω)
- Transparent Input Clamping
- Single Supply: 3.3 V 5.0 V
- AC- or DC-Coupled Inputs and Outputs
- DC-Coupled Output Eliminates AC-Coupling Capacitor
- Robust 9kV ESD Protection
- Lead-Free TSSOP-14 Package

### **Applications**

- Cable Set-Top Boxes
- Satellite Set-Top Boxes
- DVD Players
- HDTV
- Personal Video Recorders (PVR)
- Video On Demand (VOD)

### **Description**

The FMS6364A VoltagePlus™ video filter is intended to replace passive LC filters and drivers with a cost-effective integrated device. Three 7<sup>th</sup>-order filters provide HD quality and a single 6<sup>th</sup>-order SD channel provides compatibility. The FMS6364A may be directly driven by a DC-coupled DAC output or an AC-coupled signal. Internal diode clamps and bias circuitry may be used if AC-coupled inputs are required (see the Application Information section for details).

The outputs can drive AC- or DC-coupled single (150  $\Omega$ ) or dual (75  $\Omega$ ) video loads. DC coupling the outputs removes the need for large output coupling capacitors. The input DC levels are offset approximately +280 mV at the output (see the Application Information section).

#### **Related Resources**

AN-6024 – FMS6xxx Product Series; Understanding Analog Video Signal Clamps, Bias, DC Restore, and AC- or DC-Coupling Methods

AN-6041 – PCB Layout Considerations for Video Filter/Drivers

# **Ordering Information**

| Part Number    | Operating<br>Temperature Range | Package                                     | Packing Method      |
|----------------|--------------------------------|---------------------------------------------|---------------------|
| FMS6364AMTC14X | -40°C to +85°C                 | 14-Lead TSSOP, JEDEC MO-153,<br>4.4 mm Wide | 2500 Units per Reel |

# **Block Diagram**



Figure 1. Block Diagram

# **Pin Configuration**



Figure 2. Pin Configuration

# **Pin Definitions**

| Pin# | Name | Туре   | Description                     |
|------|------|--------|---------------------------------|
| 1    | IN1  | Input  | Video Input Channel SD          |
| 2    | GND  | Input  | Device Ground Connection        |
| 3    | IN2  | Input  | Video Input Channel HD (Pr)     |
| 4    | IN3  | Input  | Video Input Channel HD (Pb)     |
| 5    | IN4  | Input  | Video Input Channel HD (Y)      |
| 6    | NC   |        | No Connection                   |
| 7    | Vcc  | Power  | Positive Power Supply           |
| 8    | GND  | Ground | Device Ground Connection        |
| 9    | NC   |        | No Connection                   |
| 10   | OUT4 | Output | Filtered Output Channel HD (Y)  |
| 11   | OUT3 | Output | Filtered Output Channel HD (Pb) |
| 12   | OUT2 | Output | Filtered Output Channel HD (Pr) |
| 13   | GND  | Ground | Device Ground Connection        |
| 14   | OUT1 | Output | Filtered Output Channel SD      |

# **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol           | Parameter                             | Min. | Max.                 | Unit |
|------------------|---------------------------------------|------|----------------------|------|
| Vs               | DC Supply Voltage                     | -0.3 | 6.0                  | V    |
| V <sub>IO</sub>  | Analog and Digital I/O                | -0.3 | V <sub>CC</sub> +0.3 | V    |
| I <sub>OUT</sub> | Maximum Output Current, Do Not Exceed |      | 50                   | mA   |

## **Reliability Information**

| Symbol           | Parameter                                                                | Min. | Тур. | Max. | Unit |
|------------------|--------------------------------------------------------------------------|------|------|------|------|
| TJ               | Junction Temperature                                                     |      |      | 150  | °C   |
| T <sub>STG</sub> | Storage Temperature Range                                                | -65  | N    | 150  | °C   |
| $T_L$            | Lead Temperature (Soldering, 10 Seconds)                                 |      |      | 300  | °C   |
| $\Theta_{JA}$    | Thermal Resistance, JEDEC Standard,<br>Multilayer Test Boards, Still Air |      | 115  |      | °C/W |

# **Electrostatic Discharge Protection (ESD)**

| Symbol | Parameter                | Condition                  | Minimum Level | Unit |
|--------|--------------------------|----------------------------|---------------|------|
| HBM    | Human Body Model ESD     | IEC61340-3-1:2002 Level II | 9             | kV   |
| CDM    | Charged Device Model ESD | JESD22-C101-A Level III    | 2             | kV   |

# **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol          | Parameter                   | Min.  | Тур.  | Max.  | Unit |
|-----------------|-----------------------------|-------|-------|-------|------|
| T <sub>A</sub>  | Operating Temperature Range | -40   |       | 85    | °C   |
| V <sub>CC</sub> | Supply Voltage Range        | 3.135 | 3.300 | 5.250 | V    |

### **DC Electrical Characteristics**

Unless otherwise noted,  $T_A=25^{\circ}\text{C}$ ,  $V_{CC}=3.3~\text{V}$ ,  $R_S=37.5~\Omega$ , all inputs are AC coupled with 0.1  $\mu\text{F}$ , and all output AC coupled with 220  $\mu\text{F}$  into 150  $\Omega$  load.

| Symbol          | Parameter                               | Conditions                               | Min.  | Тур.  | Max.  | Units    |
|-----------------|-----------------------------------------|------------------------------------------|-------|-------|-------|----------|
| Supply          |                                         |                                          |       |       |       |          |
| Vs              | Supply Voltage Range                    | V <sub>S</sub> Range                     | 3.135 | 3.300 | 5.250 | V        |
| 1               | Quiescent Supply Current <sup>(1)</sup> | V <sub>S</sub> =+3.3 V, No Load, EN=LOW  |       | 50    | 65    | mA       |
| Icc             | Quiescent Supply Current                | V <sub>S</sub> =+5.25 V, No Load, EN=LOW |       | 55    | 76    | mA       |
| V <sub>IN</sub> | Video Input Voltage Range               | Referenced to GND if DC Coupled          |       | 1.4   |       | $V_{PP}$ |
| PSRR            | Power Supply Rejection Ratio            | DC (All Channels)                        |       | -50   |       | dB       |

#### Note:

1. 100% tested at T<sub>A</sub>=25°C.

### **Standard-Definition Electrical Characteristics**

Unless otherwise noted, T<sub>A</sub>=25°C, V<sub>IN</sub>=1 V<sub>PP</sub>, V<sub>CC</sub>=5 V, R<sub>SOURCE</sub>=37.5  $\Omega$ , all inputs AC coupled with 0.1  $\mu$ F, all outputs AC coupled with 220  $\mu$ F into 150  $\Omega$  loads, and referenced to 400 kHz.

| Symbol              | Parameter                                    | Conditions                                      | Min. | Тур. | Max. | Units |
|---------------------|----------------------------------------------|-------------------------------------------------|------|------|------|-------|
| AV <sub>SD</sub>    | Channel Gain <sup>(2)</sup>                  | All SD Channels                                 | 5.8  | 6.0  | 6.2  | dB    |
| f <sub>01dBSD</sub> | -0.1 dB Flatness                             | All SD Channels                                 |      | 5    |      | MHz   |
| f <sub>1dBSD</sub>  | -1 dB Flatness <sup>(2)</sup>                | All SD Channels                                 | 7    | 8    |      | MHz   |
| f <sub>cSD</sub>    | -3 dB Bandwidth <sup>(2)</sup>               | All SD Channels                                 | 8    | 9    |      | MHz   |
| f <sub>SBSD</sub>   | Attenuation (Stopband Reject) <sup>(2)</sup> | All SD Channels at f=27 MHz                     | 45   | 60   |      | dB    |
| DG                  | Differential Gain                            | All SD Channels                                 |      | 0.3  |      | %     |
| DP                  | Differential Phase                           | All SD Channels                                 |      | 0.6  |      | 0     |
| THD                 | Total Harmonic Distortion, Output            | V <sub>OUT</sub> =1.4V <sub>PP</sub> , 3.58 MHz |      | 0.35 |      | %     |
| X <sub>TALKSD</sub> | Crosstalk (Channel-to-Channel)               | 1 MHz                                           |      | -74  |      | dB    |
| SNR                 | Signal-to-Noise Ratio <sup>(3)</sup>         | NTC-7 Weighting, 100 kHz to 4.2 MHz             |      | 76   |      | dB    |
| t <sub>pdSD</sub>   | Propagation Delay                            | Delay from Input to Output,<br>4.5 MHz          |      | 90   |      | ns    |
| CLG <sub>SD</sub>   | Chroma Luma Gain <sup>(2)</sup>              | f=3.58 MHz (Ref to SD <sub>IN</sub> at 400 kHz) | 95   | 100  | 105  | %     |
| CLD <sub>SD</sub>   | Chroma Luma Delay                            | f=3.58 MHz (Ref to SD <sub>IN</sub> at 400 kHz) |      | 5.5  |      | ns    |
| t <sub>ON</sub>     | Enable Time                                  |                                                 |      | 1    | //   | μs    |
| t <sub>OFF</sub>    | Disable Time                                 |                                                 |      | 1    |      | μs    |

#### Notes:

- 2. 100% tested at T<sub>A</sub>=25°C.
- 3. SNR=20 log (714 mV / rms noise).

# **High-Definition Electrical Characteristics**

Unless otherwise noted,  $T_A=25^{\circ}\text{C}$ ,  $V_{\text{CC}}=3.3\text{ V}$ ,  $R_S=37.5~\Omega$ , all inputs are AC coupled with 0.1  $\mu\text{F}$ , and all outputs AC coupled with 220  $\mu\text{F}$  into 150  $\Omega$  load.

| Symbol                 | Parameter                                         | Conditions                                                      | Min.  | Тур. | Max. | Unit |
|------------------------|---------------------------------------------------|-----------------------------------------------------------------|-------|------|------|------|
| AV                     | Channel Gain <sup>(4)</sup>                       | Active Video Input Range=1 V <sub>PP</sub>                      | 5.8   | 6.0  | 6.2  | dB   |
| $\Delta AV_{24MHz}$    | Damping at 24 MHz                                 | R <sub>SOURCE</sub> =75 $\Omega$ , R <sub>L</sub> =150 $\Omega$ | -0.65 |      |      | dB   |
| $\Delta AV_{28MHz}$    | Damping at 28 MHz                                 | $R_{SOURCE}$ =75 $\Omega$ , $R_{L}$ =150 $\Omega$               | -1    |      |      | dB   |
| BW <sub>3.0dB</sub>    | -3.0 dB Bandwidth <sup>(4)</sup>                  | R <sub>SOURCE</sub> =75 $\Omega$ , R <sub>L</sub> =150 $\Omega$ | 32    | 34   |      | MHz  |
| Att <sub>37.125M</sub> |                                                   | $R_{SOURCE}$ =75 $\Omega$ , f=37.325 MHz                        |       | 6.5  |      | dB   |
| Att <sub>44.25M</sub>  | Normalized Stopband<br>Attenuation <sup>(4)</sup> | $R_{SOURCE}$ =75 $\Omega$ , f=44.25 MHz                         |       | 14.5 |      | dB   |
| Att <sub>74.25M</sub>  |                                                   | $R_{SOURCE}=75 \Omega$ , f=74.25 MHz                            | 40    | 44   |      | dB   |
| Att <sub>78M</sub>     |                                                   | $R_{SOURCE}$ =75 $\Omega$ , f=78 MHz                            | 42    | 46   |      | dB   |
| THD1                   |                                                   | f=10 MHz; V <sub>OUT</sub> =1.4 V <sub>PP</sub>                 | .//   | 0.4  |      |      |
| THD2                   | Output Distortion (All Channels)                  | f=15 MHz; V <sub>OUT</sub> =1.4 V <sub>PP</sub>                 |       | 0.5  |      | %    |
| THD3                   |                                                   | f=22 MHz; V <sub>OUT</sub> =1.4 V <sub>PP</sub>                 |       | 0.5  |      |      |
| X <sub>talk</sub>      | Crosstalk<br>(Channel-to-Channel)                 | f=1.00 MHz; V <sub>OUT</sub> =1.4 V <sub>PP</sub>               | 1     | -70  |      | dB   |
| SNR                    | Peak Signal to RMS Noise                          | Unweighted: 30 MHz Lowpass,<br>100 kHz to 30 MHz                |       | 70   |      | dB   |
| t <sub>pd</sub>        | Propagation Delay                                 | Delay from Input to Output;<br>100 kHz to 26 MHz                |       | 25   |      | ns   |

#### Note

4. 100% tested at 25°C.

# **Typical Performance Characteristics**

Unless otherwise noted,  $T_A$  = 25°C,  $V_{CC}$  = 3.3 V,  $R_S$  = 37.5  $\Omega$ , and AC-coupled output into 150  $\Omega$  load.



Figure 3. SD Frequency Response

Figure 4. SD Flatness



Figure 5. HD Frequency Response

Figure 6. HD Flatness



Figure 7. Differential Gain

# **Typical Performance Characteristics**

Unless otherwise noted,  $T_A = 25^{\circ}C$ ,  $V_{CC} = 3.3$  V,  $R_S = 37.5$   $\Omega$ , and AC-coupled output into 150  $\Omega$  load.



Figure 8. Differential Phase



y Figure 10. Chroma / Luma Gain & Delay



**Figure 11. Typical Application** 

# **Application Information**

### **Application Circuits**

The FMS6364A VoltagePlus™ video filter provides a 6 dB gain from input to output. In addition, the input is slightly offset to optimize the output driver performance. The offset is held to the minimum required value to decrease the standing DC current into the load. Typical voltage levels are shown in the diagram below:





There is a 280mV offset from the DC input level to the DC output level. V  $_{OUT}$  = 2 \* V  $_{IN}$  + 280mV.



Figure 12. Typical Voltage Levels

The FMS6364A provides an internal diode clamp to support AC-coupled input signals. If the input signal does not go below ground, the input clamp does not operate. This allows DAC outputs to directly drive the FMS6364A without an AC-coupling capacitor. When the input is AC-coupled, the diode clamp sets the sync tip (or lowest voltage) just below ground. The worst-case sync tip compression due to the clamp cannot exceed 7mV. The input level set by the clamp, combined with the internal DC offset, keeps the output within its acceptable range.

For symmetric signals like Chroma, U, V, Pb, and Pr; the average DC bias is fairly constant and the inputs can be AC coupled. DAC outputs can also drive these same signals without the AC-coupling capacitor. A conceptual illustration of the input clamp circuit is shown in Figure 13:



Figure 13. Input Clamp Circuit

### I/O Configurations

For a DC-coupled DAC drive with DC-coupled outputs, use the configuration in Figure 14.



Figure 14. DC-Coupled Inputs and Outputs

Alternatively, if the DAC's average DC output level causes the signal to exceed the range of 0 V to 1.4 V, it can be AC coupled as shown in Figure 15.



Figure 15. AC-Coupled Inputs, DC-Coupled Outputs

When the FMS6364A is driven by an unknown external source or a SCART switch with its own clamping circuitry, the inputs should be AC coupled as shown in Figure 16.



Figure 16. SCART with DC-Coupled Outputs

The same method can be used for biased signals. The Pb and Pr channels are biased to set the DC level to  $500 \; \text{mV}.$ 

The same circuits can be used with AC-coupled outputs if desired.



Figure 17. AC-Coupled Inputs and Outputs



Figure 18. Biased SCART with AC-Coupled Outputs

#### Note:

 The video tilt or line time distortion is dominated by the AC-coupling capacitor. The value may need to be increased beyond 220 µF to obtain satisfactory operation in some applications.

### **Power Dissipation**

The FMS6364A output drive configuration must be considered when calculating overall power dissipation. Care must be taken not to exceed the maximum die junction temperature. The following equations can be used to calculate the power dissipation and internal temperature rise.

$$T_{J} = T_{A} + P_{D} \cdot \Theta J_{A} \tag{1}$$

where:

$$P_D = P_{CH1} + P_{CH2} + P_{CH3}$$
 and (2)

$$P_{CHx} = V_{CC} \cdot I_{CH} - (V_0^2/R_L)$$
(3)

where:

$$V_0 = 2 V_{IN} + 0.280 V$$
 (4)

$$I_{CH} = (I_{CC}/3) + (V_O/R_L)$$
 (5)

V<sub>IN</sub> = RMS value of input signal

 $I_{CC} = 50 \text{ mA}$ 

 $V_{CC} = 3.3 \text{ V}$ 

R<sub>L</sub> = channel load resistance.

Board layout can also affect thermal characteristics. Refer to the Layout Considerations section for details.

The FMS6364A is specified to operate with output currents typically less than 50 mA, more than sufficient for a dual (75  $\Omega$ ) video load. Internal amplifiers are current limited to a maximum of 100 mA and should withstand brief-duration short-circuit conditions. This capability is not guaranteed.

### **Layout Considerations**

General layout and supply bypassing play a major role in high-frequency performance and thermal characteristics. Fairchild offers a demonstration board to guide layout and aid device evaluation. The demo board is a four-layer board with full power and ground planes. Following this layout configuration provides optimum performance and thermal characteristics for the device. For the best results, follow the steps and recommended routing rules listed below.

### **Recommended Routing/Layout Rules**

- Do not run analog and digital signals in parallel.
- Use separate analog and digital power planes to supply power.
- Do not run traces on top of the ground plane.
- Run no traces over ground/power splits.
- Avoid routing at 90-degree angles.
- Minimize clock and video data trace length differences.
- Include 0.01 μF and 0.1 μF ceramic power supply bypass capacitors.
- Place the 0.1 µF capacitor within 2.54 mm (0.1 in) of the device power pin.
- Place the 0.01 µF capacitor within 19.05 mm (0.75 in) of the device power pin.
- For multi-layer boards, use a large ground plane to help dissipate heat.
- For two-layer boards, use a ground plane that extends beyond the device body at least 12.7 mm (0.5 in) on all sides. Include a metal paddle under the device on the top layer.
- Minimize all trace lengths to reduce series inductance
- Place a 75 Ω series resistor within 12.7 mm (0.5 in) of the output pin to isolate the output driver from board parasitics.

### **Output Considerations**

The FMS6364A outputs are DC offset from the input by 150 mV; therefore  $V_{\text{OUT}}=2$  •  $V_{\text{IN}}$  DC+150 mV. This offset is required to obtain optimal performance from the output driver and is held at the minimum value to decrease the standing DC current into the load. Since the FMS6364A has a 2 x (6 dB) gain, the output is typically connected via a 75  $\Omega$ -series back-matching resistor followed by the 75  $\Omega$  video cable. Because of the inherent divide by two of this configuration, the blanking level at the load of the video signal is always less than 1 V. When AC coupling the output, ensure that the coupling capacitor of choice passes the lowest frequency content in the video signal and that line time distortion (video tilt) is kept as low as possible.

The selection of the coupling capacitor is a function of the subsequent circuit input impedance and the leakage current of the input being driven. To obtain the highest quality output video signal, the series termination resistor must be placed as close to the device output pin as possible. This greatly reduces the parasitic capacitance and inductance effect on the output driver. The distance from device pin to the series termination resistor should be no greater than 12.7 mm (0.5 in).



Figure 19. Recommended Resistor Placement

#### **Thermal Considerations**

Since the interior of systems such as set-top boxes, TVs, and DVD players are at +70°C; consideration must be given to providing an adequate heat sink for the device package for maximum heat dissipation. When designing a system board, determine how much power each device dissipates. Ensure that devices of high power are not placed in the same location, such as directly above (top plane) or below (bottom plane), each other on the PCB.

### **PCB Thermal Layout Considerations**

- Understand the system power requirements and environmental conditions.
- Maximize thermal performance of the PCB.
- Consider using 70 µm of copper for high-power designs.
- Make the PCB as thin as possible by reducing FR4 thickness.
- Use vias in the power pad to tie adjacent layers together.
- Remember that baseline temperature is a function of board area, not copper thickness.
- Consider modeling techniques a first-order approximation.



ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and exp

### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Display Drivers & Controllers category:

Click to view products by ON Semiconductor manufacturer:

Other Similar products are found below:

ICB2FL01G HV5812PJ-G-M904 TW8813-LB2-GR TW8811-PC2-GR MAX1839EEP+ TW9907-TA1-GR LX27901IDW SSD2828QN4

MAX7370ETG+ DLPA1000YFFT ICB2FL01GXUMA2 DLP2000FQC PAD1000YFFR S1D13746F01A600 FIN324CMLX AD8387JSVZ

DLPC6421ZPC HV852K7-G HV859K7-G HV857K7-G DIO2133CT14 S1D13L03F00A100-40 TW2836-BA1-GR SSD2829QL9

MAX749CSA+T MAX4820EUP+T ICL7135CAI+ ICL7135CMH+D ICL7137CMH+D MAX14515AEWA+ MAX14521EETG+

MAX25221BATJ/V+ DS3882E+C S1D13748B00B100 S1D13A05B00B200 MAX3738ETG+T MAX14514ETD+ MAX4990ETD+T

MAX8722CEEG+ MAX749CPA+ MAX8520ETP+ MAX8785AETI+ ICL7135CQI+ HV518PJ-G-M903 HV5812P-G HV5812PJ-G

HV7224PG-G HV853K7-G HV860K7-G HV6810WG-G