

Is Now Part of



## ON Semiconductor ${ }^{\oplus}$

## To learn more about ON Semiconductor, please visit our website at www.onsemi.com

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore ( $\_$), the underscore ( $\_$) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at www.onsemi.com. Please email any questions regarding the system integration to Fairchild questions@onsemi.com.

[^0]
## FPF34891 / FPF34892 <br> SIDO Over-Voltage Protection Load Switch

## Features

- Single Input Dual Output (SIDO) Switch
- $\quad V_{\text {bus to }}$ Vout Path
- $\quad V_{\text {Bus to }}$ BAT Path
- Surge Protection under IEC 61000-4-5
- $\quad V_{\text {Bus: }} \pm 100 \mathrm{~V}$
- Input Voltage Range
- $\quad V_{\text {Bus: }}$ 2.7 V ~ 13.5 V
- Max. Continuous Current Capability
- Vout Path: 3.5 A
- BAT Path: 6 A
- Ultra Low On-Resistance
- Vout Path: Typ. $28 \mathrm{~m} \Omega$
- BAT Path: Typ. $33 \mathrm{~m} \Omega$
- Selectable OVLO for Vout Path
- Programmable OVLO for $\mathrm{V}_{\text {BAT }}$
- Over-Voltage Protection (OVP)
- $\quad V_{\text {Out }}$ Path: $13.9 \mathrm{~V} \pm 400 \mathrm{mV}$ (FPF34891)
- Vout Path: $10.4 \mathrm{~V} \pm 300 \mathrm{mV}$ (FPF34892)
- Vout Path: $5.8 \mathrm{~V} \pm 200 \mathrm{mV}$ (OVSEL = GND)
- BAT Path: $5.8 \mathrm{~V} \pm 200 \mathrm{mV}$
- Active LOW Control for $\mathrm{V}_{\text {Bus }}$ to $\mathrm{V}_{\text {OUT }}$ Path
- Active HIGH Control for $V_{\text {Bus }}$ to BAT Path
- CMOS Output PowerGOOD for VBUS to BAT Path
- RCB for VBUS to BAT Path
- Over-Temperature Protection (OTP)


## Description

The FPF3489x features a Single Input Dual Output (SIDO) power switch, which offers surge protection and Over-Voltage Protection (OVP), to protect downstream components and enhancing overall system robustness.

Channel one ( $\mathrm{V}_{\text {BUS }}$ to $\mathrm{V}_{\text {OUT }}$ ) is an active-low, $28 \mathrm{~V} / 3.5 \mathrm{~A}$ rated, power MOSFET switch with an internal clamp supporting $\pm 100 \mathrm{~V}$ surge protection, fixed OVP at 5.8 V when OVSEL is tied to GND or 13.9 V (FPF34891) / 10.4 V (FPF34892) when OVSEL is floating.

Channel two ( $\mathrm{V}_{\text {Bus }}$ to BAT) is an active-high, $5 \mathrm{~V} / 6 \mathrm{~A}$ rated, power MOSFET, fixed OVP at VBUS is 5.8 V ( $\pm 200 \mathrm{mV}$ ) and Reverse Current Blocking (RCB) during its OFF State. OVLO at BAT can be programmed by external resistors. The Over-Voltage status will be latched and FLAG will signal the fault by pulling low. To re-start this channel from OVLO, EN2 need to be toggled from LOW to HIGH.
The FPF3489x is available in a 28 -bump, $1.67 \mathrm{~mm} x$ 2.96 mm Wafer-Level Chip-Scale Package (WL-CSP) with 0.4 mm pitch.

## Applications

- Mobile Handsets and Tablets
- Wearable Devices


## Ordering Information

| Part Number | Operating Temperature <br> Range | Top Mark | Package | Packing <br> Method |
| :---: | :---: | :---: | :---: | :---: |
| FPF34891UCX | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | VF | 28 -Ball, 0.4 mm Pitch WLCSP | Tape \& Reel |
|  |  | VG |  |  |

## Application Diagram



Figure 1. Typical Application

Block Diagram


Figure 2. Functional Block Diagram

## Pin Configuration



Figure 3. Pin Configuration (Top View)


Figure 4. Pin Configuration (Bottom View)

## Pin Definitions

| Name | Bump | Type | Description |
| :---: | :---: | :---: | :--- |
| VBUS | B3, C2, C3, C4, <br> D2, D3, D4, E2, <br> E3, E4, F2, F3, F4 | Input/Supply | Power Switch Input and Device Supply |
| VOUT | B1, B2, C1 | Output | Power Switch Output to Load |
| BAT | D1, E1, F1, G1 | Output | Power Switch Output to Battery |
| OVBAT | A3 | Input | Over-Voltage Lockout on BAT Adjustment Pin |
| EN2 | B4 | Input | Active HIGH. Channel 2, VBUS to BAT path only. <br> Internal pull-down resistor of 1 MS is included. |
| EN1 | A4 | Input | Active LOW. Channel 1, VBUS to VOUT path only. <br> Internal pull-down resistor of 1 MS is included. |
| OVSEL | A2 | Input | OVSEL Floating, OVP 13.9 V (FPF34891) or 10.4 V (FPF34892); <br> OVSEL = GND, OVP 5.8V. |
| FLAG | A1 | Output | Active HIGH PowerGOOD output for VBUS to BAT path. <br> CMOS output requiring no external bias. <br> HIGH: VBUS to BAT path is ON and in normal state. <br> LOW: VBUS to BAT path is OFF due to EN2=LOW, UVLO, OVLO, <br> thermal shutdown or device shutdown |
| GND | G2, G3, G4 | GND | Ground |

## Absolute Maximum Ratings

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol | Parameters |  | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VBUS | VBUS to GND \& VBUS to VOUT = GND or Float |  | $-2^{(1)}$ | 28 | V |
| VOUT | VOUT to GND |  | -0.3 | $V_{\text {bus }}+0.3$ | V |
| BAT | BAT to GND |  | -0.3 | 6.0 | V |
| OVBAT | OVBAT to GND |  |  | 6 | V |
| $\mathrm{V}_{\text {EN(n)_OVSEL_FLAG }}$ | EN(n), OVSEL or FLAG to GND |  |  | 6 | V |
| In_vbus_vout | Continuous VBUS to VOUT Current |  |  | 3.5 | A |
|  | Peak VBUS to VOUT Current ( 5 ms ) |  |  | 7 | A |
| $\mathrm{I}_{\text {n_vbus_bat }}$ | Continuous VBUS to BAT Current |  |  | 6 | A |
|  | Peak VBUS to BAT Current ( 5 ms ) |  |  | 12 | A |
| $t_{\text {PD }}$ | Total Power Dissipation at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | 2.27 | W |
| TSTG | Storage Junction Temperature |  | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |
| TJ | Operating Junction Temperature |  |  | +150 | ${ }^{\circ} \mathrm{C}$ |
| TL | Lead Temperature (Soldering, 10 Seconds) |  |  | +260 | ${ }^{\circ} \mathrm{C}$ |
| $\Theta_{\mathrm{JA}}$ | Thermal Resistance, Junction-to-Ambient (1in. ${ }^{2}$ pad of 2 oz. copper) |  |  | $55^{(2)}$ | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| ESD | Electrostatic Discharge Capability | Human Body Model, ANSI/ESDA/JEDEC JS-001 | 2 |  | kV |
|  |  | Charged Device Model, JESD22-C101 | 1 |  |  |
|  | IEC61000-4-2 System Level | Air Discharge | 15 |  |  |
|  |  | Contact Discharge | 8 |  |  |
| Surge | IEC 61000-4-5 | $\mathrm{V}_{\text {BUS }}$ | $\pm 100$ |  | V |

Notes:

1. Pulsed, 50 ms maximum non-repetitive.
2. Measured using 2S2P JEDEC std. PCB.

## Recommended Operating Conditions

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol | Parameter | Min. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {BUS }}$ | Supply Voltage | 2.7 | 13.5 | V |
| $\mathrm{C}_{\mathrm{IN}} / \mathrm{C}_{\text {OUT }}$ | Input and Output Capacitance | 0.1 |  | $\mu \mathrm{~F}$ |
| $\mathrm{C}_{\mathrm{BAT}}$ | BAT Capacitance | 47 |  | $\mu \mathrm{~F}$ |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating Temperature | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

Unless otherwise noted, VBUS $=2.7$ to $13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$; Typical values are at $\mathrm{VBUS}=5 \mathrm{~V}, \mathrm{l}_{\mathrm{N}} \leq 2 \mathrm{~A}$, $\mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

| Symbol | Parameter | Conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Basic Operation |  |  |  |  |  |  |
| $\mathrm{l}_{\mathrm{Q}}$ | Input Quiescent Current | $\mathrm{VBUS}=5 \mathrm{~V}, \mathrm{EN} 1=\mathrm{EN} 2=\mathrm{LOW}$ |  | 145 | 215 | $\mu \mathrm{A}$ |
| $\mathrm{l}_{1 \times \_Q}$ | OVLO Supply Current | VBUS $=15 \mathrm{~V}$, VOUT $=0 \mathrm{~V}, \mathrm{EN1}=\mathrm{EN} 2=$ LOW |  | 190 | 290 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{VBUS}=5.5 \mathrm{~V}, \mathrm{BAT}=0 \mathrm{~V}, \mathrm{EN} 1=\mathrm{EN} 2=\mathrm{HIGH}$ |  | 150 | 210 | $\mu \mathrm{A}$ |
| VBus_clamp | Input Clamping Voltage | $\mathrm{l}_{\mathrm{N}}=10 \mathrm{~mA}$ |  | 35 |  | V |
| VBus_UVLO | Under-Voltage Trip Level | VBUS Rising, $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ | 2.35 | 2.5 | 2.65 | V |
|  |  | VBUS Falling, $T_{A}=-40$ to $85^{\circ} \mathrm{C}$ | 2.20 | 2.35 | 2.50 | V |
| Tsdn | Thermal Shutdown ${ }^{(3)}$ |  |  | 150 |  | ${ }^{\circ} \mathrm{C}$ |
| TSDN_HYS | Thermal Shutdown Hysteresis ${ }^{(3)}$ |  |  | 20 |  | ${ }^{\circ} \mathrm{C}$ |
| VBUS to VOUT Switch (Channel 1) |  |  |  |  |  |  |
| $\mathrm{V}_{\text {CH1_OVP }}$ | Over-Voltage Trip Level (OVSEL Floating) | VBUS Rising (FPF34891) | 13.5 | 13.9 | 14.3 | V |
|  |  | VBUS Falling (FPF34891) |  | 13.6 |  |  |
|  |  | VBUS Rising (FPF34892) | 10.0 | 10.4 | 10.8 |  |
|  |  | VBUS Falling (FPF34892) |  | 10.1 |  |  |
|  | Over-Voltage Trip Level (OVSEL = GND) | VBUS Rising | 5.6 | 5.8 | 6.0 |  |
|  |  | VBUS Falling |  | 5.65 |  |  |
| Ron_vout | On-Resistance | VBUS $=5 \mathrm{~V}$, l lout $=1 \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 28 | 39 | $\mathrm{m} \Omega$ |
|  |  | VBUS $=12 \mathrm{~V}$, lout $=1 \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 28 | 39 | $\mathrm{m} \Omega$ |
| $t_{\text {deb_vout }}$ | Debounce Time | Time from $V_{\text {BUS_uvLo }}<V_{B U S}<V_{\text {BUS_O }}$ ovLo to $\mathrm{VOUT}=0.1 \times \mathrm{VBUS}$ |  | 15 |  | ms |
| ton_vout | Switch Turn-On Time | $R_{L}=100 \Omega, C_{L}=10 \mu F$, VOUT from $0.1 \times$ VBUS to $0.9 \times$ VBUS |  | 2 |  | ms |
| toff_vout | Switch Turn-Off Time ${ }^{(3)}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=100 \Omega, \text { No } \mathrm{C}_{\mathrm{L}}, \\ & \mathrm{VBUS}>\mathrm{V}_{\text {OUT_OVLo }} \text { to Vout }=0.9 \times \text { VBUS } \end{aligned}$ |  |  | 150 | ns |
| VBUS to BAT Switch (Channel 2) |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{CH} 2 \text { _OVP }}$ | Over-Voltage Trip Level for VBUS monitor | VBUS Rising, $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ | 5.6 | 5.8 | 6.0 | V |
|  |  | VBUS Falling, $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ |  | 5.65 |  | V |
| VovLo_th | BAT OVP set Threshold | OVBAT $=0 \mathrm{~V}$ to $\mathrm{V}_{\text {OVLO, }} \mathrm{T}_{\mathrm{A}}=0$ to $85^{\circ} \mathrm{C}$ | 1.145 | 1.155 | 1.165 | V |
|  |  | OVBAT $=0 \mathrm{~V}$ to $\mathrm{V}_{\text {OVLo }}, \mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ | 1.140 | 1.155 | 1.165 |  |
| $\mathrm{R}_{\text {On_bAt }}$ | On-Resistance | VBUS $=3 \mathrm{~V}$, l lout $=1 \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 33 | 40 | $\mathrm{m} \Omega$ |
| $\mathrm{I}_{\text {RCB }}$ | Reverse Current | $\mathrm{VBUS}=0 \mathrm{~V}, \mathrm{BAT}=4.4 \mathrm{~V}$ |  |  | 1 | $\mu \mathrm{A}$ |
| $t_{\text {DEb_BAT }}$ | Debounce Time | Time from V ${ }_{\text {bus_uvlo }}$ < VBUS < $\mathrm{V}_{\text {BUs_ovlo }}$ to BAT $=0.1 \times$ VBUS |  | 15 |  | ms |
| tbat_StART | Soft-Start Time | Time from VBUS $=\mathrm{V}_{\text {Bus_uvlo }}$ to $0.1 \times$ FLAG |  | 30 |  | ms |
| ton_bat | Switch Turn-On Time | $R_{L}=100 \Omega, C_{L}=10 \mu \mathrm{~F}$, VOUT from $0.1 \times$ VBUS to $0.9 \times$ VBUS |  | 2.5 |  | ms |

## Electrical Characteristics

Unless otherwise noted, VBUS $=2.7$ to $13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$; Typical values are at $\mathrm{VBUS}=5 \mathrm{~V}, \mathrm{l}_{\mathrm{N}} \leq 2 \mathrm{~A}$, $\mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

| Symbol | Parameter | Conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| toff_bat | Switch Turn-Off Time ${ }^{(3)}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=100 \Omega, \text { No } C_{L}, \\ & \text { VBUS }>\text { V }_{\text {BAT_OVBAT }} \text { to } B A T=0.9 \times \text { VBUS } \end{aligned}$ |  |  | 150 | ns |
| Digital Signals |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OH}}$ | FLAG Output HIGH Voltage | VBUS $=5 \mathrm{~V}, \mathrm{EN} 2=\mathrm{LOW}$ | 1.6 | 1.8 | 2.0 | V |
| $\mathrm{V}_{\text {OL }}$ | FLAG Output LOW Voltage | VBUS $=5 \mathrm{~V}, \mathrm{EN} 2=\mathrm{HIGH}$ |  |  | 0.5 | V |
| $\mathrm{R}_{\text {PD_EN(n) }}$ | Internal Pull-Down Resistor at EN1 and EN2 |  |  | 1 |  | $\mathrm{M} \Omega$ |
| Reu_ovsel | Internal Pull-Up Resistor at OVSEL |  |  | 1 |  | $\mathrm{M} \Omega$ |
| VIH_EN(n)_ovsel $^{\text {d }}$ | Logic Enable HIGH Voltage | VBUS Operating Range | 1.2 |  |  | V |
| VIL_EN(n)_ovsel | Logic Enable LOW Voltage | VBUS Operating Range |  |  | 0.5 | V |
| lovsEL_EN(n)LEAK | OVSEL and EN(n) Leakage Current | VBUS $=5 \mathrm{~V}, \mathrm{VOUT}$, BAT $=$ Floating |  | 5 | 7 | $\mu \mathrm{A}$ |

## Note:

3. Guaranteed by characterization and design.

## Timing Diagrams

## VBUS to VOUT Path



Figure 5. Timing for VBUS to VOUT Power Up/Down and Normal Operation


Figure 6. Timing for VBUS to VOUT OVLO Operation (EN1=LOW)

## VBUS to BAT Path



Figure 7. Timing for VBUS to BAT Power Up/Down and Normal Operation

Timing Diagrams (Continued)


Figure 8. Timing for VBUS to BAT OVLO Operation (EN2=HIGH)


Figure 9. Timing for Overall ON/OFF Operation

## Operation and Application Description

## Input Capacitor

To limit the voltage drop on the input supply caused by transient inrush current when the switches turns, a capacitor must be placed in between the VBUS and GND pins. A high-value capacitor on $\mathrm{C}_{\mathbb{I}}$ can be used to reduce the voltage drop in high-current applications.

## Under-Voltage Lockout (UVLO)

The under-voltage lockout turns the switches off if the input voltage drops below the lockout threshold. With the enable pins, EN1 \& EN2, active, the input voltage rising above the UVLO threshold releases the lockout and enables the switches.

## Thermal Shutdown

The thermal shutdown protects the die from internally or externally generated excessive temperature. During an over-temperature condition, the switch is turned off. The switch automatically turns on again if the temperature of the die drops below the threshold temperature.

## FLAG Reporting

To indicate the status of channel 2, push-pull output FLAG signal high (typical 1.8 V ) when channel 2 is turned on. FLAG will output low when channel 2 is turned off.

## Over-Voltage Lockout

To protect the system, FPF3489x provide multi level over voltage protection.
For channel 1 (VBUS to VOUT), 3 different levels can be chosen. When OVSEL is tied to GND, OVP will be triggered once VBUS voltage is higher than typical 5.8 V . With OVSEL floating, OVP will be triggered when VBUS voltage is higher than typical 13.9V (FPF34891) or 10.4 V (FPF34892). FLAG voltage will output low until the over voltage condition disappears.

For channel 2 (VBUS to BAT), both VBUS and BAT voltage will be monitored. Once VBUS voltage is higher than typical 5.8 V , channel 2 will be turned off and output low at FLAG pin until VBUS drop below 5.65 V (typical). Once BAT voltage is higher than pre-set value (set by external resistors), channel 2 will be turned off and output low at FLAG pin. This status will be latched even after BAT voltage drop to lower than OVP value. To re-active the switch, EN2 need to be toggled.

The OVLO level on BAT can be pre-set by connecting external resistor ladder to the OVBAT pin. Equation (1) can produce the desired trip voltage and resistor values.

$$
\begin{equation*}
V_{B A T_{-} O V L O}=V_{O_{\text {OLO_TH }}} \times[1+R 1 / R 2] \tag{1}
\end{equation*}
$$

Recommended minimum $\mathrm{R} 1=1 \mathrm{M} \Omega$ to reduce leakage and screen unexpected glitch.

The following information applies to the WL-CSP package dimensions on the next page:
Product-Specific Dimensions

| $\mathbf{D}$ | $\mathbf{E}$ | $\mathbf{X}$ | $\mathbf{Y}$ |
| :---: | :---: | :---: | :---: |
| $2960 \mu \mathrm{~m} \pm 30 \mu \mathrm{~m}$ | $1670 \mu \mathrm{~m} \pm 30 \mu \mathrm{~m}$ | $235 \mu \mathrm{~m} \pm 18 \mu \mathrm{~m}$ | $280 \mu \mathrm{~m} \pm 18 \mu \mathrm{~m}$ |



RECOMMENDED LAND PATTERN
(NSMD PAD TYPE)
(NSMD PAD TYPE)


SIDE VIEWS

NOTES
A. NO JEDEC REGISTRATION APPLIES.

B. DIMENSIONS ARE IN MILLIMETERS.
C. DIMENSIONS AND TOLERANCE PER ASMEY14.5M, 2009.
D. DATUM C IS DEFINED BY THE SPHERICAL

CROWNS OF THE BALLS.
E. PACKAGE NOMINAL HEIGHT IS
$574 \pm 38$ MICRONS (536-612 MICRONS).
F. FOR DIMENSIONS D, E, X, AND Y SEE PRODUCT DATASHEET.
G. DRAWING FILENAME: MKT-UC028AB REV1.



#### Abstract

ON Semiconductor and ON are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.


## PUBLICATION ORDERING INFORMATION

## LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com
N. American Technical Support: 800-282-9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421337902910
Japan Customer Focus Center
Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com
Order Literature: http://www.onsemi.com/orderlit
For additional information, please contact your local Sales Representative

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Power Switch ICs - Power Distribution category:
Click to view products by ON Semiconductor manufacturer:
Other Similar products are found below :
TCK111G,LF(S FPF1018 DS1222 TCK2065G,LF SZNCP3712ASNT3G MIC2033-05BYMT-T5 MIC2033-12AYMT-T5 MIC2033-05BYM6-T5 SLG5NT1437VTR SZNCP3712ASNT1G DML1008LDS-7 KTS1670EDA-TR KTS1640QGDV-TR KTS1641QGDV-TR NCV459MNWTBG FPF2260ATMX U6513A MIC2012YM-TR NCP45780IMN24RTWG AP22953CW12-7 MAX14919AUP+T MAX14919ATP+ KTS1697AEOAB-TR TCK207AN,LF BD2227G-LBTR TCK126BG,LF XC8111AAA010R-G MPQ5072GG-AEC1-P TCK128BG,LF XC8110AA018R-G XC8110AA010R-G XC8111AA018R-G MC33882PEP TPS2104DBVR MIC2098-1YMT-TR MIC94062YMT TR MP6231DN-LF MIC2015-1.2YM6 TR MIC2075-2YM MIC94068YML-TR SIP32461DB-T2-GE1 NCP335FCT2G TCK105G,LF(S AP2411S-13 AP2151DSG-13 AP2172MPG-13 MIC94094YC6-TR MIC94093YC6-TR MIC94064YC6-TR MIC94061YMT-TR


[^0]:    
    
    
    
    
    
    
    
    
     is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

