# 2:1 MIPI D-PHY (2.5 Gbps) **4-Data Lane & C-PHY** (2.5 Gsps) 3-Data Lane Switch

### Description

The FSA646 is a four-data-lane D-PHY or three-data-lane C-PHY, MIPI switch. This single-pole, double-throw (SPDT) switch is optimized for switching between two high-speed or low-power MIPI sources. The FSA646 is designed for the MIPI specification and allows connection to a SCI or DSI module.

### Features

- Switch Type: SPDT (10x)
- Signal Types:
  - ◆ MIPI, D-PHY & C-PHY
- V<sub>CC</sub>: 1.5 to 5.0 V
- Input Signals: 0 to 1.3 V
- R<sub>ON</sub>:
  - 6  $\Omega$  Typical HS MIPI
  - 6  $\Omega$  Typical LP MIPI
- $\Delta R_{ON}$ : 0.1  $\Omega$  Typical LP & HS MIPI
- $\Delta R_{ON FLAT}$ : 0.9  $\Omega$  Typical LP & HS MIPI
- I<sub>CCZ</sub>: 1 µA Maximum
- I<sub>CC</sub>: 32 µA Typical
- OIRR: -24 dB Typical
- Bandwidth: 4.1 GHz Typical
- Xtalk: -30 dB Typical
- C<sub>ON</sub>: 1.5 pF Typical
- Skew (P), Skew (O): 6 ps Typical
- This is a Pb–Free Device

### Applications

- Cellular Phones, Smart Phones
- Tablets
- Laptops
- Displays



### **ON Semiconductor®**

www.onsemi.com



(Bottom View)

WLCSP36, 2.43x2.43x0.4 CASE 567WJ

### MARKING DIAGRAM



- GS = Specific Device Code
- KK = Assembly Lot
- = Year Х Υ

Ζ

- = Work Week
- = Assembly Location

### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 7 of this data sheet.



Figure 1. Typical D-PHY Application

### **PIN DESCRIPTIONS**



| Pin Name |            |                   | Description                     |  |  |
|----------|------------|-------------------|---------------------------------|--|--|
| CLKBP/N  | B Side Clo | B Side Clock Path |                                 |  |  |
| DB1P/N   | B Side Dat | ta Path 1         |                                 |  |  |
| DB2P/N   | B Side Dat | ta Path 2         |                                 |  |  |
| DB3P/N   | B Side Dat | ta Path 3         |                                 |  |  |
| DB4P/N   | B Side Dat | ta Path 4         |                                 |  |  |
| CLKAP/N  | A Side Clo | ock Path          |                                 |  |  |
| DA1P/N   | A Side Dat | ta Path 1         |                                 |  |  |
| DA2P/N   | A Side Dat | ta Path 2         |                                 |  |  |
| DA3P/N   | A Side Dat | ta Path 3         |                                 |  |  |
| DA4P/N   | A Side Dat | ta Path 4         |                                 |  |  |
| CLKP/N   | Common (   | Clock Path        | I                               |  |  |
| D1P/N    | Common [   | Data Path         | 1                               |  |  |
| D2P/N    | Common [   | Data Path         | 2                               |  |  |
| D3P/N    | Common [   | Data Path         | 3                               |  |  |
| D4P/N    | Common [   | Data Path         | 4                               |  |  |
| /OE      | Output Ena | able              |                                 |  |  |
| SEL      | Control    | SEL=0             | CLKP/N=CLKAP/N,<br>DnP/N=DAnP/N |  |  |
| SEL      | Pin        | SEL=1             | CLKP/N=CLKBP/N,<br>DnP/N=DBnP/N |  |  |
| VCC      | Power      |                   |                                 |  |  |
| GND      | Ground     |                   |                                 |  |  |
| NC       | No Conne   | ct                |                                 |  |  |

Figure 2. Analog Symbol

### **PIN DEFINITIONS**



Figure 3. Top Through View



Figure 4. Recommended C–PHY Configuration

### Table 1. BALL-TO-PIN MAPPINGS

| Ball | Pin Name        | Ball | Pin Name | Ball | Pin Name |
|------|-----------------|------|----------|------|----------|
| A1   | V <sub>CC</sub> | C1   | DB3N     | E1   | DB1N     |
| A2   | GND             | C2   | DB3P     | E2   | DB1P     |
| A3   | DA4N            | C3   | NC       | E3   | DA1N     |
| A4   | DA4P            | C4   | NC       | E4   | DA1P     |
| A5   | /OE             | C5   | D3N      | E5   | D1N      |
| A6   | SEL             | C6   | D3P      | E6   | D1P      |
| B1   | DB4N            | D1   | DB2N     | F1   | CLKBN    |
| B2   | DB4P            | D2   | DB2P     | F2   | CLKBP    |
| B3   | DA3N            | D3   | DA2N     | F3   | CLKAN    |
| B4   | DA3P            | D4   | DA2P     | F4   | CLKAP    |
| B5   | D4N             | D5   | D2N      | F5   | CLKN     |
| B6   | D4P             | D6   | D2P      | F6   | CLKP     |

### **TRUTH TABLE**

| SEL  | /OE  | Function                                             |
|------|------|------------------------------------------------------|
| LOW  | LOW  | $CLK_P = CLKA_P, CLK_N = CLKA_N, Dn(P/N) = DAn(P/N)$ |
| HIGH | LOW  | $CLK_P = CLKB_P, CLK_N = CLKB_N, Dn(P/N) = DBn(P/N)$ |
| Х    | HIGH | Clock and Data Ports High Impedance                  |

### **ABSOLUTE MAXIMUM RATINGS**

| Symbol             | Parameter                                |                                  |      | Max.            | Unit |
|--------------------|------------------------------------------|----------------------------------|------|-----------------|------|
| V <sub>CC</sub>    | Supply Voltage                           |                                  | -0.5 | 6.0             | V    |
| V <sub>CNTRL</sub> | DC Input Voltage (/OE, SEL)              | (Note 1)                         | -0.5 | V <sub>CC</sub> | V    |
| V <sub>SW</sub>    | DC Switch I/O Voltage                    | DC Switch I/O Voltage (Note 1,2) |      |                 | V    |
| I <sub>IK</sub>    | DC Input Diode Current                   |                                  |      |                 | mA   |
| I <sub>OUT</sub>   | DC Output Current                        | DC Output Current                |      |                 | mA   |
| T <sub>STG</sub>   | Storage Temperature                      |                                  | -65  | +150            | °C   |
| ESD                | Human Body Model, JEDEC: JESD22-A114     | All Pins                         | 2.0  |                 | kV   |
|                    | Charged Device Model, JEDEC: JESD22-C101 |                                  | 1.0  |                 |      |
|                    | IEC 61000-4-2 System                     | Contact                          | 8.0  |                 |      |
|                    |                                          | Air Gap                          | 15.0 |                 |      |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

The input and output negative ratings may be exceeded if the input and output diode current ratings are observed.
V<sub>SW</sub> refers to analog data switch paths.

### **RECOMMENDED OPERATING CONDITIONS**

| Symbol             | Parameter                          | Min.                                      | Max. | Unit            |    |
|--------------------|------------------------------------|-------------------------------------------|------|-----------------|----|
| V <sub>CC</sub>    | Supply Voltage                     |                                           |      | 5.0             | V  |
| V <sub>CNTRL</sub> | Control Input Voltage (SEL, /OE)   | Control Input Voltage (SEL, /OE) (Note 3) |      | V <sub>CC</sub> | V  |
| V <sub>SW</sub>    | Switch I/O Voltage                 | -HS Mode                                  | 0    | 0.3             | V  |
|                    | (CLKn, Dn, CLKAn, CLKBn, Dan, DBn) | -LS Mode                                  | 0    | 1.3             | V  |
| Τ <sub>Α</sub>     | Operating Temperature              | •                                         | -40  | +85             | °C |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. 3. The control inputs must be held HIGH or LOW; they must no float.

## **DC AND TRANSIENT CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise specified)

|                                              |                                                              |                                                                                                                            |                     | T <sub>A</sub> = -40 to +85°C |      |      |      |
|----------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------------|------|------|------|
| Symbol                                       | Parameter                                                    | Conditions                                                                                                                 | V <sub>CC</sub> (V) | Min.                          | Тур. | Max. | Unit |
| V <sub>IK</sub>                              | Clamp Diode Voltage<br>(/OE, SEL)                            | I <sub>IN</sub> = -18 mA                                                                                                   | 1.5                 | -1.2                          |      | -0.6 | V    |
| V <sub>IH</sub>                              | Input Voltage High                                           | SEL, /OE                                                                                                                   | 1.5 to 5            | 1.3                           |      |      | V    |
| V <sub>IL</sub>                              | Input Voltage Low                                            | SEL, /OE                                                                                                                   | 1.5 to 5            |                               |      | 0.5  | V    |
| I <sub>IN</sub>                              | Control Input Leakage<br>(/OE, SEL)                          | $V_{CNTRL} = 0$ to $V_{CC}$                                                                                                | 5                   | -0.5                          |      | 0.5  | μΑ   |
| I <sub>NO(OFF)</sub><br>I <sub>NC(OFF)</sub> | Off Leakage Current of<br>Port CLKAn, Dan, CLKBn<br>and DBn  | $V_{SW}$ = 0.0 $\leq$ DATA $\leq$ 1.3 V                                                                                    | 5                   | -0.5                          |      | 0.5  | μΑ   |
| I <sub>A(ON)</sub>                           | ON Leakage Current of<br>Common Ports (CLKn,<br>Dn)          | $V_{SW} = 0.0 \le DATA \le 1.3 \text{ V}$                                                                                  | 5                   | -0.5                          |      | 0.5  | μΑ   |
| I <sub>OFF</sub>                             | Power-Off Leakage<br>Current (All I/O Ports)                 | V <sub>SW</sub> = 0.0 or 1.3 V                                                                                             | 0                   | -0.5                          |      | 0.5  | μΑ   |
| I <sub>OZ</sub>                              | Off-State Leakage                                            | $\label{eq:VSW} \begin{array}{l} V_{SW} = 0.0 \leq \text{DATA} \leq 1.3 \text{ V} \\ /\text{OE} = \text{High} \end{array}$ | 5                   | -0.5                          |      | 0.5  | μA   |
| R <sub>ON_MIPI_HS</sub>                      | Switch On Resistance for                                     | I <sub>ON</sub> = -8 mA, /OE = 0 V,                                                                                        | 1.5                 |                               | 6    |      | Ω    |
|                                              | HS MIPI Applications<br>(Note 4)                             | $SEL = V_{CC}$ or 0 V, CLKA,<br>CLKB, DB <sub>N</sub> or DA <sub>N</sub> = 0.2 V                                           | 2.5                 |                               |      |      |      |
|                                              |                                                              |                                                                                                                            | 3.3                 |                               |      |      |      |
|                                              |                                                              |                                                                                                                            | 5                   |                               |      |      |      |
| R <sub>ON_MIPI_LP</sub>                      | Switch On Resistance for<br>LP MIPI Applications<br>(Note 4) | $I_{ON} = -8 \text{ mA}, /OE = 0 \text{ V},$                                                                               | 1.5                 |                               | 6    |      | Ω    |
|                                              |                                                              | $\overrightarrow{SEL} = V_{CC}$ or 0 V, CLKA,<br>CLKB, DB <sub>N</sub> or DA <sub>N</sub> = 1.2 V                          | 2.5                 |                               |      |      |      |
|                                              |                                                              |                                                                                                                            | 3.3                 |                               |      |      |      |
|                                              |                                                              |                                                                                                                            | 5                   |                               |      |      |      |
| $\Delta R_{ON_MIPI_HS}$                      | On Resistance Matching                                       | $I_{ON} = -8 \text{ mA}, /OE = 0 \text{ V},$                                                                               | 1.5                 |                               | 0.1  |      | Ω    |
|                                              | Between HS MIPI<br>Channels                                  | SEL = $V_{CC}$ or 0 V, CLKA,<br>CLKB, DB <sub>N</sub> or DA <sub>N</sub> = 0.2 V                                           | 2.5                 |                               |      |      |      |
|                                              | (Note 4)                                                     |                                                                                                                            | 3.3                 |                               |      |      |      |
|                                              |                                                              |                                                                                                                            | 5                   |                               |      |      |      |
| $\Delta R_{ON_MIPI_LP}$                      | On Resistance Matching                                       | $I_{ON} = -8 \text{ mA}, /OE = 0 \text{ V},$                                                                               | 1.5                 |                               | 0.1  |      | Ω    |
|                                              | Between LP MIPI<br>Channels                                  | SEL = $V_{CC}$ or 0 V, CLKA,<br>CLKB, DB <sub>N</sub> or DA <sub>N</sub> = 1.2 V                                           | 2.5                 |                               |      |      |      |
|                                              | (Note 4)                                                     |                                                                                                                            | 3.3                 |                               |      |      |      |
|                                              |                                                              |                                                                                                                            | 5                   |                               |      |      |      |
| R <sub>ON_FLAT_MIPI_HS</sub>                 | On Resistance Flatness                                       | $I_{ON} = -8 \text{ mA}, /OE = 0 \text{ V},$                                                                               | 1.5                 |                               | 0.9  |      | Ω    |
|                                              | for HS MIPI Signals<br>(Note 4)                              | $SEL = V_{CC}$ or 0 V, CLKA,<br>CLKB, DB <sub>N</sub> or DA <sub>N</sub> = 0 to                                            | 2.5                 |                               |      |      |      |
|                                              |                                                              | 0.3 V                                                                                                                      | 3.3                 |                               |      |      |      |
|                                              |                                                              |                                                                                                                            | 5                   |                               |      |      |      |
| R <sub>ON_FLAT_MIPI_LP</sub>                 | On Resistance Flatness                                       | $I_{ON} = -8 \text{ mA}, /OE = 0 \text{ V},$                                                                               | 1.5                 |                               | 0.9  |      | Ω    |
|                                              | for LP MIPI Signals<br>(Note 4)                              | $\overrightarrow{SEL} = V_{CC}$ or 0 V, CLKA,<br>CLKB, DB <sub>N</sub> or DA <sub>N</sub> = 0 to                           | 2.5                 |                               |      |      |      |
|                                              |                                                              | 1.3 V                                                                                                                      | 3.3                 |                               |      |      |      |
|                                              |                                                              |                                                                                                                            | 5                   |                               |      |      |      |
| Icc                                          | Quiescent Supply Current<br>(Includes Change Pump)           | $V_{SEL} = 0 \text{ or } V_{CC}, I_{OUT} = 0, /OE = 0 V$                                                                   | 5                   |                               |      | 30   | μA   |

### DC AND TRANSIENT CHARACTERISTICS (T<sub>A</sub> = $25^{\circ}$ C unless otherwise specified) (continued)

|                  |                                                                                   |                                                          |                     | T <sub>A</sub> = | = −40 to +8 | 35°C |      |
|------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------|---------------------|------------------|-------------|------|------|
| Symbol           | Parameter                                                                         | Conditions                                               | V <sub>CC</sub> (V) | Min.             | Тур.        | Max. | Unit |
| I <sub>CCZ</sub> | Quiescent Supply Current<br>(High Impedance)                                      | $V_{SEL} = 0$ or $V_{CC}$ , $I_{OUT} = 0$ ,<br>/OE = 0 V | 5                   |                  |             | 1    | μΑ   |
| I <sub>CCT</sub> | Increase in I <sub>CC</sub> Current<br>Per Control Voltage and<br>V <sub>CC</sub> | $V_{SEL}$ = 0 or $V_{CC},$ /OE = 1.5 V                   | 5                   |                  | 1           |      | μΑ   |

4. Measured by the voltage drop between A and B pins at the indicated current through the switch. On resistance is determined by the lower of the voltage on the two (A or B ports).

|                   |                                                              |                                                                                                      |                     | T <sub>A</sub> = | = -40 to +8 | 85°C |      |
|-------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------|---------------------|------------------|-------------|------|------|
| Symbol            | Parameter                                                    | Conditions                                                                                           | V <sub>CC</sub> (V) | Min.             | Тур.        | Max. | Unit |
| t <sub>INIT</sub> | Initialization Time V <sub>CC</sub> to<br>Output<br>(Note 5) | $R_L$ = 50 Ω, $C_L$ = 0 pF,<br>V <sub>SW</sub> = 0.6 V                                               | 1.5 to 5            |                  | 60          |      | μs   |
| t <sub>EN</sub>   | Enable Time<br>/OE to Output                                 | $ \begin{array}{l} R_{L} = 50 \; \Omega, \; C_{L} = 0 \; pF, \\ V_{SW} = 0.6 \; V \end{array} $      | 1.5 to 5            |                  | 60          | 150  | μs   |
| t <sub>DIS</sub>  | Disable Time<br>/OE to Output                                |                                                                                                      | 1.5 to 5            |                  | 35          | 250  | ns   |
| t <sub>ON</sub>   | Turn-On Time<br>SEL to Output                                | $R_L$ = 50 Ω, $C_L$ = 0 pF,<br>V <sub>SW</sub> = 0.6 V                                               | 1.5 to 5            |                  | 350         | 1100 | ns   |
| t <sub>OFF</sub>  | Turn-Off Time<br>SEL to Output                               |                                                                                                      | 1.5 to 5            |                  | 125         | 800  | ns   |
| t <sub>BBM</sub>  | Break-Before-Make Time                                       |                                                                                                      | 1.5 to 5            | 50               |             | 450  | ns   |
| t <sub>PD</sub>   | Propagation Delay<br>(Note 5)                                | $C_L$ = 0 pF, $R_L$ = 50 $\Omega$                                                                    | 1.5 to 5            | 30               | 67          | 100  | ps   |
| O <sub>IRR</sub>  | Off Isolation for MIPI<br>(Note 5)                           | R <sub>L</sub> = 50 Ω, f = 1250 MHz,<br>/OE = HIGH, V <sub>SW</sub> = 0.2 V <sub>PP</sub>            | 1.5 to 5            |                  | -24         |      | dB   |
| X <sub>TALK</sub> | Crosstalk for MIPI<br>(Note 5)                               | R <sub>L</sub> = 50 Ω, f = 1250 MHz,<br>SEL = High, V <sub>SW</sub> = 0.2 V <sub>PP</sub>            | 1.5 to 5            |                  | -30         | -25  | dB   |
|                   |                                                              | $R_L$ = 50 Ω, f = 1250 MHz,<br>SEL = Low, V <sub>SW</sub> = 0.2 V <sub>PP</sub>                      |                     |                  | -30         | -25  |      |
| BW                | -3 db Bandwidth (Note 5)                                     |                                                                                                      | 1.5 to 5            | 2.5              | 4.1         |      | GHz  |
| IL                | Insertion Loss at 750 MHz<br>(Note 5)                        | $ \begin{array}{l} R_{L} = 50 \; \Omega, \; C_{L} = 0 \; pF, \\ V_{SW} = 0.2 \; V_{PP} \end{array} $ | 1.5 to 5            |                  | -0.7        |      | dB   |

### AC ELECTRICAL CHARACTERISTICS (V\_{CC} = 3.3 V and T\_A = 25^{\circ}C unless otherwise specified)

5. Guaranteed by characterization.

### HIGH-SPEED-RELATED AC ELECTRICAL CHARACTERISTICS

|                    |                                                                             |                                                                                                             |                     | T <sub>A</sub> = | -40 to +8 | 85°C |      |
|--------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------------------|------------------|-----------|------|------|
| Symbol             | Parameter                                                                   | Conditions                                                                                                  | V <sub>CC</sub> (V) | Min.             | Тур.      | Max. | Unit |
| t <sub>SK(P)</sub> | HS Mode Skew of Oppo-<br>site Transitions of the<br>Same Output<br>(Note 6) | $R_L$ = 50 Ω, $C_L$ = 0 pF,<br>V <sub>SW</sub> = 0.3 V                                                      | 1.5 to 5            |                  | 6         |      | ps   |
| t <sub>SK(O)</sub> | HS Mode Skew of<br>Channel-to-Channel<br>Single-Ended Skew<br>(Note 6)      | $\label{eq:RL} \begin{array}{l} R_{L} = 50 \; \Omega, \; C_{L} = 0 \; pF, \\ V_{SW} = 0.3 \; V \end{array}$ | 1.5 to 5            |                  | 6         |      | ps   |

6. Guaranteed by characterization.

### CAPACITANCE

|                  |                                           |                                                                        | T <sub>A</sub> = −40 to +85°C |      |      |      |
|------------------|-------------------------------------------|------------------------------------------------------------------------|-------------------------------|------|------|------|
| Symbol           | Parameter                                 | Conditions                                                             | Min.                          | Тур. | Max. | Unit |
| C <sub>IN</sub>  | Control Pin Input<br>Capacitance (Note 7) | V <sub>CC</sub> = 0 V, f = 1 MHz                                       |                               | 2.1  |      | pF   |
| C <sub>ON</sub>  | On Capacitance (Note 7)                   | $V_{CC}$ = 3.3 V, /OE = 0 V, f = 1250 MHz (in HS common value)         |                               | 1.5  |      |      |
| C <sub>OFF</sub> | On Capacitance (Note 7)                   | $V_{CC}$ and /OE = 3.3 V, f = 1250 MHz (both sides in HS common value) |                               | 0.9  |      |      |

7. Guaranteed by characterization.

The table below pertains to the Packaging information on the following page.

### **ORDERING INFORMATION**

| Part Number | Top Marking  | Package                                                  | Top Mark |
|-------------|--------------|----------------------------------------------------------|----------|
| FSA646UCX   | −40 to +85°C | 36-Ball WLCSP, Non-JEDEC<br>2.43 x 2.43 mm, 0.4 mm Pitch | GS       |



### WLCSP36 2.43x2.43x0.488 CASE 567WJ

ISSUE A

DATE 03 OCT 2018



| DOCUMENT NUMBER:                                                                  | 98AON87484G                                                                                  | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                            |                                                  |  |  |  |
|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--|--|--|
| DESCRIPTION:                                                                      | WLCSP36 2.43x2.43x0.488                                                                      |                                                                                                                                                                                                                                                                                                               | PAGE 1 OF 1                                      |  |  |  |
| ON Semiconductor reserves the right<br>the suitability of its products for any pa | to make changes without further notice to an<br>articular purpose, nor does ON Semiconductor | stries, LLC dba ON Semiconductor or its subsidiaries in the United States<br>y products herein. ON Semiconductor makes no warranty, representation<br>or assume any liability arising out of the application or use of any product or<br>cidental damages. ON Semiconductor does not convey any license under | or guarantee regarding circuit, and specifically |  |  |  |

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Analogue Switch ICs category:

Click to view products by ON Semiconductor manufacturer:

Other Similar products are found below :

FSA3051TMX NLAS4684FCTCG NLAS5223BLMNR2G NLX2G66DMUTCG 425541DB 425528R 099044FB NLAS5123MNR2G PI5A4157CEX NLAS4717EPFCT1G PI5A3167CCEX SLAS3158MNR2G PI5A392AQE PI5A4157ZUEX PI5A3166TAEX FSA634UCX XS3A1T3157GMX TC4066BP(N,F) DG302BDJ-E3 PI5A100QEX HV2605FG-G HV2301FG-G RS2117YUTQK10 RS2118YUTQK10 RS2227XUTQK10 ADG452BRZ-REEL7 MAX4066ESD+ MAX391CPE+ MAX4730EXT+T MAX314CPE+ BU4066BCFV-E2 MAX313CPE+ BU4S66G2-TR NLASB3157MTR2G TS3A4751PWR NLAST4599DFT2G NLAST4599DTT1G DG300BDJ-E3 DG2503DB-T2-GE1 TC4W53FU(TE12L,F) HV2201FG-G 74HC2G66DC.125 DG3257DN-T1-GE4 ADG619BRMZ-REEL ADG1611BRUZ-REEL7 DG2535EDQ-T1-GE3 LTC201ACN#PBF 74LV4066DB,118 ISL43410IUZ FSA2275AUMX