# 1/1.8-Inch CMOS Digital Image Sensor

#### **General Description**

ON Semiconductor AR0220AT is a 1/1.8–inch CMOS digital image sensor with a 1828 H x 948 V active–pixel array. This advanced automotive sensor captures images in either linear, or high dynamic range, with rolling–shutter readout. AR0220AT is optimized for both low light and challenging high dynamic range scene performance, with a 4.2 µm BSI pixel and on–sensor 120 dB HDR capture capability. The sensor includes flexible functions such as in–pixel binning, windowing, and both video and single frame modes. The sophisticated sensor fault detection features and embedded data on AR0220AT are designed to enable camera ASIL B compliance. The device is programmable through a simple two–wire serial interface, and supports MIPI output interface.

**Table 1. KEY PARAMETERS** 

| Paran                       | neter           | Typical Value                                                                                                                             |  |  |
|-----------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Optical format              |                 | 1/1.8 inch (8.93 mm)                                                                                                                      |  |  |
| Active pixels               |                 | 1820 x 940 = 1.7M                                                                                                                         |  |  |
| Pixel size                  |                 | 4.2 μm                                                                                                                                    |  |  |
| Color filter array          |                 | RGB Bayer, RCCC, RCCB                                                                                                                     |  |  |
| Shutter type                |                 | Electronic rolling shutter                                                                                                                |  |  |
| Input clock range           |                 | 6 – 50 MHz                                                                                                                                |  |  |
| Output clock max            | kimum           | 85.5 MHz                                                                                                                                  |  |  |
| Output                      | Serial          | MIPI CSI-2 12-, 14-, 16-, or 20-bit                                                                                                       |  |  |
| Frame rate                  | Full resolution | 60 fps at 3-exposure HDR<br>36 fps at 4-exposure HDR                                                                                      |  |  |
| Responsivity*               | RCCC (Clear)    | 135 ke-/lux*sec                                                                                                                           |  |  |
|                             | RGB (Green)     | 60.5 ke-/lux*sec                                                                                                                          |  |  |
|                             | RCCB (Clear)    | 135 ke-/lux*sec                                                                                                                           |  |  |
| SNR <sub>MAX</sub>          |                 | 44.7 dB                                                                                                                                   |  |  |
| Maximum dynam               | ic range        | > 120 dB                                                                                                                                  |  |  |
| Supply voltage              | I/O             | 1.8 or 2.8 V                                                                                                                              |  |  |
|                             | Digital         | 1.2 V                                                                                                                                     |  |  |
|                             | Analog          | 2.8 V                                                                                                                                     |  |  |
|                             | MIPI            | 1.2 V                                                                                                                                     |  |  |
| Power consumption (typical) |                 | 424 mW (Full resolution 60 fps MIPI<br>4 lane output 3-exp HDR mode)<br>269 mW (Full resolution 60 fps MIPI<br>4 lane output Linear mode) |  |  |
| Operating tempe             | rature          | -40°C to +105°C (ambient)<br>-40°C to +125°C (junction)                                                                                   |  |  |
| Package options             |                 | 12 x 9 mm iBGA                                                                                                                            |  |  |

<sup>\*</sup>D65, 670 nm IRCF



#### ON Semiconductor®

www.onsemi.com

#### **Features**

- High Performance 4.2 µm Automotive Grade Backside Illuminated (BSI) Pixel with DR-Pix<sup>™</sup> Technology
- Advanced On–Sensor HDR Reconstruct with Flexible Exposure Ratio Control
- Full Resolution Video Capture at 60fps in 3-exposure HDR and 36fps in 4-exposure HDR
- Fast Single Exposure Video Capture at 100fps in 10-bit and 85fps in 12-bit output
- Line interleaved T1/T2/T3/T4 output
- Sensor Fault Detection for ASIL–B Compliance Support
- 2x2 In–pixel Binning Mode and Color Binning Mode
- Data Interfaces: 4–lane MIPI CSI–2
- Selectable Automatic or User Controlled Black Level Control
- Frame to Frame Switching Among up to 4 Contexts to Enable Multi-function Systems
- Spread-spectrum Input Clock Support
- Multi-Camera Synchronization Support
- Multiple CFA Options including RGB, and RCCC, RCCB
- These are Pb-Free Devices

This document contains information on a new product. Specifications and information herein are subject to change without notice.

This document, and the information contained herein, is CONFIDENTIAL AND PROPRIETARY and the property of Semiconductor Components Industries, LLC., dba ON Semiconductor. It shall not be used, published, disclosed or disseminated outside of the Company, in whole or in part, without the written permission of ON Semiconductor. Reverse engineering of any or all of the information contained herein is strictly prohibited.

© 2017, SCILLC. All Rights Reserved.

# CONFIDENTIAL AND PROPRIETARY NOT FOR PUBLIC RELEASE

### AR0220

#### **Applications**

- 1.7 MP, High Performance ADAS (Automotive Driver Assistant System)
- Automotive Rear View or Backup
- Automotive Surround View

- Electronic Mirror Replacement
- ADAS + Viewing Fusion
- High Dynamic Range Imaging

#### **ORDERING INFORMATION**

| Part number             | Description       | Orderable Product Attribute Description                  | Package   |
|-------------------------|-------------------|----------------------------------------------------------|-----------|
| AR0220AT3R00XUEA0-DPBR  | RCCC, 0°CRA, iBGA | Dry Pack with Protective Film, Double Side BBAR Glass    | iBGA87    |
| AR0220AT3R00XUEA0-DRBR  | RCCC, 0°CRA, iBGA | Dry Pack without Protective Film, Double Side BBAR Glass | (Pb-free) |
| AR0220AT3R00XUD20       | RCCC, 0°CRA       | Recon/Die                                                |           |
| AR0220AT3R00XUEAH3-GEVB | RCCC, 0°CRA       | Demo3 Headboard                                          |           |
| MARS1-AR0220AT3R-GEVB   | RCCC, 0°CRA       | MARS Sensor Board                                        |           |
| AR0220AT3C00XUEA0-DPBR  | RGB, 0°CRA, iBGA  | Dry Pack with Protective Film, Double Side BBAR Glass    |           |
| AR0220AT3C00XUEA0-DRBR  | RGB, 0°CRA, iBGA  | Dry Pack without Protective Film, Double Side BBAR Glass | ]         |
| AR0220AT3C00XUD20       | RGB, 0°CRA        | Recon/Die                                                |           |
| AR0220AT3C00XUEAH3-GEVB | RGB, 0°CRA        | Demo3 Headboard                                          |           |
| MARS1-AR0220AT3-GEVB    | RGB, 0°CRA        | MARS Sensor Board                                        |           |
| AR0220AT3B00XUEA0-DRBR  | RCCB, 0°CRA, iBGA | Dry Pack without Protective Film, Double Side BBAR Glass |           |
| AR0220AT3B00XUEA0-DPBR  | RCCB, 0°CRA, iBGA | Dry Pack with Protective Film, Double Side BBAR Glass    |           |
| AR0220AT3B00XUD20       | RCCB, 0°CRA       | Recon/Die                                                |           |
| AR0220AT3B00XUEAH3-GEVB | RCCB, 0°CRA       | Demo3 Headboard                                          |           |

NOTE: Contact the ON Semiconductor sales or marketing representative to discuss your specific requirements.

#### **General Description**

The ON Semiconductor AR0220AT can be operated in its default mode or programmed for frame size, exposure, gain, and other parameters. The default mode output is a 1820 x 940 resolution image at 60 frames per second (fps). In linear mode, it outputs 12–bit raw data, using serial MIPI output ports. In high dynamic range mode, it outputs 12–bit, 14–bit or 16–bit compressed or 20–bit linearized data using the MIPI port. The device may be operated in video (master) mode or in single frame trigger mode.

FRAME\_VALID, LINE\_VALID and pixel clock can be programmed to output by GPIO pins in serial mode.

The AR0220AT includes additional features to allow application–specific tuning: windowing and offset, auto black level correction, and on–board temperature sensor.

Optional register information and histogram statistic information can be embedded in first and last two lines of the image frame.

The sensor is designed to operate in a wide temperature range  $(-40^{\circ}\text{C to} + 125^{\circ}\text{C junction})$ .

#### **Functional Overview**

The AR0220AT is a progressive—scan sensor that generates a stream of pixel data at a constant frame rate. It uses an on—chip, phase—locked loop (PLL) that can be optionally enabled to generate all internal clocks from a single master input clock running between 6 and 50 MHz. The maximum output pixel rate is 85.5 Mp/s. Figure 1 shows a block diagram of the sensor.



Figure 1. Block Diagram

User interaction with the sensor is through the two-wire serial bus, which communicates with the array control, analog signal chain, and digital signal chain. The core of the sensor is a 1.7 Mp BSI Active-Pixel Sensor array. The timing and control circuitry sequences through the rows of the array, resetting and then reading each row in turn. In the time interval between resetting a row and reading that row, the pixels in the row integrate incident light. The exposure is controlled by varying the time interval between reset and readout. Once a row has been read, the data from the columns is sequenced through an analog signal chain (providing offset correction and gain), and then through an analog-to-digital converter (ADC). The output from the ADC is a 12-bit value for each pixel in the array. The ADC output passes through a digital processing signal chain (which provides further data path corrections and applies digital gain). The sensor also offers a high dynamic range mode of operation where multiple images are combined onchip to produce a single image at 20-bit per pixel value. A compressing mode is further offered to allow this 20-bit pixel value to be transmitted to the host system as a 12- or 14– or 16–bit value with close to zero loss in image quality. The pixel data are output at a rate of up to 85.5 Mp/s.

#### **Features Overview**

The AR0220AT has a wide array of features to enhance functionality and to increase versatility. A summary of features follows. Please refer to the AR0220AT Developer Guide for detailed feature descriptions, register settings, and tuning guidelines and recommendations.

#### • Operating Modes

The AR0220AT works in master (video), trigger (single frame), or Auto Trigger modes. In master mode, the sensor generates the integration and readout timing. In trigger mode, it accepts an external trigger to start exposure, then generates the exposure and readout timing. The exposure time is programmed through the two—wire serial interface for both modes.

#### Window Control

Configurable window size and blanking times allow a wide range of resolutions and frame rates. Digital

# CONFIDENTIAL AND PROPRIETARY NOT FOR PUBLIC RELEASE

binning and skipping modes are supported, as are vertical and horizontal mirror operations.

• Context Switching

Context switching may be used to rapidly switch between two sets of register values. Refer to the AR0220AT Developer Guide for a complete set of context switchable registers.

• Gain

The AR0220AT can be configured for analog gain of up to 4x, and digital gain of up to 8x.

MIP

The AR0220 image sensor supports 4–line MIPI CSI–2 D–PHY

• PLL

An on chip PLL provides reference clock flexibility and supports spread spectrum sources for improved EMI performance.

#### **AR0220**

• Reset

The AR0220AT may be reset by a register write, or by a dedicated input pin.

Output Enable

The AR0220AT output pins may be tri-stated using dedicated register bits.

- Temperature Sensor
- Black Level Correction
- Row Noise Correction
- Digital Correlated Double Sampling (CDS)
- Test Patterns

Several test patterns may be enabled for debug purposes. These include a solid color, color bar, fade to gray, and a walking 1s test pattern.

#### **PIXEL DATA FORMAT**

#### **Pixel Array Structure**

The AR0220AT pixel array is configured as 1828 columns by 948 rows (see Figure 2). The dark pixels are optically black and are used internally to monitor black level. There are 1828 columns by 948 rows of optically active pixels. While the sensor's format is 1820 x 940, the additional active columns and active rows are included for use when horizontal or vertical mirrored readout is enabled, to allow

readout to start on the same pixel. The pixel adjustment is always performed for RCCC, RCCB or color versions. The active area is surrounded with optically transparent dummy pixels to improve image uniformity within the active area. Not all dummy pixels or barrier pixels can be read out. The optical center of the readable active pixels can be found between X\_ADDR 913 and 914, and between Y\_ADDR 473 and 474.



Figure 2. Pixel Array Description



Figure 3. Pixel Color Pattern Detail (Top Right Corner) RCCC



Figure 4. Pixel Color Pattern Detail (Top Right Corner) Bayer



Figure 5. Pixel Color Pattern Detail (Top Right Corner) RCCB

#### **BSI Dark Polymer and Metal Light Shield Borders**

The BSI metal light shield layer is placed so that dark reference pixels (on the left and top sides) are covered by metal as required to ensure full light blockage. The readable active pixels is indicated in Figure 6 and Figure 7 by the white rectangle. Because there are no pixels on the right and bottom edges that must be covered by metal, the right and bottom edges of the BSI light shield are pulled back to help minimize RCFA effects. The curved green line in the figures represents the border of the metal light shield.



Figure 6. Upper Right Corner Detail of BSI Light Blocking



Figure 7. Lower Left Corner Detail of BSI Light Blocking

#### **Default Readout Order**

By convention, the sensor core pixel array is shown with pixel (0,0) in the top right corner (see Figure 3). This reflects the actual layout of the array on the die.

When the sensor is imaging, the active surface of the sensor faces the scene as shown in Figure 8. When the image is read out of the sensor, it is read one row at a time, with the rows and columns sequenced as shown in Figure 8.



Figure 8. Imaging a Scene

#### **CONFIGURATION AND PINOUT**

The figures and tables below show a typical configuration for the AR0220 image sensor and show the package pinout.



Figure 9. Typical Configuration, Four-Lane MIPI

#### Notes:

- 1. All power supplies must be adequately decoupled.
- 2. ON Semiconductor recommends a resistor value of 1.5 kΩ, but a greater value may be used for slower two–wire speed.
- 3. Different ATEST pins should not be tied together and should be left floating. It is recommended to have the ATEST pins brought out on the PCB and be placed as close as possible to the sensor for debug purpose
- 4. ON Semiconductor recommends that  $0.1~\mu F$  and  $10~\mu F$  decoupling capacitors for each power supply are mounted as close as possible to the pad. Actual values and results may vary depending on layout and design considerations. Refer to the AR0220 demo headboard schematics for circuit recommendations.
- 5. ON Semiconductor recommends that analog power planes are placed in a manner such that coupling with the digital power planes is minimized.
- I/O signals voltage must be configured to match V<sub>DD</sub>IO voltage to minimize any leakage current.
- 7. DVDD and DVDD\_PHY are tied together on the chip.
- 8. VAA and VAA\_PIX are independent on chip but should be tied together externally.
- 9. Most voltage combinations of VDDIO/VDDIO\_PHY are allowed, except VDD\_IO=1V8, VDD\_IO\_PHY=2V8.
- 10. With default GPIO configuration setting, GPIO[2:0] can be left unconnected if not used. It is recommended to tie GPIO3 to DGND if not used.

Table 2. PIN DESCRIPTIONS, 12 x 9 mm, 87-BALL iBGA

| Name       | iBGA Pin                                                                                                                                           | Туре   | Description                                                                   |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------------------------------------------------------------------------|
| CLKN       | E1                                                                                                                                                 | Output | MIPI serial clock differential N                                              |
| CLKP       | E2                                                                                                                                                 | Output | MIPI serial clock differential P                                              |
| DATA0N     | G2                                                                                                                                                 | Output | MIPI serial data, lane 0, differential N                                      |
| DATA0P     | G1                                                                                                                                                 | Output | MIPI serial data, lane 0, differential P                                      |
| DATA1N     | F1                                                                                                                                                 | Output | MIPI serial data, lane 1, differential N                                      |
| DATA1P     | F2                                                                                                                                                 | Output | MIPI serial data, lane 1, differential P                                      |
| DATA2N     | D1                                                                                                                                                 | Output | MIPI serial data, lane 2, differential N                                      |
| DATA2P     | D2                                                                                                                                                 | Output | MIPI serial data, lane 2, differential P                                      |
| DATA3N     | C2                                                                                                                                                 | Output | MIPI serial data, lane 3, differential N                                      |
| DATA3P     | C1                                                                                                                                                 | Output | MIPI serial data, lane 3, differential P                                      |
| TEMP_FLAG  | G7                                                                                                                                                 | Output | Temperature monitoring flag                                                   |
| SYS_CHECK  | G5                                                                                                                                                 | Output | Combined OR of all error flags                                                |
| EXTCLK     | G3                                                                                                                                                 | Input  | External Input clock                                                          |
| RESET_N    | F5                                                                                                                                                 | Input  | Asynchronous reset (active LOW) All settings are restored to factory default  |
| TEST       | G9                                                                                                                                                 | Input  | Manufacturing test enable pin (Tied to GND for normal operation)              |
| SCL        | D8                                                                                                                                                 | Input  | Two-Wire Serial clock input                                                   |
| SDA        | D9                                                                                                                                                 | I/O    | Two-Wire Serial data I/O                                                      |
| SADDR0     | E9                                                                                                                                                 | Input  | Two-Wire Serial address select (LSB)                                          |
| SADDR1     | D5                                                                                                                                                 | Input  | Two-Wire Serial address select                                                |
| SADDR2     | D6                                                                                                                                                 | Input  | Two-Wire Serial address select (MSB)                                          |
| GPIO0      | E7                                                                                                                                                 | I/O    | General Purpose I/O                                                           |
| GPIO1      | E5                                                                                                                                                 | I/O    | General Purpose I/O                                                           |
| GPIO2      | F8                                                                                                                                                 | I/O    | General Purpose I/O                                                           |
| GPIO3      | F6                                                                                                                                                 | I/O    | General Purpose I/O                                                           |
| VAA        | B1, B11                                                                                                                                            | Power  | Analog power, 2.8 V nominal.                                                  |
| VAA_PIX    | C11                                                                                                                                                | Power  | Analog pixel array power. 2.8 V nominal.                                      |
| VDD_IO     | A3, A10, B4, D11, E10,<br>G11, H2, H5, H9                                                                                                          | Power  | Digital I/O power. 1.8 V or 2.8 V nominal.                                    |
| DVDD       | A4, A9, C3, E11, F10,<br>H3, H7, H10                                                                                                               | Power  | Core digital power. 1.2 V nominal.                                            |
| VDD_IO_PHY | D4                                                                                                                                                 | Power  | Power to serial PHYS. Use 1.8V Use 1.8V or 2.8V nominal for MIPI.             |
| DVDD_PHY   | E3                                                                                                                                                 | Power  | Primary PHY I/O power in MIPI mode. 1.2 V nominal.                            |
| DVDD_SLVS  | F4                                                                                                                                                 | Power  | Reference voltage for serial interface. Tie to VDD when MIPI is being used.   |
| AGND       | B2, B10, C10                                                                                                                                       | Power  | Analog ground                                                                 |
| DGND       | A2, A5, A6, A7, A8, A11,<br>B3, B5, B6, C4, C5, C6,<br>C7, D3, D7, D10, E4, E6,<br>E8, F3, F7, F9, F11, G4,<br>G6, G8, G10, H1, H4,<br>H6, H8, H11 | Power  | Digital ground                                                                |
| ATEST1     | B9                                                                                                                                                 |        | Analog manufacturing test access. Must be left floating for normal operation. |
| ATEST2     | B8                                                                                                                                                 |        | Analog manufacturing test access. Must be left floating for normal operation. |
| ATEST3     | B7                                                                                                                                                 |        | Analog manufacturing test access. Must be left floating for normal operation. |
| ATEST4     | C8                                                                                                                                                 |        | Analog manufacturing test access. Must be left floating for normal operation. |
| RESERVED   | C9                                                                                                                                                 |        | No connection. Must be left floating for normal operation                     |



Top View (Ball Down)

Figure 10. 12 x 9 mm 87-Ball iBGA Package

#### TWO-WIRE SERIAL REGISTER INTERFACE

The two–wire serial interface bus enables read/write access to control and status registers within the AR0220AT. The interface protocol uses a master/slave model in which a master controls one or more slave devices. The sensor acts as a slave device. The master generates a clock (SCLK) that is an input to the sensor and is used to synchronize transfers. Data is transferred between the master and the slave on a bidirectional signal (SDATA). SDATA is pulled up to VDD\_IO off–chip by a 1.5 k $\Omega$  resistor. Either the slave or master device can drive SDATA LOW—the interface protocol determines which device is allowed to drive SDATA at any given time.

The protocols described in the two—wire serial interface specification allow the slave device to drive SCLK LOW; the AR0220AT uses SCLK as an input only and therefore never drives it LOW.

#### **Protocol**

Data transfers on the two-wire serial interface bus are performed by a sequence of low-level protocol elements:

- 11. A (repeated) start condition
- 12. A slave address/data direction byte
- 13. An (a no) acknowledge bit
- 14. A message byte
- 15. A stop condition

The bus is idle when both SCLK and SDATA are HIGH. Control of the bus is initiated with a start condition, and the bus is released with a stop condition. Only the master can generate the start and stop conditions.

#### Start Condition

A start condition is defined as a HIGH-to-LOW transition on SDATA while SCLK is HIGH. At the end of a transfer, the master can generate a start condition without previously generating a stop condition; this is known as a "repeated start" or "restart" condition.

#### Stop Condition

A stop condition is defined as a LOW-to-HIGH transition on SDATA while SCLK is HIGH.

#### Data Transfer

Data is transferred serially, 8 bits at a time, with the MSB transmitted first. Each byte of data is followed by an acknowledge bit or a no–acknowledge bit. This data transfer mechanism is used for the slave address/data direction byte and for message bytes.

One data bit is transferred during each SCLK clock period. SDATA can change when SCLK is LOW and must be stable while SCLK is HIGH.

#### Slave Address/Data Direction Byte

Bits [7:1] of this byte represent the device slave address and bit [0] indicates the data transfer direction. A "0" in bit

[0] indicates a WRITE, and a "1" indicates a READ. The default slave addresses used by the AR0220AT are 0x20(write address) and 0x21 (read address) in accordance with the specification. An additional 7 alternate slave address can be selected by enabling and asserting the SADDR [2:0] inputs.

#### Message Byte

Message bytes are used for sending register addresses and register write data to the slave device and for retrieving register read data.

#### Acknowledge Bit

Each 8-bit data transfer is followed by an acknowledge bit or a no-acknowledge bit in the SCLK clock period following the data transfer. The transmitter (which is the master when writing, or the slave when reading) releases SDATA. The receiver indicates an acknowledge bit by driving SDATA LOW. As for data transfers, SDATA can change when SCLK is LOW and must be stable while SCLK is HIGH.

#### No Acknowledge Bit

The no-acknowledge bit is generated when the receiver does not drive SDATA LOW during the SCLK clock period following a data transfer. A no-acknowledge bit is used to terminate a read sequence.

#### **Typical Sequence**

A typical READ or WRITE sequence begins by the master generating a start condition on the bus. After the start condition, the master sends the 8-bit slave address/data direction byte. The last bit indicates whether the request is for a read or a write, where a "0" indicates a write and a "1" indicates a read. If the address matches the address of the slave device, the slave device acknowledges receipt of the address by generating an acknowledge bit on the bus.

If the request was a WRITE, the master then transfers the 16-bit register address to which the WRITE should take place. This transfer takes place as two 8-bit sequences and the slave sends an acknowledge bit after each sequence to indicate that the byte has been received. The master then transfers the data as an 8-bit sequence; the slave sends an acknowledge bit at the end of the sequence. The master stops writing by generating a (re)start or stop condition.

If the request was a READ, the master sends the 8-bit write slave address/data direction byte and 16-bit register address, the same way as with a WRITE request. The master then generates a (re)start condition and the 8-bit read slave address/data direction byte, and clocks out the register data, eight bits at a time. The master generates an acknowledge bit after each 8-bit transfer. The slave's internal register address is automatically incremented after every 8 bits are transferred. The data transfer is stopped when the master sends a no-acknowledge bit.

#### Single READ from Random Location

This sequence (Figure 11) starts with a dummy WRITE to the 16-bit address that is to be used for the READ. The master terminates the WRITE by generating a restart condition. The master then sends the 8-bit read slave address/data direction byte and clocks out one byte of

register data. The master terminates the READ by generating a no-acknowledge bit followed by a stop condition. Figure 11 shows how the internal register address maintained by the AR0220AT is loaded and incremented as the sequence proceeds.



Figure 11. Single READ from Random Location

#### **Single READ from Current Location**

This sequence (Figure 12) performs a read using the current value of the AR0220AT internal register address.

The master terminates the READ by generating a no-acknowledge bit followed by a stop condition. The figure shows two independent READ sequences.



Figure 12. Single READ from Current Location

#### Sequential READ, Start from Random Location

This sequence (Figure 13) starts in the same way as the single READ from random location (Figure 11). Instead of generating a no-acknowledge bit after the first byte of data

has been transferred, the master generates an acknowledge bit and continues to perform byte READs until "L" bytes have been read.



Figure 13. Sequential READ, Start from Random Location

#### Sequential READ, Start from Current Location

This sequence (Figure 14) starts in the same way as the single READ from current location (Figure 12). Instead of generating a no-acknowledge bit after the first byte of data

has been transferred, the master generates an acknowledge bit and continues to perform byte READs until "L" bytes have been read.



Figure 14. Sequential READ, Start from Current Location

#### **Single WRITE to Random Location**

This sequence (Figure 15) begins with the master generating a start condition. The slave address/data direction byte signals a WRITE and is followed by the HIGH

then LOW bytes of the register address that is to be written. The master follows this with the byte of write data. The WRITE is terminated by the master generating a stop condition.



Figure 15. Single WRITE to Random Location

#### Sequential WRITE, Start at Random Location

This sequence (Figure 16) starts in the same way as the single WRITE to random location (Figure 15). Instead of generating a no-acknowledge bit after the first byte of data

has been transferred, the master generates an acknowledge bit and continues to perform byte WRITEs until "L" bytes have been written. The WRITE is terminated by the master generating a stop condition.



Figure 16. Sequential WRITE, Start at Random Location

#### **ELECTRICAL SPECIFICATIONS**

#### Two-Wire Serial Register Interface

The electrical characteristics of the two-wire serial register interface (SCLK, SDATA) are shown in Figure 17 and Table 3.



Note: Read sequence: For an 8-bit READ, read waveforms start after WRITE command and register address are issued.

Figure 17. Two-Wire Serial Bus Timing Parameters

#### Table 3. TWO-WIRE SERIAL BUS CHARACTERISTICS

 $f_{\text{EXTCLK}} = 27 \text{ MHz}; V_{\text{DD}} = V_{\text{DD}} \text{PHY} = V_{\text{DD}} \text{SLVS} = 1.2 \text{ V}; V_{\text{DD}} \text{IO} = V_{\text{DD}} \text{IO} \text{PHY} = V_{\text{AA}} = V_{\text{AA}} \text{PIX} = 2.8 \text{ V}; T_{\text{A}} = 25^{\circ}\text{C}$ 

|                                                                                             |                      | Standard I                                  | Mode  | Fast Mo                                     | de   | Fast Mod                   | le Plus | İ    |
|---------------------------------------------------------------------------------------------|----------------------|---------------------------------------------|-------|---------------------------------------------|------|----------------------------|---------|------|
| Parameter                                                                                   | Symbol               | Min                                         | Max   | Min                                         | Max  | Min                        | Max     | Unit |
| M_S <sub>CLK</sub> Clock Frequency                                                          | f <sub>SCL</sub>     | 0                                           | 100   | 0                                           | 400  | 0                          | 1000    | KHz  |
| S <sub>CLK</sub> High                                                                       |                      | 8*EXTCLK<br>+ S <sub>CLK</sub> rise<br>time |       | 8*EXTCLK<br>+ EXTCLK<br>rise time           |      |                            |         | μs   |
| S <sub>CLK</sub> Low                                                                        |                      | 6*EXTCLK<br>+ S <sub>CLK</sub> rise<br>time |       | 6*EXTCLK<br>+ S <sub>CLK</sub> rise<br>time |      |                            |         | μs   |
| Hold time (repeated) START condition. After this period, the first clock pulse is generated | t <sub>HD;STA</sub>  | 4                                           | -     | 0.6                                         | -    | 0.26                       | -       | μs   |
| LOW period of the M_S <sub>CLK</sub> clock                                                  | t <sub>LOW</sub>     | 4.7                                         | -     | 1.2                                         | -    | 0.5                        | _       | μS   |
| HIGH period of the M_S <sub>CLK</sub> clock                                                 | t <sub>HIGH</sub>    | 4                                           | -     | 0.6                                         | -    | 0.26                       | -       | μS   |
| Set–up time for a repeated START condition                                                  | t <sub>SU;STA</sub>  | 4.7                                         | -     | 0.6                                         | -    | 0.26                       | -       | μS   |
| Data hold time                                                                              | t <sub>HD;DAT</sub>  | 2                                           | 3.453 | 0                                           | 0.93 | 0                          | _       | μs   |
| Data set-up time                                                                            | t <sub>SU;DAT</sub>  | 250                                         | _     | 100                                         | _    | 50                         | _       | ns   |
| Rise time of both M_S <sub>DATA</sub> and M_S <sub>CLK</sub> time (10–90%)                  | t <sub>r</sub>       | -                                           | 1000  | 20 +<br>0.1 Cb<br>(Note 4)                  | 300  | 20 +<br>0.1 Cb<br>(Note 4) | 120     | ns   |
| Fall time of both M_S <sub>DATA</sub> and M_S <sub>CLK</sub> time (10–90%)                  | t <sub>f</sub>       | -                                           | 300   | 20 +<br>0.1 Cb<br>(Note 4)                  | 300  | 20 +<br>0.1 Cb<br>(Note 4) | 120     | ns   |
| Set-up time for STOP condition                                                              | t <sub>SU;STO</sub>  | 4                                           | -     | 0.6                                         | -    | 0.26                       | _       | μS   |
| Bus free time between a STOP and START condition                                            | t <sub>BUF</sub>     | 4.7                                         | -     | 1.3                                         | -    | 0.5                        | -       | μS   |
| Capacitive load for each bus line                                                           | Cb                   | _                                           | 400   | _                                           | 400  | _                          | 500     | pF   |
| Serial interface input pin capacitance                                                      | C <sub>IN_SI</sub>   | -                                           | 3.3   | -                                           | 3.3  | -                          | 3.3     | pF   |
| M_S <sub>DATA</sub> max load capacitance                                                    | C <sub>LOAD_SD</sub> | -                                           | 30    | -                                           | 30   | -                          | 30      | pF   |
| M_S <sub>DATA</sub> pull-up resistor                                                        | R <sub>SD</sub>      | 1.5                                         | 4.7   | 1.5                                         | 4.7  | 1.5                        | 4.7     | kΩ   |

- 1. This table is based on I<sup>2</sup>C standard (v2.1 January 2000). Philips Semiconductor.
- 2. Two-wire control is I<sup>2</sup>C compatible.
- 3. All values referred to V<sub>IHmin</sub> = 0.9 V<sub>DD</sub> and V<sub>ILmax</sub> = 0.1 V<sub>DD</sub> levels. Sensor EXCLK = 27 MHz.
   4. A device must internally provide a hold time of at least 300 ns for the SDATA signal to bridge the undefined region of the falling edge of S<sub>CLK</sub>. The two-wire standard specifies a minimum rise and fall time for Fast-Mode and Fast-Mode Plus modes of operation. This specification is not a timing requirement that is enforced on ON Semiconductor sensor's as a receiver, because our receivers are designed to work in mixed systems with std-mode where no such minimum rise and fall times are required/specified. However, it's the host's responsibility when using fast edge rates, especially when two-wire slew-rate driver control isn't available, to manage the generated EMI, and the potential voltage undershoot on the sensor receiver circuitry, to avoid activating sensor ESD diodes and current-clamping circuits. This is typically not an issue in most applications, but should be checked if below minimum fall times and rise times are required.
- 5. The maximum t<sub>HD:DAT</sub> has only to be met if the device does not stretch the LOW period (t<sub>LOW</sub>) of the S<sub>CLK</sub> signal.
- 6. A Fast-mode I<sup>2</sup>C-bus device can be used in a Standard-mode I<sup>2</sup>C-bus system, but the requirement t<sub>SU:DAT</sub> 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the  $S_{CLK}$  signal. If such a device does stretch the LOW period of the  $S_{CLK}$  signal, it must output the next data bit to the  $S_{DATA}$  line  $t_r$  max +  $t_{SU;DAT}$  = 1000 + 250 = 1250 ns (according to the Standard–mode I<sup>2</sup>C-bus specification) before the S<sub>CLK</sub> line is released.
- 7. Cb = total capacitance of one bus line in pF8.

Table 4. I/O TIMING CHARACTERISTICS (2.8 V V<sub>DD</sub>\_IO) (Note 1)

|                       |                       |             | VI  | VDD_IO = 2.8 V <sup>1</sup> |     |       |
|-----------------------|-----------------------|-------------|-----|-----------------------------|-----|-------|
| Symol                 | Definition            | Condition   | Min | Тур                         | Max | Units |
| f <sub>EXTCLK</sub> 1 | Input clock frequency | PLL Enabled | 6   | -                           | 50  | MHz   |
| t <sub>EXTCLK</sub> 1 | Input clock period    | PLL Enabled | 20  | -                           | 166 | ns    |
| t <sub>R</sub>        | Input clock rise time |             | -   | 3                           | -   | ns    |
| t <sub>F</sub>        | Input clock fall time |             | -   | 3                           | -   | ns    |
| t <sub>JITTER</sub>   | Input clock jitter    |             | -   | -                           | 100 | ps    |

<sup>1.</sup> Minimum and maximum values are taken at 105°C, 2.5 V, and -40°C, 3.1 V. All values are taken at the 50% transition point. The loading used is 20 pF.

Table 5. I/O TIMING CHARACTERISTICS (1.8 V V<sub>DD</sub>\_IO) (Note 1)

|                       |                       |             | VI  | VDD_IO = 1.8 V <sup>1</sup> |     |       |
|-----------------------|-----------------------|-------------|-----|-----------------------------|-----|-------|
| Symol                 | Definition            | Condition   | Min | Тур                         | Max | Units |
| f <sub>EXTCLK</sub> 1 | Input clock frequency | PLL Enabled | 6   | _                           | 50  | MHz   |
| t <sub>EXTCLK</sub> 1 | Input clock period    | PLL Enabled | 20  | -                           | 166 | ns    |
| t <sub>R</sub>        | Input clock rise time |             | -   | 3                           | _   | ns    |
| t <sub>F</sub>        | Input clock fall time |             | -   | 3                           | _   | ns    |
| t <sub>JITTER</sub>   | Input clock jitter    |             | -   | -                           | 100 | ps    |

<sup>1.</sup> Minimum and maximum values are taken at 105°C, 1.7 V, and -40°C, 1.95 V. All values are taken at the 50% transition point. The loading used is 20 pF.

**Table 6. DC ELECTRICAL CHARACTERISTICS** 

| Symbol                  | Definition                | Condition                                                                        | Min                       | Тур       | Max                       | Units |
|-------------------------|---------------------------|----------------------------------------------------------------------------------|---------------------------|-----------|---------------------------|-------|
| DV <sub>DD</sub>        | Core digital voltage      |                                                                                  | 1.14                      | 1.2       | 1.26                      | V     |
| V <sub>DD</sub> _IO     | I/O digital voltage       |                                                                                  | 1.7 / 2.6                 | 1.8 / 2.8 | 1.9 / 3.0                 | V     |
| V <sub>AA</sub>         | Analog voltage            |                                                                                  | 2.6                       | 2.8       | 3.0                       | V     |
| V <sub>AA</sub> _PIX    | Pixel supply voltage      |                                                                                  | 2.6                       | 2.8       | 3.0                       | V     |
| DV <sub>DD</sub> PHY    | PHY digital voltage       |                                                                                  | 1.14                      | 1.2       | 1.26                      | V     |
| V <sub>DD</sub> _IO_PHY | Serial PHY supply voltage |                                                                                  | 1.7 / 2.6                 | 1.8 / 2.8 | 1.9 / 3.0                 | V     |
| DV <sub>DD</sub> _SLVS  | MIPI supply voltage       |                                                                                  | 1.14                      | 1.2       | 1.26                      | V     |
| V <sub>IH</sub>         | Input HIGH voltage        |                                                                                  | V <sub>DD</sub> _IO * 0.7 | -         | -                         | V     |
| V <sub>IL</sub>         | Input LOW voltage         |                                                                                  | -                         | _         | V <sub>DD</sub> _IO * 0.3 | V     |
| I <sub>IN</sub>         | Input leakage current     | No pull-up resistor;<br>V <sub>IN</sub> = V <sub>DD</sub> IO or D <sub>GND</sub> | -                         | -         | 20                        | μΑ    |
| V <sub>OH</sub>         | Output HIGH voltage       |                                                                                  | V <sub>DD</sub> _IO - 0.6 | -         | -                         | V     |
| V <sub>OL</sub>         | Output LOW voltage        |                                                                                  | -                         | -         | 0.4                       | V     |
| I <sub>OH</sub>         | Output HIGH current       | At specified V <sub>OH</sub>                                                     | 10                        | _         | 30                        | mA    |
| I <sub>OL</sub>         | Output LOW current        | At specified V <sub>OL</sub>                                                     | 10                        | -         | 30                        | mA    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

The DC electrical characteristics are shown in the tables below.

**Table 7. ABSOLUTE MAXIMUM RATINGS** 

| Symbol                    | Parameter                | Minimum | Maximum                   | Units |
|---------------------------|--------------------------|---------|---------------------------|-------|
| V <sub>SUPPLY_2V8</sub>   | Power supply voltage 2V8 | -0.3    | 3.6                       | V     |
| V <sub>SUPPLY_1V8</sub>   | Power supply voltage 1V8 | -0.3    | 2.7                       | V     |
| V <sub>SUPPLY_1V2</sub>   | Power supply voltage 1V2 | -0.3    | 1.6                       | V     |
| I <sub>SUPPLY_2V8</sub>   | Power supply current 2V8 | -       | 167                       | mA    |
| I <sub>SUPPLY_1V8</sub>   | Power supply current 1V8 | -       | 167                       | mA    |
| I <sub>SUPPLY_1V2</sub>   | Power supply current 1V2 | -       | 374                       | mA    |
| I <sub>GND</sub>          | Total ground current     | -       | 540                       | mA    |
| V <sub>IN</sub>           | DC input voltage         | -0.3    | V <sub>DD</sub> _IO + 0.3 | V     |
| V <sub>OUT</sub>          | DC output voltage        | -0.3    | V <sub>DD</sub> _IO + 0.3 | V     |
| T <sub>STG</sub> (Note 1) | Storage temperature      | -40     | 150                       | °C    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

Table 8. OPERATING CURRENTS IN 4-LANE MIPI OUTPUT AND LINEAR MODE

| Definition                    | Condition                     | Symbol                  | Min | Тур | Max | Units |
|-------------------------------|-------------------------------|-------------------------|-----|-----|-----|-------|
| Digital operating current     | Streaming, 1820 x 940, 60 fps | I <sub>DD</sub>         | -   | 100 | 165 | mA    |
| I/O digital operating current | Streaming, 1820 x 940, 60 fps | I <sub>DD</sub> _IO     | -   | 0.4 | 4   | mA    |
| Analog operating current      | Streaming, 1820 x 940, 60 fps | I <sub>AA</sub>         | _   | 38  | 55  | mA    |
| Pixel supply current          | Streaming, 1820 x 940, 60 fps | I <sub>AA</sub> _PIX    | _   | 5   | 10  | mA    |
| PHY supply current            | Streaming, 1820 x 940, 60 fps | I <sub>DD</sub> PHY     | -   | 13  | 20  | mA    |
| IO_PHY supply current         | Streaming, 1820 x 940, 60 fps | I <sub>DD</sub> _IO_PHY | -   | 0.1 | 4   | mA    |
| SLVS supply current           | Streaming, 1820 x 940, 60 fps | I <sub>DD</sub> _SLVS   | -   | 9   | 14  | mA    |

<sup>1.</sup> Operating currents are measured at the following conditions:

Measured in dark

Table 9. OPERATING CURRENT IN 4-LANE MIPI OUTPUT AND 3-EXPOSURE HDR MODE

| Definition                    | Condition                     | Symbol                  | Min | Тур | Max | Units |
|-------------------------------|-------------------------------|-------------------------|-----|-----|-----|-------|
| Digital operating current     | Streaming, 1820 x 940, 60 fps | I <sub>DD</sub>         | -   | 150 | 220 | mA    |
| I/O digital operating current | Streaming, 1820 x 940, 60 fps | I <sub>DD</sub> _IO     | -   | 0.4 | 4   | mA    |
| Analog operating current      | Streaming, 1820 x 940, 60 fps | I <sub>AA</sub>         | -   | 65  | 85  | mA    |
| Pixel supply current          | Streaming, 1820 x 940, 60 fps | I <sub>AA</sub> _PIX    | -   | 12  | 20  | mA    |
| PHY supply current            | Streaming, 1820 x 940, 60 fps | I <sub>DD</sub> PHY     | -   | 13  | 20  | mA    |
| IO_PHY supply current         | Streaming, 1820 x 940, 60 fps | I <sub>DD</sub> _IO_PHY | -   | 0.1 | 4   | mA    |
| SLVS supply current           | Streaming, 1820 x 940, 60 fps | I <sub>DD</sub> _SLVS   | -   | 9   | 14  | mA    |

Operating currents are measured at the following conditions:

 $T_A = 55^{\circ}C$ 

 $C_{LOAD} = 20 \text{ pF}$ 

Measured in dark

<sup>1.</sup> Exposure to absolute maximum rating conditions for extended periods may affect reliability.

<sup>2.</sup> To keep dark current and shot noise artifacts from impacting image quality, keep operating temperature at a minimum.

 $V_{AA} = V_{AA}$  PIX =  $V_{DD}$  IO =  $V_{DD}$  IO\_PHY = 2.8 V  $V_{DD} = V_{DD}$  PHY =  $V_{DD}$  SVLS = 1.2 V PLL Enabled and PIXCLK = 84 MHz

 $T_A = 55^{\circ}C$ 

 $C_{LOAD} = 20 \text{ pF}$ 

 $<sup>\</sup>begin{array}{l} V_{AA}=V_{AA}\text{-PIX}=V_{DD}\text{-IO}=V_{DD}\text{-IO}\text{-PHY}=2.8\ V\\ V_{DD}=V_{DD}\text{-PHY}=V_{DD}\text{-SVLS}=1.2\ V\\ \text{PLL Enabled and PIXCLK}=84\ \text{MHz} \end{array}$ 

Table 10. OPERATING CURRENT IN 4-LANE MIPI OUTPUT AND 4-EXPOSURE HDR MODE

| Definition                    | Condition                    | Symbol     | Min | Тур | Max | Units |
|-------------------------------|------------------------------|------------|-----|-----|-----|-------|
| Digital operating current     | Streaming, 1820 x 940, 36fps | IDD        | -   | 145 | 215 | mA    |
| I/O digital operating current | Streaming, 1820 x 940, 36fps | IDD_IO     | -   | 0.1 | 4   | mA    |
| Analog operating current      | Streaming, 1820 x 940, 36fps | IAA        | -   | 65  | 85  | mA    |
| Pixel supply current          | Streaming, 1820 x 940, 36fps | IAA_PIX    | -   | 12  | 20  | mA    |
| PHY supply current            | Streaming, 1820 x 940, 36fps | IDD_PHY    | -   | 8   | 15  | mA    |
| IO_PHY supply current         | Streaming, 1820 x 940, 36fps | IDD_IO_PHY | -   | 0.1 | 4   | mA    |
| SLVS supply current           | Streaming, 1820 x 940, 36fps | IDD_SLVS   | _   | 6   | 10  | mA    |

<sup>1.</sup> Operating currents are measured at the following conditions:

 $V_{AA} = V_{AA}$ —PIX =  $V_{DD}$ —IO =  $V_{DD}$ —IO—PHY = 2.8 V  $V_{DD} = V_{DD}$ —PHY =  $V_{DD}$ —SVLS = 1.2 V PLL Enabled and PIXCLK = 84 MHz

 $T_A = 55^{\circ}C$ 

 $C_{LOAD} = 20 pF$ 

Measured in dark

Table 11. OPERATING CURRENT IN 4-LANE MIPI OUTPUT AND FAST 1-EXPOSURE MODE

| Definition                    | Condition                     | Symbol     | Min | Тур | Max | Units |
|-------------------------------|-------------------------------|------------|-----|-----|-----|-------|
| Digital operating current     | Streaming, 1820 x 940, 100fps | IDD        | _   | 120 | 180 | mA    |
| I/O digital operating current | Streaming, 1820 x 940, 100fps | IDD_IO     | _   | 0.4 | 4   | mA    |
| Analog operating current      | Streaming, 1820 x 940, 100fps | IAA        | _   | 45  | 60  | mA    |
| Pixel supply current          | Streaming, 1820 x 940, 100fps | IAA_PIX    | _   | 7   | 12  | mA    |
| PHY supply current            | Streaming, 1820 x 940, 100fps | IDD_PHY    | _   | 13  | 20  | mA    |
| IO_PHY supply current         | Streaming, 1820 x 940, 100fps | IDD_IO_PHY | _   | 0.1 | 4   | mA    |
| SLVS supply current           | Streaming, 1820 x 940, 100fps | IDD_SLVS   | _   | 10  | 15  | mA    |

<sup>1.</sup> Operating currents are measured at the following conditions:

V<sub>AA</sub> = V<sub>AA</sub>\_PIX = V<sub>DD</sub>\_IO = V<sub>DD</sub>\_IO\_PHY = 2.8 V

V<sub>DD</sub> = V<sub>DD</sub>\_PHY = V<sub>DD</sub>\_SVLS = 1.2 V

PLL Enabled and PIXCLK = 84 MHz

 $T_A = 55^{\circ}C$ 

 $C_{LOAD} = 20 pF$ 

Measured in dark

Sensor output at 10bit

**Table 12. STANDBY CURRENT CONSUMPTION** 

| Definition               | Condition      | Symbol | Min | Тур | Max  | Units |
|--------------------------|----------------|--------|-----|-----|------|-------|
| Hard standby (clock off) | Analog, 2.8 V  |        | -   | 50  | 200  | μΑ    |
|                          | Digital, 1.2 V |        | -   | 15  | 100  | mA    |
| Hard standby (clock on)  | Analog, 2.8 V  |        | -   | 50  | 200  | μΑ    |
|                          | Digital, 1.2 V |        | -   | 15  | 100  | mA    |
| Soft standby (clock off) | Analog, 2.8 V  |        | -   | 50  | 200  | μΑ    |
|                          | Digital, 1.2 V |        | -   | 15  | 100  | mA    |
| Soft standby (clock on)  | Analog, 2.8 V  |        | -   | 800 | 2000 | μΑ    |
|                          | Digital, 1.2 V |        | -   | 20  | 100  | mA    |

<sup>1.</sup> Analog – V<sub>AA</sub> + V<sub>AA</sub>\_PIX + V<sub>DD</sub>\_IO + V<sub>DD</sub>\_IO\_PHY Digital – V<sub>DD</sub> + V<sub>DD</sub>\_PHY + V<sub>DD</sub>\_SVLS

#### **MIPI Electrical Specifications**

The ON Semiconductor AR0220AT sensor supports four lanes of MIPI data.

Compliant to MIPI standards:

- MIPI Alliance Standard for CSI-2 version 1.0
- MIPI Alliance Standard for D-PHY version 1.1

#### **Power Up/Down Timing**

Power Up

For controlled power up, RESET\_N pin must be asserted (low) before supplies. Wait a minimum of 75 µsec after all supplies are valid and before RESET\_N is deasserted (high). the part will begin boot—up on EXTCLK. A minimum of 360000 EXTCLK cycles must be provided before the first I2C command can be sent in order to a low the AR0220 to finish its initialization.

Vddio and Vaa power supplies need to come up simultaneously or follow specific sequence shown in Figure 18 if delayed from each other during power up. DVDD can be any order relative to the other supplies.



Figure 18. Initial Power Up Sequence

**Table 13. POWER UP SEQUENCE** 

| Definition                                                                                        | Symbol    | Min    | Тур | Max | Units  |
|---------------------------------------------------------------------------------------------------|-----------|--------|-----|-----|--------|
| VDDIO rising to VAA rising                                                                        | T1        | 0      | 10  | -   | ms     |
| VAA rising to DVDD rising                                                                         | T2        | -      | 10  | -   | ms     |
| DVDD rising to RESET_N deasserted(high)                                                           | Т3        | 0.075  | 10  | -   | ms     |
| Minimum number of EXTCLK cycles prior to the first Two–wire serial interface transaction (Note 2) |           | 360000 |     |     | cycles |
| PLL lock time                                                                                     |           | 1.0    |     |     | ms     |
| External power slew rate                                                                          | slew rate | -      | 30  | 50  | mV/μs  |

<sup>2.</sup> Start up CRC check time included.

#### Power Down

For controlled power down, streaming must be first disabled. The RESET\_N pin must be asserted (low) before any external supplies are removed. Then the supplies are allowed to be removed simultaneously or follow specific sequence shown in Figure 19 if delayed from each other during power down.

Typical Power Down Sequence:

1. De-assert Streaming: Set software standby mode (mode\_select = 0) register.

- 2. Wait till the end of the current frame (or end-of-line if so configured).
- 3. Configure I/O for "hold" if desired. "Hold" state requires maintaining VDD\_IO; however.
- 4. Set RESET\_N = 0. (Hard Standby, low-leakage state)
- Follow Power down sequence to remove supplies.
   For "hold" I/O state, do not power off VDD\_IO supply.



Figure 19. Power Down Sequence

**Table 14. POWER DOWN SEQUENCE** 

| Definition                          | Symbol | Min | Тур | Max | Units |
|-------------------------------------|--------|-----|-----|-----|-------|
| RESET_N falling to any DVDD removal | T1f    | 0   | -   | -   | ms    |
| DVDD removal to VAA/VAAPIX removal  | T2f    | 0   | -   | -   | ms    |
| VAA/VAAPIX removal to VDDIO removal | T3f    | 0   | _   | _   | ms    |

### **SPECTRAL CHARACTERISTICS**



Figure 20. Quantum Efficiency - Color Sensor

Figure 21. Quantum Efficiency - RCCC Sensor



Figure 22. Quantum Efficiency - RCCB

#### PACKAGE DIMENSIONS





#### NOTES:

// 0.025 D

Α3

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. DIMENSION b IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER PARALLEL TO DATUM C.
- COPLANARITY APPLIES TO THE SPHERICAL CROWNS OF THE SOLDER BALLS.
- DATUM C, THE SEATING PLANE, IS DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS.
- 6. MAXIMUM ROTATION OF OPTICAL AREA RELATIVE D AND E WILL BE 1°. OPTICAL AREA IS DEFINED BY THE ACTIVE PIXEL ARRAY. REFER TO THE DEVICE DATA SHEET FOR TOTAL ARRAY AND FIRST ACTIVE PIXEL DEFINITIONS.
- 7. PARALLELISM APPLIES ONLY TO THE OPTICAL AREA.
- B. OPTICAL CENTER OFFSET WITH RESPECT TO THE PACKAGE CENTER IS x=-462.70 MICRONS, Y=389.80 MICRONS ±75 MICRONS.



|     | MILLIMETERS |       |  |
|-----|-------------|-------|--|
| DIM | MIN. MAX.   |       |  |
| Α   |             | 1.65  |  |
| A1  | 0.35        | 0.45  |  |
| A3  | 0.425       | 0.525 |  |
| A4  | 0.575       | 0.675 |  |
| b   | 0.45        | 0.55  |  |
| D   | 12.00 BSC   |       |  |
| D2  | 10.20       | 10.40 |  |
| Ε   | 9.00 BSC    |       |  |
| E2  | 7.20        | 7.40  |  |
| e   | 1.00 BSC    |       |  |





MOUNTING FOOTPRINT

1.00

- 9. ENCAPSULANT: EPOXY
- 10. SUBSTRATE MATERIAL: EPOXY LAMINANTE 0.25 THICKNESS
- 11. LID MATERIAL: BOROSILICATE GLASS 0.500mm THICKNESS
- 12. SOLDER BALL MATERIAL: SAC305 (96.5% Sn, 3% Ag, 0.5% Cu) SOLDER BALL PAD: Ø0.4 SMD

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.

Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Optical Sensor Development Tools category:

Click to view products by ON Semiconductor manufacturer:

Other Similar products are found below:

MT9V034C12STCH-GEVB MT9V115EBKSTCH-GEVB 416015300-3 ISL29102IROZ-EVALZ MT9M021IA3XTMH-GEVB

AR1820HSSC12SHQAH3-GEVB AR1335CSSC11SMKAH3-GEVB MAXCAMOV10640# MT9M031I12STMH-GEVB TSL2581CS-DB

TMD3700-DB NANOUSB2.2 ASX340AT3C00XPEDH3-GEVB AR0144ATSM20XUEAH3-GEVB AR0144CSSC00SUKAH3-GEVB

AR0522SRSC09SURAH3-GEVB AR0522SRSM09SURAH3-GEVB AR0521SR2C09SURAH3-GEVB MARS1-MAX9295A-GEVK

MARS1-MAX9296B-GEVB ISL29112IROZ-EVALZ AR0233AT2C17XUEAH3-GEVB AR0431CSSC14SMRAH3-GEVB MARS-DEMO3
MIPI-GEVB TCS3430-DB AR0234CSSC00SUKAH3-GEVB AR0130CSSM00SPCAH-GEVB AR0330CM1C00SHAAH3-GEVB EVALZ
ADPD2212 TMD2772EVM TMG3993EVM MIKROE-2103 TSL2672EVM 1384 MT9M114EBLSTCZDH-GEVB SEN0043 SEN0162

TMD2771EVM TMD3782EVM TSL4531EVM 1918 AS7225 DEMO KIT SEN0097 SEN0212 SEN0228 AR0134CSSC00SUEAH3-GEVB AP0100AT2L00XUGAH3-GEVB AR0144CSSM20SUKAH3-GEVB 725-28915 EVAL-ADPD1081Z-PPG