# **3.3 V 2:1:9 Differential HSTL/PECL/LVDS to HSTL Clock Driver with LVTTL Clock Select and Enable**

# MC100EP809

#### Description

The MC100EP809 is a low skew 2:1:9 differential clock driver, designed with clock distribution in mind, accepting two clock sources into an input multiplexer. The part is designed for use in low voltage applications which require a large number of outputs to drive precisely aligned low skew signals to their destination. The two clock inputs are one differential HSTL and one differential LVPECL. Both input pairs can accept LVDS levels. They are selected by the CLK\_SEL pin which is LVTTL. To avoid generation of a runt clock pulse when the device is enabled/disabled, the Output Enable (OE), which is LVTTL, is synchronous ensuring the outputs will only be enabled/disabled when they are already in LOW state (Figure 8).

The MC100EP809 guarantees low output-to-output skew. The optimal design, layout, and processing minimize skew within a device and from lot to lot. The MC100EP809 output structure uses open emitter architecture and will be terminated with 50  $\Omega$  to ground instead of a standard HSTL configuration (Figure 6). To ensure the tight skew specification is realized, both sides of the differential output need to be terminated identically into 50  $\Omega$  even if only one output is being used. If an output pair is unused, both outputs may be left open (unterminated) without affecting skew.

Designers can take advantage of the EP809's performance to distribute low skew clocks across the backplane of the board. Both clock inputs may be single-end driven by biasing the non-driven pin in an input pair (Figure 7).

#### Features

- 100 ps Typical Device-to-Device Skew
- 15 ps Typical within Device Skew
- HSTL Compatible Outputs Drive 50  $\Omega$  to GND with no Offset Voltage
- Maximum Frequency > 750 MHz
- 850 ps Typical Propagation Delay
- Fully Compatible with Micrel SY89809L
- PECL and HSTL Mode Operating Range:  $V_{CCI} = 3 V$  to 3.6 V with GND = 0 V,  $V_{CCO} = 1.6 V$  to 2.0 V
- Open Input Default State
- This Device is Pb-Free and is RoHS Compliant



# **ON Semiconductor®**

www.onsemi.com



CASE 488AM





А

WL

- WW = Work Week
  - = Pb-Free Package

(Note: Microdot may be in either location)

\*For additional marking information, refer to Application Note <u>AND8002/D</u>.

#### **ORDERING INFORMATION**

| Device        | Package            | Shipping        |
|---------------|--------------------|-----------------|
| MC100EP809MNG | QFN32<br>(Pb-Free) | 74 Units / Rail |



Figure 1. 32-Lead QFN Pinout (Top View)

#### Table 1. PIN DESCRIPTION

| 2                                 |                                                                                                                                                                                                                                                         |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN                               | FUNCTION                                                                                                                                                                                                                                                |
| HSTL_CLK*,<br>HSTL_CLK**          | HSTL or LVDS Differential Inputs                                                                                                                                                                                                                        |
| LVPECL_CLK*,<br>LVPECL_CLK**      | LVPECL or LVDS Differential Inputs                                                                                                                                                                                                                      |
| CLK_SEL**                         | LVCMOS/LVTTL Input CLK Select                                                                                                                                                                                                                           |
| OE**                              | LVCMOS/LVTTL Output Enable                                                                                                                                                                                                                              |
| <u>Q0 - Q8,</u><br><u>Q0 - Q8</u> | HSTL Differential Outputs                                                                                                                                                                                                                               |
| V <sub>CC1</sub>                  | Positive Supply_Core<br>(3.0 V – 3.6 V)                                                                                                                                                                                                                 |
| V <sub>CC0</sub>                  | Positive Supply_HSTL Outputs<br>(1.6 V – 2.0 V)                                                                                                                                                                                                         |
| GND                               | Ground                                                                                                                                                                                                                                                  |
| EP                                | The exposed pad (EP) on the QFN-32<br>package bottom is thermally connected to<br>the die for improved heat transfer out of the<br>package. THe exposed pad must be<br>attached to a heat-sinking conduit.<br>The pad is electrically connected to GND. |

\* Pins will default LOW when left open.

\*\* Pins will default HIGH when left open.

#### Table 2. TRUTH TABLE

| OE* | CLK_SEL | Q0 – Q8    | Q0 – Q8    |
|-----|---------|------------|------------|
| L   | L       | L          | н          |
| L   | Н       | L          | Н          |
| н   | L       | HSTL_CLK   | HSTL_CLK   |
| Н   | Н       | LVPECL_CLK | LVPECL_CLK |

\*The OE (Output Enable) signal is synchronized with the rising edge of the HSTL\_CLK and LVOCL\_CLK signals.





#### Table 3. ATTRIBUTES

| Characteristics                                                             | Value                       |
|-----------------------------------------------------------------------------|-----------------------------|
| Internal Input Pulldown Resistor                                            | 75 kΩ                       |
| Internal Input Pullup Resistor                                              | 37.5 kΩ                     |
| ESD Protection<br>Human Body Model<br>Machine Model<br>Charged Device Model | > 2 kV<br>> 200 V<br>> 2 kV |
| Moisture Sensitivity, Indefinite Time Out of Drypack (Note 1)               | Pb-Free Pkg                 |
| QFN-32                                                                      | Level 1                     |
| Flammability Rating<br>Oxygen Index: 28 to 34                               | UL 94 V–0 @ 0.125 in        |
| Transistor Count                                                            | 478 Devices                 |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test                      | ·                           |

1. For additional information, see Application Note AND8003/D.

#### Table 4. MAXIMUM RATINGS

| Symbol           | Parameter                                | Condition 1         | Condition 2                     | Rating      | Unit         |
|------------------|------------------------------------------|---------------------|---------------------------------|-------------|--------------|
| V <sub>CC1</sub> | Core Power Supply                        | GND = 0 V           | V <sub>CC0</sub> = 1.6 to 2.0 V | 4           | V            |
| V <sub>CC0</sub> | HSTL Output Power Supply                 | GND = 0 V           | V <sub>CC1</sub> = 3.0 to 3.6 V | 4           | V            |
| VI               | Input Voltage                            | GND = 0 V           | $V_{I} \leq V_{CC1}$            | 4           | V            |
| l <sub>out</sub> | Output Current                           | Continuous<br>Surge |                                 | 50<br>100   | mA<br>mA     |
| T <sub>A</sub>   | Operating Temperature Range              |                     |                                 | 0 to +85    | °C           |
| T <sub>stg</sub> | Storage Temperature Range                |                     |                                 | -65 to +150 | °C           |
| $\theta_{JA}$    | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm  |                                 | 31<br>27    | °C/W<br>°C/W |
| $\theta_{JC}$    | Thermal Resistance (Junction-to-Case)    | 2S2P                |                                 | 12          | °C/W         |
| T <sub>sol</sub> | Wave Solde                               |                     |                                 | 265         | °C           |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

|                 |                                                                                                                      |                             | 0°C |                            |                             | 25°C |                            |                             | 85°C |                            |      |  |
|-----------------|----------------------------------------------------------------------------------------------------------------------|-----------------------------|-----|----------------------------|-----------------------------|------|----------------------------|-----------------------------|------|----------------------------|------|--|
| Symbol          | Characteristic                                                                                                       | Min                         | Тур | Max                        | Min                         | Тур  | Max                        | Min                         | Тур  | Max                        | Unit |  |
| I <sub>CC</sub> | Core Power Supply Current                                                                                            | 75                          | 95  | 115                        | 75                          | 95   | 115                        | 75                          | 95   | 115                        | mA   |  |
| V <sub>IH</sub> | Input HIGH Voltage (Single-Ended)                                                                                    | V <sub>CCI</sub> –<br>1.165 |     | V <sub>CCI</sub> –<br>0.88 | V <sub>CCI</sub> –<br>1.165 |      | V <sub>CCI</sub> -<br>0.88 | V <sub>CCI</sub> –<br>1.165 |      | V <sub>CCI</sub> –<br>0.88 | V    |  |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)                                                                                     | V <sub>CCI</sub> –<br>1.945 |     | V <sub>CCI</sub> -<br>1.6  | V <sub>CCI</sub> –<br>1.945 |      | V <sub>CCI</sub> -<br>1.6  | V <sub>CCI</sub> –<br>1.945 |      | V <sub>CCI</sub> -<br>1.6  | V    |  |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 2) (Figure 4)<br>LVPECL_CLK/LVPECL_CLK | 1.2                         |     | V <sub>CCI</sub>           | 1.2                         |      | V <sub>CCI</sub>           | 1.2                         |      | V <sub>CCI</sub>           | v    |  |
| I <sub>IH</sub> | Input HIGH Current                                                                                                   | -150                        |     | 150                        | -150                        |      | 150                        | -150                        |      | 150                        | μA   |  |
| Ι <sub>ΙL</sub> | Input LOW Current                                                                                                    | -150                        |     | 150                        | -150                        |      | 150                        | -150                        |      | 150                        | μA   |  |

### Table 5. LVPECL DC CHARACTERISTICS V<sub>CCI</sub> = 3.0 V to 3.6 V; V<sub>CCO</sub> = 1.6 V to 2.0 V, GND = 0 V

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

2. VIHCMR max varies 1:1 with V<sub>CCI</sub>. The VIHCMR range is referenced to the most positive side of the differential input signal.

|                 |                    | 0°C  |     | 25°C |      |     | 85°C |      |     |     |      |
|-----------------|--------------------|------|-----|------|------|-----|------|------|-----|-----|------|
| Symbol          | Characteristic     | Min  | Тур | Max  | Min  | Тур | Max  | Min  | Тур | Max | Unit |
| V <sub>IH</sub> | Input HIGH Voltage | 2.0  |     |      | 2.0  |     |      | 2.0  |     |     | V    |
| V <sub>IL</sub> | Input LOW Voltage  |      |     | 0.8  |      |     | 0.8  |      |     | 0.8 | V    |
| I <sub>IH</sub> | Input HIGH Current | -150 |     | 150  | -150 |     | 150  | -150 |     | 150 | μA   |
| IIL             | Input LOW Current  | -300 |     | 300  | -300 |     | 300  | -300 |     | 300 | μA   |

#### Table 6. LVTTL/LVCMOS DC CHARACTERISTICS $V_{CCI}$ = 3.0 V to 3.6 V; $V_{CCO}$ = 1.6 V to 2.0 V, GND = 0 V

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

|                 |                                                                                                    | 0°C                     |     |                           | 25°C                    |     |                           | 85°C                    |     |                           |      |
|-----------------|----------------------------------------------------------------------------------------------------|-------------------------|-----|---------------------------|-------------------------|-----|---------------------------|-------------------------|-----|---------------------------|------|
| Symbol          | Characteristic                                                                                     | Min                     | Тур | Max                       | Min                     | Тур | Max                       | Min                     | Тур | Max                       | Unit |
| V <sub>OH</sub> | Output HIGH Voltage (Note 3)                                                                       | 1.0                     |     | 1.2                       | 1.0                     |     | 1.2                       | 1.0                     |     | 1.2                       | V    |
| V <sub>OL</sub> | Output LOW Voltage (Note 3)                                                                        | 0.1                     |     | 0.4                       | 0.1                     |     | 0.4                       | 0.1                     |     | 0.4                       | V    |
| V <sub>IH</sub> | Input HIGH Voltage (Figure 5)                                                                      | V <sub>X</sub> +<br>0.1 |     | 1.6                       | V <sub>X</sub> +<br>0.1 |     | 1.6                       | V <sub>X</sub> +<br>0.1 |     | 1.6                       | V    |
| V <sub>IL</sub> | Input LOW Voltage (Figure 5)                                                                       | -0.3                    |     | V <sub>X</sub> -<br>0.1   | -0.3                    |     | V <sub>X</sub> –<br>0.1   | -0.3                    |     | V <sub>X</sub> –<br>0.1   | V    |
| VX              | HSTL Input Crossover Voltage                                                                       | 0.68                    | -   | 0.9                       | 0.68                    | -   | 0.9                       | 0.68                    | -   | 0.9                       | V    |
| I <sub>IH</sub> | Input HIGH Current                                                                                 | -150                    |     | 150                       | -150                    |     | 150                       | -150                    |     | 150                       | μΑ   |
| IIL             | Input LOW Current                                                                                  | -300                    |     | 300                       | -300                    |     | 300                       | -300                    |     | 300                       | μA   |
| VIHCMR          | Input HIGH Voltage Common Mode Range<br>(Differential Configuration) (Note 4)<br>HSTL_CLK/HSTL_CLK | 0.6                     |     | V <sub>CCI</sub><br>- 1.2 | 0.6                     |     | V <sub>CCI</sub><br>- 1.2 | 0.6                     |     | V <sub>CCI</sub><br>- 1.2 | v    |

#### Table 7. HSTL DC CHARACTERISTICS $V_{CCI}$ = 3.0 V to 3.6 V; $V_{CCO}$ = 1.6 V to 2.0 V, GND = 0 V

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

3. All outputs loaded with 50  $\Omega$  to GND (Figure 6).

4. VIHCMR max varies 1:1 with V<sub>CCI</sub>. The VIHCMR range is referenced to the most positive side of the differential input signal.

|                                      |                                                                                                                                  |                   | 0°C               |            |                   | 25°C              |             |                   | 85°C              |              |                |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|------------|-------------------|-------------------|-------------|-------------------|-------------------|--------------|----------------|
| Symbol                               | Characteristic                                                                                                                   | Min               | Тур               | Max        | Min               | Тур               | Max         | Min               | Тур               | Max          | Unit           |
| V <sub>Opp</sub>                     | Differential Output Voltage (Figure 3)<br>f <sub>out</sub> < 100 MHz<br>f <sub>out</sub> < 500 MHz<br>f <sub>out</sub> < 750 MHz | 600<br>600<br>450 | 850<br>750<br>575 |            | 600<br>600<br>450 | 850<br>750<br>575 |             | 600<br>600<br>450 | 850<br>750<br>575 |              | mV<br>mV<br>mV |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>(Differential Configuration)<br>LVPECL_CLK to Q<br>HSTL_CLK to Q                                            | 680<br>690        | 800<br>830        | 930<br>990 | 700<br>700        | 820<br>850        | 950<br>1000 | 780<br>790        | 920<br>950        | 1070<br>1110 | ps<br>ps       |
| t <sub>skew</sub>                    | Within-Device Skew (Note 6)<br>Device-to-Device Skew (Note 7)                                                                    |                   | 15<br>100         | 50<br>200  |                   | 15<br>100         | 50<br>200   |                   | 15<br>100         | 50<br>200    | ps<br>ps       |
| t <sub>JITTER</sub>                  | Random Clock Jitter (Figure 3) (RMS)                                                                                             |                   | 1.4               | 3.0        |                   | 1.4               | 3.0         |                   | 1.4               | 3.0          | ps             |
| V <sub>PP</sub>                      | Input Swing (Differential Configuration)<br>(Note 8) (Figure 4)<br>LVPECL<br>HSTL                                                | 200<br>200        |                   |            | 200<br>200        |                   |             | 200<br>200        |                   |              | mV<br>mV       |
| t <sub>S</sub>                       | OE Set Up Time (Note 9)                                                                                                          | 0.5               |                   |            | 0.5               |                   |             | 0.5               |                   |              | ns             |
| t <sub>H</sub>                       | OE Hold Time                                                                                                                     | 0.5               |                   |            | 0.5               |                   |             | 0.5               |                   |              | ns             |
| t <sub>r</sub> /t <sub>f</sub>       | Output Rise/Fall Time<br>(20% – 80%)                                                                                             | 350               |                   | 600        | 350               | 450               | 600         | 350               |                   | 600          | ps             |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

5. Measured with 750 mV (LVPECL) source or 1 V (HSTL) source, 50% duty cycle clock source. All outputs loaded with 50 Ω to GND (Figure 6).

6. Skew is measured between outputs under identical transitions and conditions on any one device.

Device-to-Device skew for identical transitions and conditions. 7.

 V<sub>PP</sub> is the Differential Input Voltage swing required to maintain AC characteristics listed herein.
OE Set Up Time is defined with respect to the rising edge of the clock. OE High-to-Low transition ensures outputs remain disabled during the next clock cycle. OE Low-to-High transition enables normal operation of the next input clock (Figure 8).



Figure 3. Output Frequency (F<sub>OUT</sub>) versus Output Voltage (V<sub>OPP</sub>) and Random Clock Jitter (t<sub>JITTER</sub>)



Figure 4. LVPECL Differential Input Levels

Figure 5. HSTL Differential Input Levels



Figure 6. HSTL Output Termination and AC Test Reference



\*Must be CLK/ $\overline{\text{CLK}}$  common mode voltage: ((V<sub>IH</sub> + V<sub>IL</sub>)/2).

Figure 7. Single–Ended CLK/CLK Input Configuration





#### **Resource Reference of Application Notes**

| AN1405/D  | - | ECL Clock Distribution Techniques           |
|-----------|---|---------------------------------------------|
| AN1406/D  | - | Designing with PECL (ECL at +5.0 V)         |
| AN1503/D  | - | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| AN1504/D  | _ | Metastability and the ECLinPS Family        |
| AN1568/D  | _ | Interfacing Between LVDS and ECL            |
| AN1672/D  | _ | The ECL Translator Guide                    |
| AND8001/D | - | Odd Number Counters Design                  |
| AND8002/D | - | Marking and Date Codes                      |

- AND8020/D Termination of ECL Logic Devices
- AND8066/D Interfacing with ECLinPS
- AND8090/D AC Characteristics of ECL Devices

ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.





ON Semiconductor and unarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights or the rights of others.

**DESCRIPTION:** 

QFN32 5x5 0.5P

PAGE 1 OF 1

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Clock Drivers & Distribution category:

Click to view products by ON Semiconductor manufacturer:

Other Similar products are found below :

8501BYLF P9090-0NLGI8 854110AKILF 83210AYLF NB6VQ572MMNG HMC6832ALP5LETR RS232-S5 6ES7390-1AF30-0AA0 CDCVF2505IDRQ1 NB7L572MNR4G SY100EP33VKG HMC7043LP7FETR ISPPAC-CLK5520V-01T100C EC4P-221-MRXD1 6EP1332-1SH71 6ES7223-1PH32-0XB0 AD246JN AD246JY AD9510BCPZ AD9510BCPZ-REEL7 AD9511BCPZ AD9511BCPZ AD9511BCPZ-REEL7 AD9512BCPZ AD9512UCPZ-EP AD9514BCPZ AD9514BCPZ-REEL7 AD9515BCPZ AD9515BCPZ-REEL7 AD9572ACPZLVD AD9572ACPZPEC AD9513BCPZ-REEL7 ADCLK950BCPZ-REEL7 ADCLK950BCPZ AD9553BCPZ HMC940LC4B HMC6832ALP5LE CSPUA877ABVG8 9P936AFLFT 49FCT3805ASOG 49FCT3805EQGI 49FCT805CTQG 74FCT3807ASOG 74FCT3807EQGI 74FCT388915TEPYG 853S012AKILF 853S013AMILF 853S058AGILF 8V79S680NLGI ISPPAC-CLK5312S-01TN48I ISPPAC-CLK5520V-01TN100I