# 2.5V / 3.3V 1:5 Differential ECL/PECL/HSTL Clock Driver

## Description

The MC100LVEP14 is a low skew 1–to–5 differential driver, designed with clock distribution in mind, accepting two clock sources into an input multiplexer. The ECL/PECL input signals can be either differential or single–ended (if the  $V_{\rm BB}$  output is used). HSTL inputs can be used when the LVEP14 is operating under PECL conditions.

The LVEP14 specifically guarantees low output-to-output skew. Optimal design, layout, and processing minimize skew within a device and from device to device.

To ensure that the tight skew specification is realized, both sides of any differential output need to be terminated identically into 50  $\Omega$ even if only one output is being used. If an output pair is unused, both outputs may be left open (unterminated) without affecting skew.

The common enable  $(\overline{EN})$  is synchronous, outputs are enabled/ disabled in the LOW state. This avoids a runt clock pulse when the device is enabled/disabled as can happen with an asynchronous control. The internal flip flop is clocked on the falling edge of the input clock; therefore, all associated specification limits are referenced to the negative edge of the clock input.

The MC100LVEP14, as with most other ECL devices, can be operated from a positive  $V_{CC}$  supply in PECL mode. This allows the LVEP14 to be used for high performance clock distribution in +3.3 V or +2.5 V systems. Single–ended CLK input pin operation is limited to a  $V_{CC} \ge 3.0$  V in PECL mode, or  $V_{EE} \le -3.0$  V in NECL mode. Designers can take advantage of the LVEP14's performance to distribute low skew clocks across the backplane or the board.

## Features

- 100 ps Device-to-Device Skew
- 25 ps Within Device Skew
- 400 ps Typical Propagation Delay
- Maximum Frequency > 2 GHz Typical
- The 100 Series Contains Temperature Compensation
- PECL and HSTL Mode:  $V_{CC} = 2.375$  V to 3.8 V with  $V_{EE} = 0$  V
- NECL Mode: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -2.375 V to -3.8 V
- LVDS Input Compatible
- Open Input Default State
- These Devices are Pb-Free and are RoHS Compliant



## **ON Semiconductor®**

http://onsemi.com



TSSOP-20 DT SUFFIX CASE 948E

## MARKING DIAGRAM\*

|                  | 20<br><u>100</u><br>VP14<br><u>ALYW</u> •<br><u>1</u>                            |
|------------------|----------------------------------------------------------------------------------|
| A<br>L<br>Y<br>W | = Assembly Location<br>= Wafer Lot<br>= Year<br>= Work Week<br>= Pb-Free Package |
| to: Mioro        | dat may be in either leasti                                                      |

(Note: Microdot may be in either location)

\*For additional marking information, refer to Application Note AND8002/D.

## **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.



Warning: All  $V_{CC}$  and  $V_{EE}$  pins must be externally connected to Power Supply to guarantee proper operation.

Figure 1. 20-Lead Pinout (Top View) and Logic Diagram

| Table | 1. | PIN | DESCRIPTION |
|-------|----|-----|-------------|
| TUDIC |    |     |             |

| Pin               | Туре                  | Function                                |
|-------------------|-----------------------|-----------------------------------------|
| CLK0*,<br>CLK0**  | LVECL/LVPECL/<br>HSTL | ECL/PECL/HSTL CLK Input                 |
| CLK1*,<br>CLK1**  | LVECL/LVPECL/<br>HSTL | ECL/PECL/HSTL CLK Input                 |
| Q0:4, <u>Q0:4</u> | LVECL/LVPECL          | ECL/PECL Outputs                        |
| CLK_SEL*          | LVECL/LVPECL          | ECL/PECL Active Clock Se-<br>lect Input |
| EN*               | LVECL/LVPECL          | ECL Sync Enable                         |
| V <sub>BB</sub>   | LVECL/LVPECL          | Reference Voltage Output                |
| V <sub>CC</sub>   |                       | Positive Supply                         |
| V <sub>EE</sub>   |                       | Negative Supply                         |

## **Table 2. FUNCTION TABLE**

| CLK0                  | CLK1         | CLK_SEL | EN   | Q          |
|-----------------------|--------------|---------|------|------------|
| L<br>H<br>X<br>X<br>X | X X L<br>H X | ГГТΧ    | ТГГГ | T, T L L L |

\*On next negative transition of CLK0 or CLK1

 $^{\ast}$  Pins will default low when left open.  $^{\ast\ast}\text{Pins}$  will default to V\_CC/2 when left open.

## Table 3. ATTRIBUTES

| Characterist                          | Value                                                  |                      |             |  |  |  |  |  |  |  |
|---------------------------------------|--------------------------------------------------------|----------------------|-------------|--|--|--|--|--|--|--|
| Internal Input Pulldown Resistor      | 75 kΩ                                                  |                      |             |  |  |  |  |  |  |  |
| Internal Input Pullup Resistor        | 37.5                                                   | 5 kΩ                 |             |  |  |  |  |  |  |  |
| ESD Protection                        | > 1(                                                   | 2 kV<br>00 V<br>2 kV |             |  |  |  |  |  |  |  |
| Moisture Sensitivity, Indefinite Time | Out of Drypack (Note 1)                                | Pb Pkg               | Pb-Free Pkg |  |  |  |  |  |  |  |
|                                       | TSSOP-20                                               | Level 1              | Level 1     |  |  |  |  |  |  |  |
| Flammability Rating                   | Oxygen Index: 28 to 34                                 | UL 94 V–0            | @ 0.125 in  |  |  |  |  |  |  |  |
| Transistor Count                      |                                                        | 357 D                | vevices     |  |  |  |  |  |  |  |
| Meets or exceeds JEDEC Spec EIA       | Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test |                      |             |  |  |  |  |  |  |  |

1. For additional information, see Application Note AND8003/D.

#### **Table 4. MAXIMUM RATINGS**

| Symbol           | Parameter                                          | Condition 1                                    | Condition 2                                                           | Rating      | Unit         |
|------------------|----------------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------|-------------|--------------|
| V <sub>CC</sub>  | PECL Mode Power Supply                             | $V_{EE} = 0 V$                                 |                                                                       | 6           | V            |
| $V_{EE}$         | NECL Mode Power Supply                             | $V_{CC} = 0 V$                                 |                                                                       | -6          | V            |
| VI               | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{c} V_{I} \leq V_{CC} \\ V_{I} \geq V_{EE} \end{array}$ | 6<br>-6     | V<br>V       |
| l <sub>out</sub> | Output Current                                     | Continuous<br>Surge                            |                                                                       | 50<br>100   | mA<br>mA     |
| I <sub>BB</sub>  | V <sub>BB</sub> Sink/Source                        |                                                |                                                                       | ± 0.5       | mA           |
| T <sub>A</sub>   | Operating Temperature Range                        |                                                |                                                                       | -40 to +85  | °C           |
| T <sub>stg</sub> | Storage Temperature Range                          |                                                |                                                                       | -65 to +150 | °C           |
| $\theta_{JA}$    | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | TSSOP-20<br>TSSOP-20                                                  | 140<br>100  | °C/W<br>°C/W |
| $\theta_{JC}$    | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | TSSOP-20                                                              | 23 to 41    | °C/W         |
| T <sub>sol</sub> | Wave Solder Pb<br>Pb-Free                          |                                                |                                                                       | 265<br>265  | °C           |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

## Table 5. 100LVEP DC CHARACTERISTICS, PECL $V_{CC} = 2.5 \text{ V}, V_{EE} = 0 \text{ V}$ (Note 2)

|                 |                                                                               |             |      | –40°C |             |      | 25°C |             |      | 85°C |      |  |  |
|-----------------|-------------------------------------------------------------------------------|-------------|------|-------|-------------|------|------|-------------|------|------|------|--|--|
| Symbol          | Characteristic                                                                | Min         | Тур  | Max   | Min         | Тур  | Max  | Min         | Тур  | Max  | Unit |  |  |
| I <sub>EE</sub> | Power Supply Current                                                          | 45          | 60   | 75    | 45          | 60   | 75   | 45          | 60   | 75   | mA   |  |  |
| V <sub>OH</sub> | Output HIGH Voltage (Note 3)                                                  | 1355        | 1480 | 1605  | 1355        | 1480 | 1605 | 1355        | 1480 | 1605 | mV   |  |  |
| V <sub>OL</sub> | Output LOW Voltage (Note 3)                                                   | 505         | 730  | 900   | 505         | 730  | 900  | 505         | 730  | 900  | mV   |  |  |
| V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) (Note 4)                                    | 1335        |      | 1620  | 1335        |      | 1620 | 1275        |      | 1620 | mV   |  |  |
| V <sub>IL</sub> | Input LOW Voltage (Single–Ended) (Note 4)                                     | 505         |      | 900   | 505         |      | 900  | 505         |      | 900  | mV   |  |  |
| VIHCMR          | Input HIGH Voltage Common Mode Range<br>(Differential Configuration) (Note 5) | 1.2         |      | 2.5   | 1.2         |      | 2.5  | 1.2         |      | 2.5  | V    |  |  |
| I <sub>IH</sub> | Input HIGH Current                                                            |             |      | 150   |             |      | 150  |             |      | 150  | μΑ   |  |  |
| IIL             | Input LOW Current CLK<br>CLK                                                  | 0.5<br>-150 |      |       | 0.5<br>-150 |      |      | 0.5<br>-150 |      |      | μΑ   |  |  |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

2. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.125 V to -1.3 V. 3. All loading with 50  $\Omega$  to V<sub>CC</sub> - 2.0 V. 4. Do not use V<sub>BB</sub> at V<sub>CC</sub> < 3.0 V. 5. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential interviewed. input signal.

|                 |                                                                                  | –40°C       |      |      | 25°C        |      |      |             |      |      |      |
|-----------------|----------------------------------------------------------------------------------|-------------|------|------|-------------|------|------|-------------|------|------|------|
| Symbol          | Characteristic                                                                   | Min         | Тур  | Max  | Min         | Тур  | Max  | Min         | Тур  | Max  | Unit |
| I <sub>EE</sub> | Power Supply Current                                                             | 45          | 60   | 75   | 45          | 60   | 75   | 45          | 60   | 75   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 7)                                                     | 2155        | 2280 | 2405 | 2155        | 2280 | 2405 | 2155        | 2280 | 2405 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 7)                                                      | 1305        | 1530 | 1700 | 1305        | 1530 | 1700 | 1305        | 1530 | 1700 | mV   |
| $V_{\text{IH}}$ | Input HIGH Voltage (Single-Ended)                                                | 2135        |      | 2420 | 2135        |      | 2420 | 2135        |      | 2420 | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)                                                 | 1305        |      | 1700 | 1305        |      | 1700 | 1305        |      | 1700 | mV   |
| $V_{BB}$        | Output Reference Voltage (Note 8)                                                | 1775        | 1875 | 1975 | 1775        | 1875 | 1975 | 1775        | 1875 | 1975 | mV   |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 9) | 1.2         |      | 3.3  | 1.2         |      | 3.3  | 1.2         |      | 3.3  | V    |
| I <sub>IH</sub> | Input HIGH Current                                                               |             |      | 150  |             |      | 150  |             |      | 150  | μΑ   |
| IIL             | Input LOW Current CLK<br>CLK                                                     | 0.5<br>-150 |      |      | 0.5<br>-150 |      |      | 0.5<br>-150 |      |      | μΑ   |

## Table 6. 100LVEP DC CHARACTERISTICS, PECL V<sub>CC</sub> = 3.3 V, V<sub>EE</sub> = 0 V (Note 6)

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

6. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.925 V to –0.5 V.

7. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V. 8. Single–ended input operation is limited to V<sub>CC</sub>  $\geq$  3.0 V in PECL mode.

9. VIHCMR min varies 1:1 with VEE, VIHCMR max varies 1:1 with VCC. The VIHCMR range is referenced to the most positive side of the differential input signal.

|                 |                                                                                   | –40°C             |       |       |                 | 25°C  |       |                   |       |       |      |
|-----------------|-----------------------------------------------------------------------------------|-------------------|-------|-------|-----------------|-------|-------|-------------------|-------|-------|------|
| Symbol          | Characteristic                                                                    | Min               | Тур   | Max   | Min             | Тур   | Max   | Min               | Тур   | Max   | Unit |
| I <sub>EE</sub> | Power Supply Current                                                              | 45                | 60    | 75    | 45              | 60    | 75    | 45                | 60    | 75    | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 11)                                                     | -1145             | -1020 | -895  | -1145           | -1020 | -895  | -1145             | -1020 | -895  | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 11)                                                      | -1995             | -1770 | -1600 | -1995           | -1770 | -1600 | -1995             | -1770 | -1600 | mV   |
| VIH             | Input HIGH Voltage (Single-Ended)                                                 | -1165             |       | -880  | -1165           |       | -880  | -1165             |       | -880  | mV   |
| VIL             | Input LOW Voltage (Single-Ended)                                                  | -1995             |       | -1600 | -1995           |       | -1600 | -1995             |       | -1600 | mV   |
| V <sub>BB</sub> | Output Reference Voltage (Note 12)                                                | -1525             | -1425 | -1325 | -1525           | -1425 | -1325 | -1525             | -1425 | -1325 | mV   |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 13) | V <sub>EE</sub> · | + 1.2 | 0.0   | V <sub>EE</sub> | + 1.2 | 0.0   | V <sub>EE</sub> · | + 1.2 | 0.0   | V    |
| I <sub>IH</sub> | Input HIGH Current                                                                |                   |       | 150   |                 |       | 150   |                   |       | 150   | μA   |
| IIL             | Input LOW Current CLK<br>CLK                                                      | 0.5<br>-150       |       |       | 0.5<br>-150     |       |       | 0.5<br>-150       |       |       | μΑ   |

## Table 7. 100LVEP DC CHARACTERISTICS, NECL V<sub>CC</sub> = 0 V, V<sub>EE</sub> = -3.8 V to -2.375 V (Note 10)

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

10. Input and output parameters vary 1:1 with  $V_{CC}$ .

11. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V.

12. Single–ended input operation is limited to  $V_{EE} \leq 3.0$  V in NECL mode.

13. VIHCMR min varies 1:1 with VEE, VIHCMR max varies 1:1 with VCC. The VIHCMR range is referenced to the most positive side of the differential input signal.

|        |                    | -40°C |     |     | 25°C |     |     |      |     |     |      |
|--------|--------------------|-------|-----|-----|------|-----|-----|------|-----|-----|------|
| Symbol | Characteristic     | Min   | Тур | Max | Min  | Тур | Max | Min  | Тур | Max | Unit |
| VIH    | Input HIGH Voltage | 1200  |     |     | 1200 |     |     | 1200 |     |     | mV   |
| VIL    | Input LOW Voltage  |       |     | 400 |      |     | 400 |      |     | 400 | mV   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

|                                      | –40°C                                                                                                                                     |            |                                  | 25°C                     |            |                                  | 85°C                     |            |                                  |                          |      |
|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------------------|--------------------------|------------|----------------------------------|--------------------------|------------|----------------------------------|--------------------------|------|
| Symbol                               | Characteristic                                                                                                                            | Min        | Тур                              | Max                      | Min        | Тур                              | Max                      | Min        | Тур                              | Max                      | Unit |
| V <sub>OUTPP</sub>                   | Output Voltage Amplitude @ 2.5 GHz (Figure 2)                                                                                             | 330        | 425                              |                          | 280        | 375                              |                          | 230        | 295                              |                          | mV   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay to<br>Output Differential                                                                                               | 300        | 375                              | 425                      | 300        | 400                              | 475                      | 300        | 430                              | 525                      | ps   |
| t <sub>skew</sub>                    | Within–Device Skew (Note 15)<br>Device–to–Device Skew (Note 15)                                                                           |            | 10<br>100                        | 25<br>125                |            | 15<br>150                        | 25<br>175                |            | 15<br>200                        | 25<br>225                | ps   |
| t <sub>s</sub><br>t <sub>h</sub>     | Setup TimeENHold TimeEN                                                                                                                   | 100<br>200 | 50<br>140                        |                          | 100<br>200 | 50<br>140                        |                          | 100<br>200 | 50<br>140                        |                          | ps   |
| t <sub>jitter</sub>                  | CLOCK Random Jitter (RMS)<br>@ $\leq 1.0 \text{ GHz}$<br>@ $\leq 1.5 \text{ GHz}$<br>@ $\leq 2.0 \text{ GHz}$<br>@ $\leq 2.5 \text{ GHz}$ |            | 0.157<br>0.163<br>0.180<br>0.179 | 0.3<br>0.2<br>0.3<br>0.3 |            | 0.181<br>0.176<br>0.201<br>0.208 | 0.3<br>0.3<br>0.3<br>0.3 |            | 0.212<br>0.218<br>0.235<br>0.253 | 0.3<br>0.3<br>0.3<br>0.4 | ps   |
| V <sub>PP</sub>                      | Minimum Input Swing                                                                                                                       | 150        | 800                              | 1200                     | 150        | 800                              | 1200                     | 150        | 800                              | 1200                     | mV   |
| t <sub>r</sub> /t <sub>f</sub>       | Output Rise/Fall Time (20%-80%)                                                                                                           | 125        | 165                              | 225                      | 125        | 180                              | 250                      | 125        | 200                              | 275                      | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

14. Measured using a 750 mV source, 50% duty cycle clock source. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V.

15. Skew is measured between outputs under identical transitions.

## **Resource Reference of Application Notes**

| AN1405/D  | - | ECL Clock Distribution Techniques           |
|-----------|---|---------------------------------------------|
| AN1406/D  | _ | Designing with PECL (ECL at +5.0 V)         |
| AN1503/D  | - | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| AN1504/D  | _ | Metastability and the ECLinPS Family        |
| AN1568/D  | - | Interfacing Between LVDS and ECL            |
| AN1672/D  | - | The ECL Translator Guide                    |
| AND8001/D | - | Odd Number Counters Design                  |
| AND8002/D | - | Marking and Date Codes                      |
| AND8020/D | - | Termination of ECL Logic Devices            |
| AND8066/D | _ | Interfacing with ECLinPS                    |
| AND8090/D | _ | AC Characteristics of ECL Devices           |



Figure 2. Typical V<sub>OUTPP</sub> (mVpp) versus Frequency (GHz) @ 25°C



Figure 3. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.)

#### **ORDERING INFORMATION**

| Device           | Package               | Shipping <sup>†</sup> |
|------------------|-----------------------|-----------------------|
| MC100LVEP14DTG   | TSSOP-20<br>(Pb-Free) | 75 Units / Rail       |
| MC100LVEP14DTR2G | TSSOP-20<br>(Pb-Free) | 2500 / Tape & Reel    |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





| DOCUMENT NUMBER: | 98ASH70169A | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| DESCRIPTION:     | TSSOP-20 WB |                                                                                                                                                                                     | PAGE 1 OF 1 |  |  |  |
|                  |             |                                                                                                                                                                                     |             |  |  |  |

ON Semiconductor and use trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the right or others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Clock Drivers & Distribution category:

Click to view products by ON Semiconductor manufacturer:

Other Similar products are found below :

8501BYLF P9090-0NLGI8 854110AKILF 83210AYLF NB6VQ572MMNG HMC6832ALP5LETR RS232-S5 6ES7390-1AF30-0AA0 CDCVF2505IDRQ1 NB7L572MNR4G SY100EP33VKG HMC7043LP7FETR ISPPAC-CLK5520V-01T100C EC4P-221-MRXD1 6EP1332-1SH71 6ES7223-1PH32-0XB0 AD246JN AD246JY AD9510BCPZ AD9510BCPZ-REEL7 AD9511BCPZ AD9511BCPZ AD9511BCPZ-REEL7 AD9512BCPZ AD9512UCPZ-EP AD9514BCPZ AD9514BCPZ-REEL7 AD9515BCPZ AD9515BCPZ-REEL7 AD9572ACPZLVD AD9572ACPZPEC AD9513BCPZ-REEL7 ADCLK950BCPZ-REEL7 ADCLK950BCPZ AD9553BCPZ HMC940LC4B HMC6832ALP5LE CSPUA877ABVG8 9P936AFLFT 49FCT3805ASOG 49FCT3805EQGI 49FCT805CTQG 74FCT3807ASOG 74FCT3807EQGI 74FCT388915TEPYG 853S012AKILF 853S013AMILF 853S058AGILF 8V79S680NLGI ISPPAC-CLK5312S-01TN48I ISPPAC-CLK5520V-01TN100I