# **Dual Type D Flip-Flop**

The MC14013B dual type D flip-flop is constructed with MOS P-channel and N-channel enhancement mode devices in a single monolithic structure. Each flip-flop has independent Data, (D), Direct Set, (S), Direct Reset, (R), and Clock (C) inputs and complementary outputs (Q and  $\overline{Q}$ ). These devices may be used as shift register elements or as type T flip-flops for counter and toggle applications.

#### **Features**

- Static Operation
- Diode Protection on All Inputs
- Supply Voltage Range = 3.0 Vdc to 18 Vdc
- Logic Edge-Clocked Flip-Flop Design
- Logic state is retained indefinitely with clock level either high or low; information is transferred to the output only on the positive-going edge of the clock pulse
- Capable of Driving Two Low-power TTL Loads or One Low-power Schottky TTL Load Over the Rated Temperature Range
- Pin-for-Pin Replacement for CD4013B
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable

#### MAXIMUM RATINGS (Voltages Referenced to VSS)

| Symbol                             | Parameter                                         | Value                         | Unit |
|------------------------------------|---------------------------------------------------|-------------------------------|------|
| $V_{DD}$                           | DC Supply Voltage Range                           | -0.5 to +18.0                 | V    |
| V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range (DC or Transient)   | -0.5 to V <sub>DD</sub> + 0.5 | V    |
| I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient) per Pin | ±10                           | mA   |
| P <sub>D</sub>                     | Power Dissipation, per Package (Note 1)           | 500                           | mW   |
| T <sub>A</sub>                     | Ambient Temperature Range                         | -55 to +125                   | °C   |
| T <sub>stg</sub>                   | Storage Temperature Range                         | -65 to +150                   | °C   |
| TL                                 | Lead Temperature<br>(8–Second Soldering)          | 260                           | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

Temperature Derating:

Plastic "P and D/DW" Packages: - 7.0 mW/°C From 65°C To 125°C

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either  $V_{SS}$  or  $V_{DD}$ ). Unused outputs must be left open.



# ON Semiconductor®

http://onsemi.com

#### MARKING DIAGRAMS



PDIP-14 P SUFFIX CASE 646





SOIC-14 D SUFFIX CASE 751A





TSSOP-14 DT SUFFIX CASE 948G





SOEIAJ-14 F SUFFIX CASE 965



A = Assembly Location

WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G or ■ = Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

**TRUTH TABLE** 

|                    | Inp  | Out   | outs |   |   |
|--------------------|------|-------|------|---|---|
| Clock <sup>†</sup> | Data | Reset | Set  | Q | Q |
|                    | 0    | 0     | 0    | 0 | 1 |
|                    | 1    | 0     | 0    | 1 | 0 |
| ~                  | Х    | 0     | 0    | Q | Q |
| Х                  | Х    | 1     | 0    | 0 | 1 |
| Х                  | Х    | 0     | 1    | 1 | 0 |
| X                  | Х    | 1     | 1    | 1 | 1 |

No Change

## **PIN ASSIGNMENT**



## **BLOCK DIAGRAM**



# **ORDERING INFORMATION**

| Device          | Package   | Shipping <sup>†</sup>    |
|-----------------|-----------|--------------------------|
| MC14013BCPG     | PDIP-14   | or Heite / Deil          |
| NLV14013BCPG*   | (Pb-Free) | 25 Units / Rail          |
| MC14013BDG      | SOIC-14   | FF Heite / Deil          |
| NLV14013BDG*    | (Pb-Free) | 55 Units / Rail          |
| MC14013BDR2G    | SOIC-14   |                          |
| NLV14013BDR2G*  | (Pb-Free) | OFOO Units / Tong & Dool |
| MC14013BDTR2G   | TSSOP-14  | 2500 Units / Tape & Reel |
| NLV14013BDTR2G* | (Pb-Free) |                          |
| MC14013BFG      | SOEIAJ-14 | 50 Units / Rail          |
| MC14013BFELG    | (Pb-Free) | 2000 Units / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

X = Don't Care

<sup>† =</sup> Level Change

<sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.

# **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>)

|                                                                                                                                                   |           |                 | V <sub>DD</sub>        | - 5                               | 5°C                  |                                   | 25°C                                          |                      | 125                               | 5°C                  |      |
|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------------------------|-----------------------------------|----------------------|-----------------------------------|-----------------------------------------------|----------------------|-----------------------------------|----------------------|------|
| Characteristic                                                                                                                                    |           | Symbol          | Vdc                    | Min                               | Max                  | Min                               | Typ <sup>(2)</sup>                            | Max                  | Min                               | Max                  | Unit |
| Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub> or 0                                                                                          | "0" Level | V <sub>OL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                       | 0.05<br>0.05<br>0.05 | -<br>-<br>-                       | 0<br>0<br>0                                   | 0.05<br>0.05<br>0.05 | -<br>-<br>-                       | 0.05<br>0.05<br>0.05 | Vdc  |
| V <sub>in</sub> = 0 or V <sub>DD</sub>                                                                                                            | "1" Level | V <sub>OH</sub> | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95             | -<br>-<br>-          | 4.95<br>9.95<br>14.95             | 5.0<br>10<br>15                               | -<br>-<br>-          | 4.95<br>9.95<br>14.95             | -<br>-<br>-          | Vdc  |
| Input Voltage<br>(V <sub>O</sub> = 4.5 or 0.5 Vdc)<br>(V <sub>O</sub> = 9.0 or 1.0 Vdc)<br>(V <sub>O</sub> = 13.5 or 1.5 Vdc)                     | "0" Level | V <sub>IL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                       | 1.5<br>3.0<br>4.0    | -<br>-<br>-                       | 2.25<br>4.50<br>6.75                          | 1.5<br>3.0<br>4.0    | -<br>-<br>-                       | 1.5<br>3.0<br>4.0    | Vdc  |
| $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$<br>$(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$<br>$(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$              | "1" Level | V <sub>IH</sub> | 5.0<br>10<br>15        | 3.5<br>7.0<br>11                  | -<br>-<br>-          | 3.5<br>7.0<br>11                  | 2.75<br>5.50<br>8.25                          | -<br>-<br>-          | 3.5<br>7.0<br>11                  | -<br>-<br>-          | Vdc  |
| Output Drive Current $ (V_{OH} = 2.5 \text{ Vdc}) $ $ (V_{OH} = 4.6 \text{ Vdc}) $ $ (V_{OH} = 9.5 \text{ Vdc}) $ $ (V_{OH} = 13.5 \text{ Vdc}) $ | Source    | I <sub>OH</sub> | 5.0<br>5.0<br>10<br>15 | - 3.0<br>- 0.64<br>- 1.6<br>- 4.2 | 1 1 1                | - 2.4<br>- 0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8            | -<br>-<br>-          | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 | -<br>-<br>-          | mAdc |
| $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$                                                      | Sink      | I <sub>OL</sub> | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2                | -<br>-<br>-          | 0.51<br>1.3<br>3.4                | 0.88<br>2.25<br>8.8                           | -<br>-<br>-          | 0.36<br>0.9<br>2.4                | -<br>-<br>-          | mAdc |
| Input Current                                                                                                                                     |           | I <sub>in</sub> | 15                     | -                                 | ± 0.1                | _                                 | ±0.00001                                      | ± 0.1                | -                                 | ± 1.0                | μAdc |
| Input Capacitance<br>(V <sub>in</sub> = 0)                                                                                                        |           | C <sub>in</sub> | -                      | -                                 | -                    | -                                 | 5.0                                           | 7.5                  | -                                 | -                    | pF   |
| Quiescent Current<br>(Per Package)                                                                                                                |           | I <sub>DD</sub> | 5.0<br>10<br>15        | -<br>-<br>-                       | 1.0<br>2.0<br>4.0    | -<br>-<br>-                       | 0.002<br>0.004<br>0.006                       | 1.0<br>2.0<br>4.0    | -<br>-<br>-                       | 30<br>60<br>120      | μAdc |
| Total Supply Current <sup>(3)</sup> <sup>(4)</sup> (Dynamic plus Quiescer Per Package) (C <sub>L</sub> = 50 pF on all outpubuffers switching)     |           | I <sub>T</sub>  | 5.0<br>10<br>15        |                                   |                      | i <sub>T</sub> = (1               | .75 μA/kHz)<br>1.5 μA/kHz) f<br>2.3 μA/kHz) f | + I <sub>DD</sub>    |                                   |                      | μAdc |

Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.
 The formulas given are for the typical characteristics only at 25°C.
 To calculate total supply current at loads other than 50 pF:

$$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$

where:  $I_T$  is in  $\mu A$  (per package),  $C_L$  in pF,  $V = (V_{DD} - V_{SS})$  in volts, f in kHz is input frequency, and k = 0.002.

# SWITCHING CHARACTERISTICS (5) (C $_L$ = 50 pF, $T_A$ = 25 $^{\circ}$ C)

| Characteristic                                                   | Symbol                            | V <sub>DD</sub> | Min | Typ <sup>(6)</sup> | Max        | Unit    |
|------------------------------------------------------------------|-----------------------------------|-----------------|-----|--------------------|------------|---------|
| Output Rise and Fall Time                                        | t <sub>TLH</sub> ,                |                 |     |                    |            | ns      |
| $t_{TLH}$ , $t_{THL}$ = (1.5 ns/pF) $C_L$ + 25 ns                | t <sub>THL</sub>                  | 5.0             | _   | 100                | 200        |         |
| $t_{TLH}$ , $t_{THL}$ = (0.75 ns/pF) $C_L$ + 12.5 ns             |                                   | 10              | _   | 50                 | 100        |         |
| $t_{TLH}$ , $t_{THL}$ = (0.55 ns/pF) $C_L$ + 9.5 ns              |                                   | 15              | _   | 40                 | 80         |         |
| Propagation Delay Time                                           | t <sub>PLH</sub>                  |                 |     |                    |            | ns      |
| Clock to Q, $\overline{Q}$                                       | t <sub>PHL</sub>                  |                 |     |                    |            |         |
| $t_{PLH}$ , $t_{PHL} = (1.7 \text{ ns/pF}) C_L + 90 \text{ ns}$  |                                   | 5.0             | _   | 175                | 350        |         |
| $t_{PLH}$ , $t_{PHL} = (0.66 \text{ ns/pF}) C_L + 42 \text{ ns}$ |                                   | 10              | _   | 75                 | 150        |         |
| $t_{PLH}$ , $t_{PHL} = (0.5 \text{ ns/pF}) C_L + 25 \text{ ns}$  |                                   | 15              | _   | 50                 | 100        |         |
| Set to Q, <del>Q</del>                                           |                                   |                 |     |                    |            |         |
| $t_{PLH}$ , $t_{PHL} = (1.7 \text{ ns/pF}) C_L + 90 \text{ ns}$  |                                   | 5.0             | _   | 175                | 350        |         |
| $t_{PLH}$ , $t_{PHL} = (0.66 \text{ ns/pF}) C_L + 42 \text{ ns}$ |                                   | 10              | _   | 75                 | 150        |         |
| $t_{PLH}$ , $t_{PHL} = (0.5 \text{ ns/pF}) C_L + 25 \text{ ns}$  |                                   | 15              | _   | 50                 | 100        |         |
| Reset to Q, Q                                                    |                                   |                 |     |                    |            |         |
| $t_{PLH}$ , $t_{PHL} = (1.7 \text{ ns/pF}) C_L + 265 \text{ ns}$ |                                   | 5.0             | _   | 225                | 450        |         |
| $t_{PLH}$ , $t_{PHL} = (0.66 \text{ ns/pF}) C_L + 67 \text{ ns}$ |                                   | 10              | _   | 100                | 200        |         |
| $t_{PLH}$ , $t_{PHL} = (0.5 \text{ ns/pF}) C_L + 50 \text{ ns}$  |                                   | 15              | _   | 75                 | 150        |         |
| Setup Times (7)                                                  | t <sub>su</sub>                   | 5.0             | 40  | 20                 | _          | ns      |
|                                                                  | -Su                               | 10              | 20  | 10                 | _          |         |
|                                                                  |                                   | 15              | 15  | 7.5                | -          |         |
| Hold Times <sup>(7)</sup>                                        | t <sub>h</sub>                    | 5.0             | 40  | 20                 | _          | ns      |
| Tiola Timos V                                                    | -n                                | 10              | 20  | 10                 | _          | 110     |
|                                                                  |                                   | 15              | 15  | 7.5                | -          |         |
| Clock Pulse Width                                                | t <sub>WL</sub> , t <sub>WH</sub> | 5.0             | 250 | 125                | _          | ns      |
| Olook I aloo Wiaaii                                              | ייער, ייער                        | 10              | 100 | 50                 | _          | 1.0     |
|                                                                  |                                   | 15              | 70  | 35                 | -          |         |
| Clock Pulse Frequency                                            | f <sub>cl</sub>                   | 5.0             | -   | 4.0                | 2.0        | MHz     |
| Olock I disc i requeries                                         | 'Cl                               | 10              | _   | 10                 | 5.0        | 1711 12 |
|                                                                  |                                   | 15              | _   | 14                 | 7.0        |         |
| Clock Pulse Rise and Fall Time                                   |                                   |                 |     |                    |            |         |
| Clock Pulse Rise and Fall Time                                   | t <sub>TLH</sub>                  | 5.0             | _   | _                  | 15         | μs      |
|                                                                  | t <sub>THL</sub>                  | 10<br>15        | _   | _                  | 5.0<br>4.0 |         |
|                                                                  |                                   |                 |     |                    |            |         |
| Set and Reset Pulse Width                                        | $t_{WL}$ , $t_{WH}$               | 5.0             | 250 | 125                | -          | ns      |
|                                                                  |                                   | 10              | 100 | 50                 | _          |         |
|                                                                  |                                   | 15              | 70  | 35                 | _          |         |
| Removal Times                                                    | t <sub>rem</sub>                  |                 |     |                    |            | ns      |
| Set                                                              |                                   | 5               | 80  | 0                  | -          | 1       |
|                                                                  |                                   | 10              | 45  | 5                  | -          | 1       |
|                                                                  |                                   | 15              | 35  | 5                  | _          |         |
| Reset                                                            |                                   | 5               | 50  | <b>– 35</b>        | -          |         |
|                                                                  |                                   | 10              | 30  | <b>- 10</b>        | -          | 1       |
|                                                                  |                                   | 15              | 25  | <b>-5</b>          | -          |         |

- The formulas given are for the typical characteristics only at 25°C.
   Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.
   Data must be valid for 250 ns with a 5 V supply, 100 ns with 10 V, and 70 ns with 15 V.









Figure 2. Dynamic Signal Waveforms (Set, Reset, Clock, and Output)

# **TYPICAL APPLICATIONS**

## n-STAGE SHIFT REGISTER



# BINARY RIPPLE UP-COUNTER (Divide-by-2<sup>n</sup>)



# MODIFIED RING COUNTER (Divide-by-(n+1))



# **PACKAGE DIMENSIONS**

PDIP-14 CASE 646-06 **ISSUE P** 



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.
  3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
  4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.
  5. ROUNDED CORNERS OPTIONAL.

|     | INC   | HES   | MILLIM | IETERS |
|-----|-------|-------|--------|--------|
| DIM | MIN   | MAX   | MIN    | MAX    |
| Α   | 0.715 | 0.770 | 18.16  | 19.56  |
| В   | 0.240 | 0.260 | 6.10   | 6.60   |
| С   | 0.145 | 0.185 | 3.69   | 4.69   |
| D   | 0.015 | 0.021 | 0.38   | 0.53   |
| F   | 0.040 | 0.070 | 1.02   | 1.78   |
| G   | 0.100 | BSC   | 2.54   | BSC    |
| Н   | 0.052 | 0.095 | 1.32   | 2.41   |
| J   | 0.008 | 0.015 | 0.20   | 0.38   |
| K   | 0.115 | 0.135 | 2.92   | 3.43   |
| L   | 0.290 | 0.310 | 7.37   | 7.87   |
| М   |       | 10 °  |        | 10 °   |
| N   | 0.015 | 0.039 | 0.38   | 1.01   |

#### **PACKAGE DIMENSIONS**

#### SOIC-14 NB CASE 751A-03 **ISSUE K**









- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
  ASME Y14.5M, 1994.
  2. CONTROLLING DIMENSION: MILLIMETERS.
  3. DIMENSION & DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE PROTRUSION
  SHALL BE 0.13 TOTAL IN EXCESS OF AT
  MAXIMUM MATERIAL CONDITION.
  4. DIMENSIONS D AND E DO NOT INCLUDE
  MOLD PROTRUSIONS.
  5. MAXIMUM MOLD PROTRUSION 0.15 PER

  - MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.

|     | MILLIN   | IETERS | INC   | HES   |
|-----|----------|--------|-------|-------|
| DIM | MIN      | MAX    | MIN   | MAX   |
| Α   | 1.35     | 1.75   | 0.054 | 0.068 |
| A1  | 0.10     | 0.25   | 0.004 | 0.010 |
| АЗ  | 0.19     | 0.25   | 0.008 | 0.010 |
| b   | 0.35     | 0.49   | 0.014 | 0.019 |
| D   | 8.55     | 8.75   | 0.337 | 0.344 |
| Е   | 3.80     | 4.00   | 0.150 | 0.157 |
| е   | 1.27 BSC |        | 0.050 | BSC   |
| Н   | 5.80     | 6.20   | 0.228 | 0.244 |
| h   | 0.25     | 0.50   | 0.010 | 0.019 |
| L   | 0.40     | 1.25   | 0.016 | 0.049 |

7°

M 0° 7° 0°



DIMENSIONS: MILLIMETERS

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS

#### TSSOP-14 CASE 948G **ISSUE B**



#### NOTES:

- OTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.

  4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.

  5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
- DIMENSION A AND B ARE TO BE

| DETE | FERMINED AT DATUM PLANE -W |        |           |       |  |  |  |
|------|----------------------------|--------|-----------|-------|--|--|--|
|      | MILLIN                     | IETERS | INC       | HES   |  |  |  |
| DIM  | MIN                        | MAX    | MIN       | MAX   |  |  |  |
| Α    | 4.90                       | 5.10   | 0.193     | 0.200 |  |  |  |
| В    | 4.30                       | 4.50   | 0.169     | 0.177 |  |  |  |
| С    | -                          | 1.20   |           | 0.047 |  |  |  |
| D    | 0.05                       | 0.15   | 0.002     | 0.006 |  |  |  |
| F    | 0.50                       | 0.75   | 0.020     | 0.030 |  |  |  |
| G    | 0.65                       | BSC    | 0.026 BSC |       |  |  |  |
| Н    | 0.50                       | 0.60   | 0.020     | 0.024 |  |  |  |
| J    | 0.09                       | 0.20   | 0.004     | 0.008 |  |  |  |
| J1   | 0.09                       | 0.16   | 0.004     | 0.006 |  |  |  |
| K    | 0.19                       | 0.30   | 0.007     | 0.012 |  |  |  |
| K1   | 0.19                       | 0.25   | 0.007     | 0.010 |  |  |  |
| L    | 6.40                       | BSC    | 0.252     | BSC   |  |  |  |
| M    | 0°                         | 8 °    | 0°        | 8 °   |  |  |  |

## **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## **PACKAGE DIMENSIONS**

SOEIAJ-14 **CASE 965 ISSUE B** 



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI
- DIMENSIUNING AND L
   Y14.5M, 1982.
   CONTROLLING DIMENSION: MILLIMETER.
   CONTROLLING B. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
  I. TERMINAL NUMBERS ARE SHOWN FOR
- REFERENCE ONLY.

  5. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 (0.018).

|                | MILLIN | IETERS | INC       | HES   |
|----------------|--------|--------|-----------|-------|
| DIM            | MIN    | MAX    | MIN       | MAX   |
| Α              |        | 2.05   |           | 0.081 |
| A <sub>1</sub> | 0.05   | 0.20   | 0.002     | 0.008 |
| b              | 0.35   | 0.50   | 0.014     | 0.020 |
| С              | 0.10   | 0.20   | 0.004     | 0.008 |
| D              | 9.90   | 10.50  | 0.390     | 0.413 |
| Е              | 5.10   | 5.45   | 0.201     | 0.215 |
| е              | 1.27   | BSC    | 0.050 BSC |       |
| HE             | 7.40   | 8.20   | 0.291     | 0.323 |
| L              | 0.50   | 0.85   | 0.020     | 0.033 |
| LΕ             | 1.10   | 1.50   | 0.043     | 0.059 |
| M              | 0 °    | 10 °   | 0 °       | 10°   |
| $Q_1$          | 0.70   | 0.90   | 0.028     | 0.035 |
| Z              |        | 1.42   |           | 0.056 |

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada

Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for ON Semiconductor manufacturer:

Other Similar products are found below:

1.5SMC82AT3G 74LCX574WM STK621-068C-E KAF-0402-ABA-CD-B2 NBXSBA017LN1TAG KAF-3200-ABA-CP-B2 STK621-728S-E AMIS30621AUA STK531U340A-E STK760-304-E FJAF6810DTU DBD250G STK621-713-E TIP115 LB11847-E NBXHBA017LN1TAG LV8736V-MPB-H NCP694H12HT1G LA4631VC-XE CAT1025WI-25-G NDF04N60ZG-001 LA78040B-S-E NGTB30N120IHLWG LA6584M-MPB-E NVB60N06T4G LA6245P-CL-TLM-E STK621-043D-E BTA30H-600CW3G NBXHBA017LNHTAG P6SMB100AT3G NCP1129AP100G LV8406T-TLM-E MC100EL13DWG NGTB30N60SWG FW217A-TL-2WX FGPF4533 MC33201DG KA78L05AZTA KA378R33TU FST3126MX LV4904V-MPB-E STK672-400 SBM30-03-TR-E NCP1398BDR2G BTA25H-600CW3G LC89057W-VF4A-E NGB8206ANTF4G NB7VQ58MMNG CPH6531-TL-E NCP4683DSQ28T1G