# **Octal D Flip-Flop**

The MC74AC273/74ACT273 has eight edge-triggered D–type flip–flops with individual D inputs and Q outputs. The common buffered Clock (CP) and Master Reset ( $\overline{\text{MR}}$ ) inputs load and reset (clear) all flip–flops simultaneously.

The register is fully edge-triggered. The state of each D input, one setup time before the LOW-to-HIGH clock transition, is transferred to the corresponding flip-flop's Q output.

All outputs will be forced LOW independently of Clock or Data inputs by a LOW voltage level on the  $\overline{MR}$  input. The device is useful for applications where the true output only is required and the Clock and Master Reset are common to all storage elements.

#### **Features**

- Ideal Buffer for MOS Microprocessor or Memory
- Eight Edge-Triggered D Flip-Flops
- Buffered Common Clock
- Buffered, Asynchronous Master Reset
- See MC74AC377 for Clock Enable Version
- See MC74AC373 for Transparent Latch Version
- See MC74AC374 for 3-State Version
- Outputs Source/Sink 24 mA
- 'ACT273 Has TTL Compatible Inputs
- These are Pb-Free Devices



Pinout: 20-Lead Packages Conductors

#### MODE SELECT-FUNCTION TABLE

| Operating Mede |    | Inputs | Outputs        |    |  |
|----------------|----|--------|----------------|----|--|
| Operating Mode | MR | СР     | D <sub>n</sub> | Qn |  |
| Reset (Clear)  | L  | Х      | Х              | L  |  |
| Load '1'       | Н  | 7      | Н              | Н  |  |
| Load '0'       | Н  | 7      | L              | L  |  |

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial

\_ = LOW-to-HIGH Clock Transition



## ON Semiconductor®

#### www.onsemi.com



SOIC-20WB SUFFIX DW CASE 751D



TSSOP-20 SUFFIX DT CASE 948E

#### **PIN ASSIGNMENT**

| PIN                            | FUNCTION          |  |  |  |
|--------------------------------|-------------------|--|--|--|
| D <sub>0</sub> –D <sub>7</sub> | Data Inputs       |  |  |  |
| MR                             | Master Reset      |  |  |  |
| CP                             | Clock Pulse Input |  |  |  |
| Q <sub>0</sub> –Q <sub>7</sub> | Data Outputs      |  |  |  |



#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.

## **DEVICE MARKING INFORMATION**

See general marking information in the device marking section on page 6 of this data sheet.



NOTE: That this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

Figure 1. Logic Diagram

#### **MAXIMUM RATINGS**

| Symbol               |                                    | Parameter                                                                            | Value                        | Unit |
|----------------------|------------------------------------|--------------------------------------------------------------------------------------|------------------------------|------|
| V <sub>CC</sub>      | DC Supply Voltage (Referenced to 0 | GND)                                                                                 | -0.5 to +7.0                 | V    |
| V <sub>IN</sub>      | DC Input Voltage (Referenced to GN | ND)                                                                                  | -0.5 to V <sub>CC</sub> +0.5 | V    |
| V <sub>OUT</sub>     | DC Output Voltage (Referenced to C | -0.5 to V <sub>CC</sub> +0.5                                                         | V                            |      |
| I <sub>IK</sub>      | DC Input Diode Current             |                                                                                      | ±20                          | mA   |
| I <sub>OK</sub>      | DC Output Diode Current            |                                                                                      | ±50                          | mA   |
| I <sub>OUT</sub>     | DC Output Sink/Source Current      |                                                                                      | ±50                          | mA   |
| I <sub>CC</sub>      | DC Supply Current, per Output Pin  |                                                                                      | ±50                          | mA   |
| I <sub>GND</sub>     | DC Ground Current, per Output Pin  | ±100                                                                                 | mA                           |      |
| T <sub>STG</sub>     | Storage Temperature Range          | -65 to +150                                                                          | °C                           |      |
| TL                   | Lead temperature, 1 mm from Case   | 260                                                                                  | °C                           |      |
| TJ                   | Junction Temperature Under Bias    |                                                                                      | 140                          | °C   |
| θЈА                  | Thermal Resistance (Note 2)        | SOIC<br>TSSOP                                                                        | 65.8<br>110.7                | °C/W |
| MSL                  | Moisture Sensitivity               | SOIC<br>TSSOP                                                                        | Level 3<br>Level 1           |      |
| F <sub>R</sub>       | Flammability Rating                | Oxygen Index: 30% – 35%                                                              | UL 94 V-0 @ 0.125 in         |      |
| V <sub>ESD</sub>     | ESD Withstand Voltage              | Human Body Model (Note 3)<br>Machine Model (Note 4)<br>Charged Device Model (Note 5) | > 2000<br>> 200<br>> 1000    | V    |
| I <sub>Latchup</sub> | Latchup Performance                | Above V <sub>CC</sub> and Below GND at 85°C (Note 6)                                 | ±100                         | mA   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- I<sub>OUT</sub> absolute maximum rating must be observed.
- 2. The package thermal impedance is calculated in accordance with JESD 51–7.
- 3. Tested to EIA/JESD22-A114-A.
- Tested to EIA/JESD22-A115-A.
- 5. Tested to JESD22-C101-A.
- 6. Tested to EIA/JESD78.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                             | Parameter                                                            |                         | Min | Тур | Max             | Unit |
|------------------------------------|----------------------------------------------------------------------|-------------------------|-----|-----|-----------------|------|
| .,                                 | Const. Valence                                                       | 'AC                     | 2.0 | 5.0 | 6.0             | V    |
| V <sub>CC</sub>                    | Supply Voltage                                                       | 'ACT                    | 4.5 | 5.0 | 5.5             | V    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Ref. to GND)                       |                         | 0   | -   | V <sub>CC</sub> | V    |
|                                    |                                                                      |                         | -   | 150 | -               |      |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time (Note 7)  'AC Devices except Schmitt Inputs | V <sub>CC</sub> @ 4.5 V | -   | 40  | -               | ns/V |
|                                    | The Devices except commit inputs                                     | V <sub>CC</sub> @ 5.5 V | -   | 25  | -               |      |
|                                    | Input Rise and Fall Time (Note 8)                                    | V <sub>CC</sub> @ 4.5 V | -   | 10  | -               |      |
| t <sub>r</sub> , t <sub>f</sub>    | 'ACT Devices except Schmitt Inputs                                   | V <sub>CC</sub> @ 5.5 V | -   | 8.0 | -               | ns/V |
| T <sub>A</sub>                     | Operating Ambient Temperature Range                                  | -40                     | 25  | 85  | °C              |      |
| I <sub>OH</sub>                    | Output Current – High                                                | -                       | -   | -24 | mA              |      |
| I <sub>OL</sub>                    | Output Current – Low                                                 |                         | -   | -   | 24              | mA   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

7. V<sub>IN</sub> from 30% to 70% V<sub>CC</sub>; see individual Data Sheets for devices that differ from the typical input rise and fall times.

- 8. V<sub>IN</sub> from 0.8 V to 2.0 V; see individual Data Sheets for devices that differ from the typical input rise and fall times.

#### **DC CHARACTERISTICS**

|                                      |                                   |                   | 74                      | AC                   | 74AC                            |      |                                                                                                            |
|--------------------------------------|-----------------------------------|-------------------|-------------------------|----------------------|---------------------------------|------|------------------------------------------------------------------------------------------------------------|
| Symbol                               | Parameter                         | V <sub>CC</sub>   | T <sub>A</sub> = -      | +25°C                | T <sub>A</sub> = -40°C to +85°C | Unit | Conditions                                                                                                 |
|                                      |                                   | (V)               | Тур                     | Gu                   | aranteed Limits                 |      |                                                                                                            |
| V <sub>IH</sub>                      | Minimum High Level Input Voltage  | 3.0<br>4.5<br>5.5 | 1.5<br>2.25<br>2.75     | 2.1<br>3.15<br>3.85  | 2.1<br>3.15<br>3.85             | V    | V <sub>OUT</sub> = 0.1 V<br>or V <sub>CC</sub> – 0.1 V                                                     |
| V <sub>IL</sub>                      | Maximum Low Level Input Voltage   | 3.0<br>4.5<br>5.5 | 1.5<br>2.25<br>2.75     | 0.9<br>1.35<br>1.65  | 0.9<br>1.35<br>1.65             | >    | V <sub>OUT</sub> = 0.1 V<br>or V <sub>CC</sub> – 0.1 V                                                     |
| V <sub>OH</sub>                      | Minimum High Level Output Voltage | 3.0<br>4.5<br>5.5 | 2.99<br>4.49<br>5.49    | 2.9<br>4.4<br>5.4    | 2.9<br>4.4<br>5.4               | V    | I <sub>OUT</sub> = -50 μA                                                                                  |
|                                      |                                   | 3.0<br>4.5<br>5.5 | -<br>-<br>-             | 2.56<br>3.86<br>4.86 | 2.46<br>3.76<br>4.76            | ٧    | $^{*}V_{IN} = V_{IL} \text{ or } V_{IH}$ $-12 \text{ mA}$ $I_{OH} -24 \text{ mA}$ $-24 \text{ mA}$         |
| V <sub>OL</sub>                      | Maximum Low Level Output Voltage  | 3.0<br>4.5<br>5.5 | 0.002<br>0.001<br>0.001 | 0.1<br>0.1<br>0.1    | 0.1<br>0.1<br>0.1               | V    | I <sub>OUT</sub> = 50 μA                                                                                   |
|                                      |                                   | 3.0<br>4.5<br>5.5 | -<br>-<br>-             | 0.36<br>0.36<br>0.36 | 0.44<br>0.44<br>0.44            | V    | $^{*}V_{IN} = V_{IL} \text{ or } V_{IH}$ $^{12} \text{ mA}$ $^{1}OL$ $^{24} \text{ mA}$ $^{24} \text{ mA}$ |
| I <sub>IN</sub>                      | Maximum Input Leakage Current     | 5.5               | _                       | ±0.1                 | ±1.0                            | μΑ   | $V_I = V_{CC}$ , GND                                                                                       |
| I <sub>OLD</sub><br>I <sub>OHD</sub> | †Minimum Dynamic Output Current   | 5.5<br>5.5        | -                       | _<br>_               | 75<br>–75                       | mA   | V <sub>OLD</sub> = 1.65 V Max<br>V <sub>OHD</sub> = 3.85 V Min                                             |
| Icc                                  | Maximum Quiescent Supply Current  | 5.5               | _                       | 8.0                  | 80                              | μΑ   | $V_{IN} = V_{CC}$ or GND                                                                                   |

<sup>\*</sup>All outputs loaded; thresholds on input associated with output under test. †Maximum test duration 2.0 ms, one output loaded at a time.

NOTE: Note:  $I_{IN}$  and  $I_{CC}$  @ 3.0 V are guaranteed to be less than or equal to the respective limit @ 5.5 V  $V_{CC}$ .

## AC CHARACTERISTICS (For Figures and Waveforms – See Section 3 of the ON Semiconductor FACT Data Book, DL138/D)

|                  | Symbol Parameter                     |            |                                  | 74AC       |              | 74                                  |              |               |      |
|------------------|--------------------------------------|------------|----------------------------------|------------|--------------|-------------------------------------|--------------|---------------|------|
| Symbol           |                                      |            | $T_A = +25^{\circ}C C_L = 50 pF$ |            |              | $T_A = -40^{\circ}C \text{ to } +8$ | Unit         | Figure<br>No. |      |
|                  |                                      | (V)        | Min                              | Тур        | Max          | Min                                 | Max          |               | 1101 |
| f <sub>max</sub> | Maximum Clock<br>Frequency           | 3.3<br>5.0 | 90<br>140                        | 125<br>175 | -            | 75<br>125                           | -            | Mhz           | 3–3  |
| t <sub>PLH</sub> | Propagation Delay<br>Clock to Output | 3.3<br>5.0 | 4.0<br>3.0                       | 7.0<br>5.5 | 12.5<br>9.0  | 3.0<br>2.5                          | 14.0<br>10.0 | ns            | 3–6  |
| t <sub>PHL</sub> | Propagation Delay<br>Clock to Output | 3.3<br>5.0 | 4.0<br>3.0                       | 7.0<br>5.0 | 13.0<br>10.0 | 3.5<br>2.5                          | 14.5<br>11.0 | ns            | 3–6  |
| t <sub>PHL</sub> | Propagation Delay MR to Output       | 3.3<br>5.0 | 4.0<br>3.0                       | 7.0<br>5.0 | 13.0<br>10.0 | 3.5<br>2.5                          | 14.0<br>10.5 | ns            | 3–6  |

<sup>\*</sup>Voltage Range 3.3 V is 3.3 V  $\pm 0.3$  V. Voltage Range 5.0 V is 5.0 V  $\pm 0.5$  V.

## **AC OPERATING REQUIREMENTS**

|                  |                                       |                   | 74.                    | AC                     | 74AC                                                              |      |               |
|------------------|---------------------------------------|-------------------|------------------------|------------------------|-------------------------------------------------------------------|------|---------------|
| Symbol           | Parameter                             | V <sub>CC</sub> * | T <sub>A</sub> = +25°C | C <sub>L</sub> = 50 pF | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C C_L = 50 \text{ pF}$ | Unit | Figure<br>No. |
|                  |                                       | (*)               | Тур                    |                        | Guaranteed Minimum                                                |      | 110.          |
| ts               | Setup Time, HIGH or LOW<br>Data to CP | 3.3<br>5.0        | 3.5<br>2.5             | 5.5<br>4.0             | 6.0<br>4.5                                                        | ns   | 3–9           |
| t <sub>h</sub>   | Hold Time, HIGH or LOW<br>Data to CP  | 3.3<br>5.0        | -2.0<br>-1.0           | 0<br>1.0               | 0<br>1.0                                                          | ns   | 3–9           |
| t <sub>w</sub>   | Clock Pulse Width<br>HIGH or LOW      | 3.3<br>5.0        | 3.5<br>2.5             | 5.5<br>4.0             | 6.0<br>4.5                                                        | ns   | 3–6           |
| t <sub>w</sub>   | MR Pulse Width<br>HIGH or LOW         | 3.3<br>5.0        | 2.0<br>1.5             | 5.5<br>4.0             | 6.0<br>4.5                                                        | ns   | 3–6           |
| t <sub>rec</sub> | Recovery Time<br>MR to CP             | 3.3<br>5.0        | 1.5<br>1.0             | 3.5<br>2.0             | 4.5<br>3.0                                                        | ns   | 3–9           |

<sup>\*</sup>Voltage Range 3.3 V is 3.3 V  $\pm 0.3$  V. Voltage Range 5.0 V is 5.0 V  $\pm 0.5$  V.

#### **DC CHARACTERISTICS**

|                                      |                                        |                     | 74                 | CT           | 74ACT                           |      |                                                                                          |
|--------------------------------------|----------------------------------------|---------------------|--------------------|--------------|---------------------------------|------|------------------------------------------------------------------------------------------|
| Symbol                               | Parameter                              | V <sub>CC</sub> (V) | T <sub>A</sub> = - | +25°C        | T <sub>A</sub> = -40°C to +85°C | Unit | Conditions                                                                               |
|                                      |                                        |                     | Тур                | Gua          | ranteed Limits                  |      |                                                                                          |
| V <sub>IH</sub>                      | Minimum High Level Input Voltage       | 4.5<br>5.5          | 1.5<br>1.5         | 2.0<br>2.0   | 2.0<br>2.0                      | V    | V <sub>OUT</sub> = 0.1 V<br>or V <sub>CC</sub> – 0.1 V                                   |
| V <sub>IL</sub>                      | Maximum Low Level Input Voltage        | 4.5<br>5.5          | 1.5<br>1.5         | 0.8<br>0.8   | 0.8<br>0.8                      | V    | V <sub>OUT</sub> = 0.1 V<br>or V <sub>CC</sub> – 0.1 V                                   |
| V <sub>OH</sub>                      | Minimum High Level Output Voltage      | 4.5<br>5.5          | 4.49<br>5.49       | 4.4<br>5.4   | 4.4<br>5.4                      | V    | I <sub>OUT</sub> = -50 μA                                                                |
|                                      |                                        | 4.5<br>5.5          | -<br>-             | 3.86<br>4.86 | 3.76<br>4.76                    | V    | $^*V_{IN} = V_{IL} \text{ or } V_{IH}$ $I_{OH} = -24 \text{ mA}$ $= -24 \text{ mA}$      |
| V <sub>OL</sub>                      | Maximum Low Level Output Voltage       | 4.5<br>5.5          | 0.001<br>0.001     | 0.1<br>0.1   | 0.1<br>0.1                      | V    | I <sub>OUT</sub> = 50 μA                                                                 |
|                                      |                                        | 4.5<br>5.5          | _<br>_             | 0.36<br>0.36 | 0.44<br>0.44                    | V    | $^*V_{IN} = V_{IL} \text{ or } V_{IH}$ $^{24} \text{ mA}$ $^{1}_{OL}$ $^{24} \text{ mA}$ |
| I <sub>IN</sub>                      | Maximum Input Leakage Current          | 5.5                 | _                  | ±0.1         | ±1.0                            | μΑ   | $V_I = V_{CC}$ , GND                                                                     |
| $\Delta I_{CCT}$                     | Additional Max. I <sub>CC</sub> /Input | 5.5                 | 0.6                | _            | 1.5                             | mA   | $V_{I} = V_{CC} - 2.1 \text{ V}$                                                         |
| I <sub>OLD</sub><br>I <sub>OHD</sub> | †Minimum Dynamic Output Current        | 5.5<br>5.5          | _<br>_             | _<br>_       | 75<br>–75                       | mA   | V <sub>OLD</sub> = 1.65 V Max<br>V <sub>OHD</sub> = 3.85 V Min                           |
| I <sub>CC</sub>                      | Maximum Quiescent Supply Current       | 5.5                 | _                  | 8.0          | 80                              | μΑ   | $V_{IN} = V_{CC}$ or GND                                                                 |

<sup>\*</sup>All outputs loaded; thresholds on input associated with output under test.

## AC CHARACTERISTICS (For Figures and Waveforms – See Section 3 of the ON Semiconductor FACT Data Book, DL138/D)

|                  |                                   |                          | 74ACT                                         |     |     | 74                                         | CT   |      |               |
|------------------|-----------------------------------|--------------------------|-----------------------------------------------|-----|-----|--------------------------------------------|------|------|---------------|
| Symbol Parameter |                                   | V <sub>CC</sub> *<br>(V) | T <sub>A</sub> = +25°C C <sub>L</sub> = 50 pF |     |     | T <sub>A</sub> = -40°C<br>C <sub>L</sub> = |      | Unit | Figure<br>No. |
|                  |                                   |                          | Min                                           | Тур | Max | Min                                        | Max  |      |               |
| f <sub>max</sub> | Maximum Clock Frequency           | 5.0                      | 125                                           | 200 | -   | 125                                        | -    | MHz  | 3–3           |
| t <sub>PHL</sub> | Propagation Delay Clock to Output | 5.0                      | 3.0                                           | 6.0 | 10  | 2.5                                        | 11.0 | ns   | 3–6           |
| t <sub>PLH</sub> | Propagation Delay Clock to Output | 5.0                      | 3.0                                           | 6.5 | 11  | 2.5                                        | 12.0 | ns   | 3–6           |
| t <sub>PHL</sub> | Propagation Delay MR to Output    | 5.0                      | 3.0                                           | 7.0 | 11  | 2.5                                        | 11.5 | ns   | 3–6           |

<sup>\*</sup>Voltage Range 5.0 V is 5.0 V ±0.5 V.

## **AC OPERATING REQUIREMENTS**

|                  |                                      |                          | 744                    | CT                     | 74ACT                                                     |      |               |
|------------------|--------------------------------------|--------------------------|------------------------|------------------------|-----------------------------------------------------------|------|---------------|
| Symbol           | Parameter                            | V <sub>CC</sub> *<br>(V) | T <sub>A</sub> = +25°C | C <sub>L</sub> = 50 pF | T <sub>A</sub> = -40°C to +85°C<br>C <sub>L</sub> = 50 pF | Unit | Figure<br>No. |
|                  |                                      |                          | Тур                    | Guara                  | inteed Minimum                                            |      |               |
| t <sub>s</sub>   | Setup Time, HIGH or LOW – Data to CP | 5.0                      | 3.0                    | 4.5                    | 5.0                                                       | ns   | 3–9           |
| t <sub>h</sub>   | Hold Time, HIGH or LOW – Data to CP  | 5.0                      | -2.5                   | 2.0                    | 2.0                                                       | ns   | 3–9           |
| t <sub>w</sub>   | Clock Pulse Width – HIGH or LOW      | 5.0                      | 2.5                    | 4.0                    | 4.5                                                       | ns   | 3–6           |
| t <sub>w</sub>   | MR Pulse Width – HIGH or LOW         | 5.0                      | 2.5                    | 4.0                    | 4.5                                                       | ns   | 3–6           |
| t <sub>rec</sub> | Recovery Time – MR to CP             | 5.0                      | -1.0                   | 2.0                    | 3.0                                                       | ns   | 3–6           |

<sup>\*</sup>Voltage Range 5.0 V is 5.0 V ±0.5 V.

## **CAPACITANCE**

| Symbol          | Parameter                     | Value Typ | Unit | Test Conditions         |
|-----------------|-------------------------------|-----------|------|-------------------------|
| C <sub>IN</sub> | Input Capacitance             | 4.5       | pF   | V <sub>CC</sub> = 5.0 V |
| C <sub>PD</sub> | Power Dissipation Capacitance | 50        | pF   | V <sub>CC</sub> = 5.0 V |

<sup>†</sup>Maximum test duration 2.0 ms, one output loaded at a time.

#### **ORDERING INFORMATION**

| Device          | Package                | Shipping <sup>†</sup> |
|-----------------|------------------------|-----------------------|
| MC74AC273DWG    | SOIC-20WB<br>(Pb-Free) | 38 Units / Rail       |
| MC74AC273DWR2G  | SOIC-20WB<br>(Pb-Free) | 1000 / Tape & Reel    |
| MC74AC273DTR2G  | TSSOP-20<br>(Pb-Free)  | 2500 / Tape & Reel    |
| MC74ACT273DWG   | SOIC-20WB<br>(Pb-Free) | 38 Units / Rail       |
| MC74ACT273DWR2G | SOIC-20WB<br>(Pb-Free) | 1000 / Tape & Reel    |
| MC74ACT273DTR2G | TSSOP-20<br>(Pb-Free)  | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

## **MARKING DIAGRAMS**



A = Assembly Location

WL, L = Wafer Lot YY, Y = Year WW, W = Work Week

G or ■ = Pb–Free Package (Note: Microdot may be in either location)





SOIC-20 WB CASE 751D-05 **ISSUE H** 

**DATE 22 APR 2015** 

# SCALE 1:1



- DIMENSIONS ARE IN MILLIMETERS.
   INTERPRET DIMENSIONS AND TOLERANCES.
- PER ASME Y14.5M, 1994.
  3. DIMENSIONS D AND E DO NOT INCLUDE MOLD
- PROTRUSION.
  MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
- DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL

|     | MILLIMETERS |       |  |
|-----|-------------|-------|--|
| DIM | MIN         | MAX   |  |
| Α   | 2.35        | 2.65  |  |
| A1  | 0.10        | 0.25  |  |
| b   | 0.35        | 0.49  |  |
| С   | 0.23        | 0.32  |  |
| D   | 12.65       | 12.95 |  |
| E   | 7.40        | 7.60  |  |
| е   | 1.27 BSC    |       |  |
| Н   | 10.05       | 10.55 |  |
| h   | 0.25        | 0.75  |  |
| L   | 0.50        | 0.90  |  |
| A   | 0 °         | 7 °   |  |

#### **RECOMMENDED SOLDERING FOOTPRINT\***



DIMENSIONS: MILLIMETERS

## **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location

WL = Wafer Lot ΥY = Year WW = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98ASB42343B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-20 WB  |                                                                                                                                                                                     | PAGE 1 OF 1 |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.



## TSSOP-20 WB CASE 948E ISSUE D

**DATE 17 FEB 2016** 





#### NOTES:

- DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
- 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
- FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K
- (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION.
- TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.

  7. DIMENSION A AND B ARE TO BE
- DETERMINED AT DATUM PLANE -W-

|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 6.40        | 6.60 | 0.252     | 0.260 |
| В   | 4.30        | 4.50 | 0.169     | 0.177 |
| С   |             | 1.20 |           | 0.047 |
| D   | 0.05        | 0.15 | 0.002     | 0.006 |
| F   | 0.50        | 0.75 | 0.020     | 0.030 |
| G   | 0.65 BSC    |      | 0.026 BSC |       |
| Н   | 0.27        | 0.37 | 0.011     | 0.015 |
| J   | 0.09        | 0.20 | 0.004     | 0.008 |
| J1  | 0.09        | 0.16 | 0.004     | 0.006 |
| K   | 0.19        | 0.30 | 0.007     | 0.012 |
| K1  | 0.19        | 0.25 | 0.007     | 0.010 |
| L   | 6.40 BSC    |      | 0.252     | BSC   |
| M   | 0°          | 8°   | 0°        | 8°    |

#### **SOLDERING FOOTPRINT**



## **GENERIC MARKING DIAGRAM\***



= Assembly Location

= Wafer Lot

= Year

= Work Week

= Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98ASH70169A | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | TSSOP-20 WB |                                                                                                                                                                                     | PAGE 1 OF 1 |

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer pu

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

onsemi Website: www.onsemi.com

TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Flip-Flops category:

Click to view products by ON Semiconductor manufacturer:

Other Similar products are found below:

NLV14027BDG NLX1G74MUTCG 703557B 5962-90606022A 5962-9060602FA NLV14013BDR2G M38510/30104BDA

M38510/07106BFA NTE4598B 74LVC74APW-Q100J 74LCX16374MTDX 74LVT74D,118 74VHCT9273FT(BJ) MM74HC374WM

MM74HC74AMX 74LVX74MTCX CD40174BF3A HMC723LC3CTR MM74HCT574MTCX 5962-8681501RA MM74HCT273WM

SN74LVC74APW SN74LVC74AD SN74HC273DWR MC74HC11ADG M74HC175B1R M74HC174RM13TR 74ALVTH16374ZQLR

74ALVTH32374ZKER 74VHCV374FT(BJ) 74VHCV574FT(BJ) SNJ54ALS574BJ SN74LVC74ADR SN74HC574PWR SN74HC374AN

SN74AS574DWR SN74ALS175NSR SN74HC175D SN74AC74D 74AHC1G79GV.125 74AHC74D.112 74HC112D.652 74HC574D.652

74HCT173D.652 74HCT374D.652 74AHC574D.118 74AHCT1G79GW.125 74HC273D.652 74HC74D.653 74HC107D.652