# 12-Stage Binary Ripple Counter

# **High-Performance Silicon-Gate CMOS**

The MC74C4040A is identical in pinout to the standard CMOS MC14040. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

This device consists of 12 master-slave flip-flops. The output of each flip-flop feeds the next and the frequency at each output is half of that of the preceding one. The state counter advances on the negative-going edge of the Clock input. Reset is asynchronous and active-high.

State changes of the Q outputs do not occur simultaneously because of internal ripple delays. Therefore, decoded output signals are subject to decoding spikes and may have to be gated with the Clock of the HC4040A for some designs.

#### **Features**

- Output Drive Capability: 10 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1 μA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance With JEDEC Standard No. 7A Requirements
- Chip Complexity: 398 FETs or 99.5 Equivalent Gates
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant



Figure 1. Logic Diagram



#### ON Semiconductor®

http://onsemi.com





SOIC-16 D SUFFIX CASE 751B TSSOP-16 DT SUFFIX CASE 948F

#### **PIN ASSIGNMENT**



16-Lead Package (Top View)

#### **MARKING DIAGRAMS**





SOIC-16

A = Assembly Location

L, WL = Wafer Lot
Y, YY = Year
W, WW = Work Week
G or = Pb-Free Package

(Note: Microdot may be in either location)

#### **FUNCTION TABLE**

| Clock | Reset | Output State          |
|-------|-------|-----------------------|
|       | L     | No Charge             |
|       | L     | Advance to Next State |
| X     | Н     | All Outputs Are Low   |

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.

#### **MAXIMUM RATINGS**

| Symbol           | Parameter                                                                | Value                    | Unit |
|------------------|--------------------------------------------------------------------------|--------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage (Referenced to GND)                                    | -0.5 to +7.0             | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                                     | $-0.5$ to $V_{CC}$ + 0.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                                    | $-0.5$ to $V_{CC}$ + 0.5 | V    |
| I <sub>in</sub>  | DC Input Current, per Pin                                                | ±20                      | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                               | ±25                      | mA   |
| I <sub>CC</sub>  | DC Supply Current, V <sub>CC</sub> and GND Pins                          | ±50                      | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air, SOIC Package† TSSOP Package†             | 500<br>450               | mW   |
| T <sub>stg</sub> | Storage Temperature Range                                                | -65 to +150              | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds<br>SOIC or TSSOP Package | 260                      | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$   $V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

†Derating: SOIC Package: –7 mW/°C from 65° to 125°C TSSOP Package: –6.1 mW/°C from 65° to 125°C

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                             | Parameter                                            |                                          | Min              | Max                       | Unit |
|------------------------------------|------------------------------------------------------|------------------------------------------|------------------|---------------------------|------|
| V <sub>CC</sub>                    | DC Supply Voltage (Referenced to GND)                |                                          | 2.0              | 6.0                       | V    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) |                                          | 0                | V <sub>CC</sub>           | V    |
| T <sub>A</sub>                     | Operating Temperature Range, All Package Types       |                                          | <b>-</b> 55      | +125                      | °C   |
| t <sub>r</sub> , t <sub>f</sub>    | (Figure 2) V <sub>CC</sub> :                         | = 2.0 V<br>= 3.0 V<br>= 4.5 V<br>= 6.0 V | 0<br>0<br>0<br>0 | 1000<br>600<br>500<br>400 | ns   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

#### DC CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                   |                                                                   |                                                                                                                                 | V <sub>CC</sub>          | Guara                        | nteed Lin                    | nit                          |      |
|-----------------|---------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------------|------------------------------|------------------------------|------|
| Symbol          | Parameter                                         | Condit                                                            | ion                                                                                                                             | V                        | –55 to 25°C                  | ≤85°C                        | ≤125°C                       | Unit |
| V <sub>IH</sub> | Minimum High-Level Input Voltage                  | $V_{out} = 0.1V \text{ or } V_{CC}$<br>$ I_{out}  \le 20 \mu A$   | -0.1V                                                                                                                           | 2.0<br>3.0<br>4.5<br>6.0 | 1.50<br>2.10<br>3.15<br>4.20 | 1.50<br>2.10<br>3.15<br>4.20 | 1.50<br>2.10<br>3.15<br>4.20 | V    |
| V <sub>IL</sub> | Maximum Low-Level Input Voltage                   | $V_{out} = 0.1 V \text{ or } V_{CC} \cdot  I_{out}  \le 20 \mu A$ | – 0.1V                                                                                                                          | 2.0<br>3.0<br>4.5<br>6.0 | 0.50<br>0.90<br>1.35<br>1.80 | 0.50<br>0.90<br>1.35<br>1.80 | 0.50<br>0.90<br>1.35<br>1.80 | V    |
| V <sub>OH</sub> | Minimum High-Level Output Voltage                 | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \mu A$  |                                                                                                                                 | 2.0<br>4.5<br>6.0        | 1.9<br>4.4<br>5.9            | 1.9<br>4.4<br>5.9            | 1.9<br>4.4<br>5.9            | V    |
|                 |                                                   | $V_{in} = V_{IH}$ or $V_{IL}$                                     | $\begin{aligned}  I_{out}  &\leq 2.4 \text{mA} \\  I_{out}  &\leq 4.0 \text{mA} \\  I_{out}  &\leq 5.2 \text{mA} \end{aligned}$ | 3.0<br>4.5<br>6.0        | 2.48<br>3.98<br>5.48         | 2.34<br>3.84<br>5.34         | 2.20<br>3.70<br>5.20         |      |
| V <sub>OL</sub> | Maximum Low-Level Output Voltage                  | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \mu A$  |                                                                                                                                 | 2.0<br>4.5<br>6.0        | 0.1<br>0.1<br>0.1            | 0.1<br>0.1<br>0.1            | 0.1<br>0.1<br>0.1            | V    |
|                 |                                                   | $V_{in} = V_{IH}$ or $V_{IL}$                                     | $\begin{aligned}  I_{out}  &\leq 2.4 \text{mA} \\  I_{out}  &\leq 4.0 \text{mA} \\  I_{out}  &\leq 5.2 \text{mA} \end{aligned}$ | 3.0<br>4.5<br>6.0        | 0.26<br>0.26<br>0.26         | 0.33<br>0.33<br>0.33         | 0.40<br>0.40<br>0.40         |      |
| l <sub>in</sub> | Maximum Input Leakage Current                     | $V_{in} = V_{CC}$ or GND                                          |                                                                                                                                 | 6.0                      | ±0.1                         | ±1.0                         | ±1.0                         | μΑ   |
| I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND $I_{out} = 0\mu A$                       |                                                                                                                                 | 6.0                      | 4                            | 40                           | 160                          | μΑ   |

#### **AC CHARACTERISTICS** ( $C_L = 50 \text{ pF}$ , Input $t_r = t_f = 6 \text{ ns}$ )

|                                        |                                                              | V <sub>CC</sub>          | Guara                |                       |                       |      |
|----------------------------------------|--------------------------------------------------------------|--------------------------|----------------------|-----------------------|-----------------------|------|
| Symbol                                 |                                                              | V                        | −55 to 25°C          | ≤ <b>85</b> °C        | ≤125°C                | Unit |
| f <sub>max</sub>                       | Maximum Clock Frequency (50% Duty Cycle) (Figures 2 and 5)   | 2.0<br>3.0<br>4.5<br>6.0 | 10<br>15<br>30<br>50 | 9.0<br>14<br>28<br>45 | 8.0<br>12<br>25<br>40 | MHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock to Q1* (Figures 2 and 5)    | 2.0<br>3.0<br>4.5<br>6.0 | 96<br>63<br>31<br>25 | 106<br>71<br>36<br>30 | 115<br>88<br>40<br>35 | ns   |
| t <sub>PHL</sub>                       | Maximum Propagation Delay, Reset to Any Q (Figures 3 and 5)  | 2.0<br>3.0<br>4.5<br>6.0 | 65<br>30<br>30<br>26 | 72<br>36<br>35<br>32  | 90<br>40<br>40<br>35  | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Qn to Qn+1 (Figures 4 and 5)      | 2.0<br>3.0<br>4.5<br>6.0 | 69<br>40<br>17<br>14 | 80<br>45<br>21<br>15  | 90<br>50<br>28<br>22  | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output (Figures 2 and 5) | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>27<br>15<br>13 | 95<br>32<br>19<br>15  | 110<br>36<br>22<br>19 | ns   |
| C <sub>in</sub>                        | Maximum Input Capacitance                                    |                          | 10                   | 10                    | 10                    | pF   |

<sup>\*</sup> For  $T_A = 25^{\circ}C$  and  $C_L = 50$  pF, typical propagation delay from Clock to other Q outputs may be calculated with the following equations:  $V_{CC} = 2.0 \text{ V}$ :  $t_P = [93.7 + 59.3 \text{ (n-1)}] \text{ ns}$   $V_{CC} = 4.5 \text{ V}$ :  $t_P = [30.25 + 14.6 \text{ (n-1)}] \text{ ns}$   $V_{CC} = 3.0 \text{ V}$ :  $t_P = [61.5 + 34.4 \text{ (n-1)}] \text{ ns}$   $V_{CC} = 6.0 \text{ V}$ :  $t_P = [24.4 + 12 \text{ (n-1)}] \text{ ns}$ 

|          |                                              | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|----------|----------------------------------------------|-----------------------------------------|----|
| $C_{PD}$ | Power Dissipation Capacitance (Per Package)* | 31                                      | pF |

<sup>\*</sup> Used to determine the no-load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ .

### **TIMING REQUIREMENTS** (Input $t_r = t_f = 6 \text{ ns}$ )

|                                 |                                                | V <sub>CC</sub> | Guara       |       |        |      |
|---------------------------------|------------------------------------------------|-----------------|-------------|-------|--------|------|
| Symbol                          | pol Parameter                                  |                 | -55 to 25°C | ≤85°C | ≤125°C | Unit |
| t <sub>rec</sub>                | Minimum Recovery Time, Reset Inactive to Clock | 2.0             | 30          | 40    | 50     | ns   |
|                                 | (Figure 3)                                     | 3.0             | 20          | 25    | 30     |      |
|                                 |                                                | 4.5             | 5           | 8     | 12     |      |
|                                 |                                                | 6.0             | 4           | 6     | 9      |      |
| t <sub>w</sub>                  | Minimum Pulse Width, Clock                     | 2.0             | 70          | 80    | 90     | ns   |
|                                 | (Figure 2)                                     | 3.0             | 40          | 45    | 50     |      |
|                                 |                                                | 4.5             | 15          | 19    | 24     |      |
|                                 |                                                | 6.0             | 13          | 16    | 20     |      |
| t <sub>w</sub>                  | Minimum Pulse Width, Reset                     | 2.0             | 70          | 80    | 90     | ns   |
|                                 | (Figure 3)                                     | 3.0             | 40          | 45    | 50     |      |
|                                 |                                                | 4.5             | 15          | 19    | 24     |      |
|                                 |                                                | 6.0             | 13          | 16    | 20     |      |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times              | 2.0             | 1000        | 1000  | 1000   | ns   |
|                                 | (Figure 2)                                     | 3.0             | 800         | 800   | 800    |      |
|                                 |                                                | 4.5             | 500         | 500   | 500    |      |
|                                 |                                                | 6.0             | 400         | 400   | 400    |      |

#### **PIN DESCRIPTIONS**

#### **INPUTS**

#### Clock (Pin 10)

Negative-edge triggering clock input. A high-to-low transition on this input advances the state of the counter.

#### Reset (Pin 11)

Active-high reset. A high level applied to this input asynchronously resets the counter to its zero state, thus forcing all Q outputs low.

#### **OUTPUTS**

Q1 thru Q12 (Pins 9, 7, 6, 5, 3, 2, 4, 13, 12, 14, 15, 1)

Active-high outputs. Each Qn output divides the Clock input frequency by  $2^N$ .

#### **SWITCHING WAVEFORMS**



Figure 2.



Figure 3.



Figure 4.



\*Includes all probe and jig capacitance

Figure 5. Test Circuit



Figure 6. Expanded Logic Diagram



Figure 7. Timing Diagram

#### APPLICATIONS INFORMATION

#### Time-Base Generator

A 60Hz sinewave obtained through a 100 K resistor connected to a 120 Vac power line through a step down transformer is applied to the input of the MC54/74HC14A, Schmitt-trigger inverter. The HC14A squares—up the input

waveform and feeds the HC4040A. Selecting outputs Q5, Q10, Q11, and Q12 causes a reset every 3600 clocks. The HC20 decodes the counter outputs, produces a single (narrow) output pulse, and resets the binary counter. The resulting output frequency is 1.0 pulse/minute.



Figure 8. Time-Base Generator

#### **ORDERING INFORMATION**

| Device            | Package               | Shipping <sup>†</sup> |
|-------------------|-----------------------|-----------------------|
| MC74HC4040ADG     | SOIC-16<br>(Pb-Free)  | 48 Units / Rail       |
| MC74HC4040ADR2G   | SOIC-16<br>(Pb-Free)  | 2500 Units / Reel     |
| NLV74HC4040ADR2G* | SOIC-16<br>(Pb-Free)  | 2500 Units / Reel     |
| MC74HC4040ADTR2G  | TSSOP-16<br>(Pb-Free) | 2500 Units / Reel     |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.

# **MECHANICAL CASE OUTLINE**



**DATE 29 DEC 2006** 

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI
- THE NOTION AND TOLETANOING FER ANSI'Y 14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
- PHOI HUSION.

  MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.

  DIMENSION D DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR PROTRUSION

  SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D

  DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | METERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 9.80   | 10.00  | 0.386     | 0.393 |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |
| C   | 1.35   | 1.75   | 0.054     | 0.068 |  |
| D   | 0.35   | 0.49   | 0.014     | 0.019 |  |
| F   | 0.40   | 1.25   | 0.016     | 0.049 |  |
| G   | 1.27   | BSC    | 0.050 BSC |       |  |
| J   | 0.19   | 0.25   | 0.008     | 0.009 |  |
| K   | 0.10   | 0.25   | 0.004     | 0.009 |  |
| M   | 0°     | 7°     | 0°        | 7°    |  |
| P   | 5.80   | 6.20   | 0.229     | 0.244 |  |
| R   | 0.25   | 0.50   | 0.010     | 0.019 |  |

| STYLE 1: |               | STYLE 2: |               | STYLE 3: |                     | STYLE 4: |                |                                               |                                         |
|----------|---------------|----------|---------------|----------|---------------------|----------|----------------|-----------------------------------------------|-----------------------------------------|
| PIN 1.   | COLLECTOR     | PIN 1.   | CATHODE       | PIN 1.   | COLLECTOR, DYE #1   | PIN 1.   | COLLECTOR, DYE | #1                                            |                                         |
| 2.       | BASE          | 2.       | ANODE         | 2.       | BASE, #1            | 2.       | COLLECTOR, #1  |                                               |                                         |
| 3.       | EMITTER       | 3.       | NO CONNECTION | 3.       | EMITTER, #1         | 3.       | COLLECTOR, #2  |                                               |                                         |
| 4.       | NO CONNECTION | 4.       | CATHODE       | 4.       | COLLECTOR, #1       | 4.       | COLLECTOR, #2  |                                               |                                         |
| 5.       | EMITTER       | 5.       | CATHODE       | 5.       | COLLECTOR, #2       | 5.       | COLLECTOR, #3  |                                               |                                         |
| 6.       | BASE          | 6.       | NO CONNECTION |          | BASE, #2            | 6.       | COLLECTOR, #3  |                                               |                                         |
| 7.       | COLLECTOR     | 7.       | ANODE         | 7.       |                     | 7.       | COLLECTOR, #4  |                                               |                                         |
| 8.       | COLLECTOR     | 8.       | CATHODE       | 8.       | COLLECTOR, #2       | 8.       | COLLECTOR, #4  |                                               |                                         |
| 9.       | BASE          | 9.       | CATHODE       | 9.       | COLLECTOR, #3       | 9.       | BASE, #4       |                                               |                                         |
| 10.      | EMITTER       | 10.      | ANODE         | 10.      | BASE, #3            | 10.      | EMITTER, #4    |                                               |                                         |
| 11.      | NO CONNECTION | 11.      | NO CONNECTION | 11.      | EMITTER, #3         | 11.      | BASE, #3       |                                               |                                         |
| 12.      | EMITTER       | 12.      | CATHODE       | 12.      | COLLECTOR, #3       | 12.      | EMITTER, #3    |                                               |                                         |
| 13.      | BASE          | 13.      | CATHODE       | 13.      | COLLECTOR, #4       | 13.      | BASE, #2       | OOL DEDING                                    | COOTDONT                                |
| 14.      | COLLECTOR     | 14.      | NO CONNECTION | 14.      | BASE, #4            | 14.      | EMITTER, #2    | SOLDERING                                     | FOOTPRINT                               |
| 15.      | EMITTER       | 15.      | ANODE         | 15.      | EMITTER, #4         | 15.      | BASE, #1       |                                               | 8X                                      |
| 16.      | COLLECTOR     | 16.      | CATHODE       | 16.      | COLLECTOR, #4       | 16.      | EMITTER, #1    |                                               | i.40 — →                                |
|          |               |          |               |          |                     |          |                | - 0                                           | .40                                     |
| STYLE 5: |               | STYLE 6: |               | STYLE 7: |                     |          |                |                                               | 16X 1.12                                |
| PIN 1.   | DRAIN, DYE #1 |          | CATHODE       | PIN 1.   | SOURCE N-CH         |          |                |                                               | 10% 1.12                                |
| 2.       | DRAIN, #1     |          | CATHODE       | 2.       | COMMON DRAIN (OUTPU | Τ\       |                | 1                                             | 16                                      |
| 3.       | DRAIN, #2     | 3.       |               | 3.       | COMMON DRAIN (OUTPU |          |                | <b>, L</b> .                                  | '0                                      |
| 3.<br>4. | DRAIN, #2     | 3.<br>4. | CATHODE       | 3.<br>4. | GATE P-CH           | 1)       |                | <del>-</del> —                                |                                         |
| 4.<br>5. | DRAIN, #2     | 4.<br>5. | CATHODE       | 4.<br>5. | COMMON DRAIN (OUTPU | Τ\       |                | , <b>, , , , , , , , , , , , , , , , , , </b> |                                         |
| 5.<br>6. | DRAIN, #3     | 6.       | CATHODE       | 6.       | COMMON DRAIN (OUTPU |          | 16             | 5X 1 -                                        |                                         |
| 7.       | DRAIN, #4     | 7.       | CATHODE       | 7.       | COMMON DRAIN (OUTPU |          | 0.5            | 58                                            | , L                                     |
| 8.       | DRAIN, #4     | 8.       | CATHODE       | 8.       | SOURCE P-CH         | •,       |                |                                               |                                         |
| 9.       | GATE, #4      | 9.       | ANODE         | 9.       | SOURCE P-CH         |          |                |                                               |                                         |
| 10.      | SOURCE, #4    | 10.      | ANODE         | 10.      | COMMON DRAIN (OUTPU | T)       |                |                                               |                                         |
| 11.      | GATE, #3      | 11.      |               | 11.      | COMMON DRAIN (OUTPU |          |                |                                               |                                         |
| 12.      | SOURCE, #3    | 12.      |               | 12.      | COMMON DRAIN (OUTPU |          |                |                                               |                                         |
| 13.      | GATE, #2      | 13.      |               | 13.      | GATE N-CH           | .,       |                |                                               |                                         |
| 14.      | SOURCE, #2    | 14.      |               | 14.      | COMMON DRAIN (OUTPU | T)       |                |                                               | V PITCH                                 |
| 15.      | GATE, #1      | 15.      | ANODE         | 15.      | COMMON DRAIN (OUTPU |          |                |                                               | 1 <u>+=</u> 1- <b>1</b>                 |
| 16.      | SOURCE, #1    |          | ANODE         | 16.      | SOURCE N-CH         | .,       |                |                                               |                                         |
|          |               |          |               |          |                     |          |                | <b>□</b> 8                                    | 9 + - + -                               |
|          |               |          |               |          |                     |          |                |                                               | ~ <b></b>                               |
|          |               |          |               |          |                     |          |                |                                               | ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' |
|          |               |          |               |          |                     |          |                |                                               | DIMENSIONS: MILLIMETERS                 |

| DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | SOIC-16     |                                                                                                                                                                                     | PAGE 1 OF 1 |  |  |

ON Semiconductor and at a trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

☐ 0.10 (0.004)

D

-T- SEATING PLANE





TSSOP-16 CASE 948F-01 ISSUE B

**DATE 19 OCT 2006** 



#### NOTES

- JIES:
  DIMENSIONING AND TOLERANCING PER
  ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSION A DOES NOT INCLUDE MOLD
  FLASH. PROTRUSIONS OR GATE BURRS.
  MOLD EL ROLL OF GATE BURDS SUAL NO.
- MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
  DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
  INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
- DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. TERMINAL NUMBERS ARE SHOWN FOR
- REFERENCE ONLY.
- 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIMETERS |      | INC       | HES   |  |
|-----|-------------|------|-----------|-------|--|
| DIM | MIN         | MAX  | MIN       | MAX   |  |
| Α   | 4.90        | 5.10 | 0.193     | 0.200 |  |
| В   | 4.30        | 4.50 | 0.169     | 0.177 |  |
| C   |             | 1.20 |           | 0.047 |  |
| D   | 0.05        | 0.15 | 0.002     | 0.006 |  |
| F   | 0.50        | 0.75 | 0.020     | 0.030 |  |
| G   | 0.65        | BSC  | 0.026 BSC |       |  |
| Н   | 0.18        | 0.28 | 0.007     | 0.011 |  |
| 7   | 0.09        | 0.20 | 0.004     | 0.008 |  |
| J1  | 0.09        | 0.16 | 0.004     | 0.006 |  |
| K   | 0.19        | 0.30 | 0.007     | 0.012 |  |
| K1  | 0.19        | 0.25 | 0.007     | 0.010 |  |
| Ы   | 6.40        |      | 0.252     | BSC   |  |
| М   | 0 °         | 8 °  | 0 °       | 8 °   |  |

#### **SOLDERING FOOTPRINT**

G



#### **GENERIC MARKING DIAGRAM\***

168888888 XXXX XXXX **ALYW** 1<del>88888888</del>

XXXX = Specific Device Code Α = Assembly Location

= Wafer Lot L Υ = Year W = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98ASH70247A | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | TSSOP-16    |                                                                                                                                                                                     | PAGE 1 OF 1 |

**DETAIL E** 

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer pu

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

onsemi Website: www.onsemi.com

TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Counter Shift Registers category:

Click to view products by ON Semiconductor manufacturer:

Other Similar products are found below:

74HC165N 74HC195N CD4031BE CD4034BE NLV74HC165ADTR2G 5962-9172201M2A MC74HC597ADG MC100EP142MNG MC100EP016AMNG 5962-9172201MFA TC74HC165AP(F) NTE4517B MC74LV594ADR2G 74HCT4094D-Q100J 74HCT595D,118 TPIC6C595PWG4 74VHC164MTCX CD74HC195M96 NLV74HC165ADR2G NPIC6C596ADJ NPIC6C596D-Q100,11 74HC164T14-13 STPIC6D595MTR 74HC164D.653 74HC164D.652 74HCT164D.652 74HCT164D.653 74HC4094D.653 74VHC4020FT(BJ) 74HC194D,653 74HCT164DB.118 74HCT4094D.112 74LV164DB.112 74LVC594AD.112 HEF4094BT.653 74VHC164FT(BE) 74HCT594DB.112 74HCT597DB.112 74LV164D.112 74LV165D.112 74LV4094D.112 74LV4094PW.112 CD74HC165M 74AHC594T16-13 74AHCT595T16-13 74HC164S14-13 74HC595S16-13 74AHCT595S16-13 74AHC595S16-13 74AHC594S16-13