## **ON Semiconductor**

## Is Now



To learn more about onsemi™, please visit our website at www.onsemi.com

onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/ or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application,

# Octal D-Type Latch with 3-State Output

The MC74VHC573 is an advanced high speed CMOS octal latch with 3-state output fabricated with silicon gate CMOS technology. It achieves high speed operation similar to equivalent Bipolar Schottky TTL while maintaining CMOS low power dissipation.

This 8-bit D-type latch is controlled by a latch enable input and an output enable input. When the output enable input is high, the eight outputs are in a high impedance state.

The internal circuit is composed of three stages, including a buffer output which provides high noise immunity and stable output. The inputs tolerate voltages up to 7 V, allowing the interface of 5 V systems to 3 V systems.

- High Speed:  $t_{PD} = 4.5 \text{ ns}$  (Typ) at  $V_{CC} = 5 \text{ V}$
- Low Power Dissipation:  $I_{CC} = 4 \mu A$  (Max) at  $T_A = 25^{\circ}C$
- High Noise Immunity:  $V_{NIH} = V_{NIL} = 28\% V_{CC}$
- Power Down Protection Provided on Inputs
- Balanced Propagation Delays
- Designed for 2 V to 5.5 V Operating Range
- Low Noise: V<sub>OLP</sub> = 1.2 V (Max)
- Pin and Function Compatible with Other Standard Logic Families
- Latchup Performance Exceeds 300 mA
- ESD Performance: HBM > 2000 V; Machine Model > 200 V
- Chip Complexity: 218 FETs or 54.5 Equivalent Gates
- These Devices are Pb-Free and are RoHS Compliant

## **PIN ASSIGNMENT**

| OE [  | 1● | 20 | ] v <sub>cc</sub> |
|-------|----|----|-------------------|
| D0 [  | 2  | 19 | ] Q0              |
| D1 [  | 3  | 18 | ] Q1              |
| D2 [  | 4  | 17 | ] Q2              |
| D3 [  | 5  | 16 | _ Q3              |
| D4 [  | 6  | 15 | ] Q4              |
| D5 [  | 7  | 14 | ] Q5              |
| D6 [  | 8  | 13 | ] Q6              |
| D7 [  | 9  | 12 | ] Q7              |
| GND [ | 10 | 11 | LE                |
|       |    |    | •                 |



## ON Semiconductor

http://onsemi.com

#### **MARKING DIAGRAMS**



SOIC-20 DW SUFFIX CASE 751D









SOEIAJ-20 M SUFFIX CASE 967

VHC573 = Specific Device Code A = Assembly Location WL, L = Wafer Lot

WL, L = Water Lot
Y = Year
WW, W = Work Week
G or ■ = Pb-Free Package
(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

| Device          | Package   | Shipping    |
|-----------------|-----------|-------------|
| MC74VHC573DWR2G | SOIC-20   | 1000 / Reel |
| MC74VHC573DTR2G | TSSOP-20  | 2500 / Reel |
| MC74VHC573MELG  | SOEIAJ-20 | 2000 / Reel |

## LOGIC DIAGRAM



## **FUNCTION TABLE**

|    | INPUTS | OUTPUT |           |
|----|--------|--------|-----------|
| ŌĒ | LE     | D      | Q         |
| L  | Н      | Н      | Н         |
| L  | Н      | L      | L         |
| L  | L      | Х      | No Change |
| Н  | Х      | Х      | Z         |

#### **MAXIMUM RATINGS\***

| Symbol           | Parameter                                 | 1                                | Value          | Unit |
|------------------|-------------------------------------------|----------------------------------|----------------|------|
| V <sub>CC</sub>  | DC Supply Voltage                         |                                  | - 0.5 to + 7.0 | V    |
| V <sub>in</sub>  | DC Input Voltage                          |                                  | - 0.5 to + 7.0 | V    |
| V <sub>out</sub> | DC Output Voltage                         | $-$ 0.5 to $V_{CC}$ + 0.5        | V              |      |
| I <sub>IK</sub>  | Input Diode Current                       | - 20                             | mA             |      |
| lok              | Output Diode Current                      | ± 20                             | mA             |      |
| I <sub>out</sub> | DC Output Current, per Pin                |                                  | ± 25           | mA   |
| Icc              | DC Supply Current, V <sub>CC</sub> and GI | ND Pins                          | ± 75           | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air,           | SOIC Packages†<br>TSSOP Package† | 500<br>450     | mW   |
| T <sub>stg</sub> | Storage Temperature                       | - 65 to + 150                    | °C             |      |

<sup>\*</sup> Absolute maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute-maximum-rated conditions is not implied.

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                          | Parameter                                           |              | Min             | Max       | Unit |
|---------------------------------|-----------------------------------------------------|--------------|-----------------|-----------|------|
| V <sub>CC</sub>                 | DC Supply Voltage                                   |              |                 | 5.5       | V    |
| V <sub>in</sub>                 | DC Input Voltage                                    | 0            | 5.5             | V         |      |
| V <sub>out</sub>                | DC Output Voltage                                   | 0            | V <sub>CC</sub> | V         |      |
| T <sub>A</sub>                  | Operating Temperature                               |              |                 | + 85      | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time $V_{CC} = V_{CC} = V_{CC}$ | 3.3V<br>5.0V | 0<br>0          | 100<br>20 | ns/V |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, V<sub>in</sub> and V<sub>out</sub> should be constrained to the

range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$   $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

## DC ELECTRICAL CHARACTERISTICS

|                 |                                      |                                                                      | v <sub>cc</sub>      |                               | T <sub>A</sub> = 25°C |                               | T <sub>A</sub> = - 40         | 0 to 85°C                     |         |
|-----------------|--------------------------------------|----------------------------------------------------------------------|----------------------|-------------------------------|-----------------------|-------------------------------|-------------------------------|-------------------------------|---------|
| Symbol          | Parameter                            | Parameter Test Conditions                                            | v                    | Min                           | Тур                   | Max                           | Min                           | Max                           | Unit    |
| V <sub>IH</sub> | Minimum High-Level<br>Input Voltage  |                                                                      | 2.0<br>3.0 to<br>5.5 | 1.50<br>V <sub>CC</sub> x 0.7 |                       |                               | 1.50<br>V <sub>CC</sub> x 0.7 |                               | V       |
| V <sub>IL</sub> | Maximum Low-Level Input Voltage      |                                                                      | 2.0<br>3.0 to<br>5.5 |                               |                       | 0.50<br>V <sub>CC</sub> x 0.3 |                               | 0.50<br>V <sub>CC</sub> x 0.3 | V       |
| V <sub>OH</sub> | Minimum High-Level<br>Output Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$ $I_{OH} = -50 \mu A$            | 2.0<br>3.0<br>4.5    | 1.9<br>2.9<br>4.4             | 2.0<br>3.0<br>4.5     |                               | 1.9<br>2.9<br>4.4             |                               | V       |
|                 |                                      | $V_{in} = V_{IH} \text{ or } V_{IL}$ $I_{OH} = -4mA$ $I_{OH} = -8mA$ | 3.0<br>4.5           | 2.58<br>3.94                  |                       |                               | 2.48<br>3.80                  |                               | <u></u> |
| V <sub>OL</sub> | Maximum Low-Level<br>Output Voltage  | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$I_{OL} = 50 \mu A$          | 2.0<br>3.0<br>4.5    |                               | 0.0<br>0.0<br>0.0     | 0.1<br>0.1<br>0.1             |                               | 0.1<br>0.1<br>0.1             | V       |
|                 |                                      | $V_{in} = V_{IH}$ or $V_{IL}$ $I_{OL} = 4mA$ $I_{OL} = 8mA$          | 3.0<br>4.5           |                               |                       | 0.36<br>0.36                  |                               | 0.44<br>0.44                  | ļ       |
| I <sub>in</sub> | Maximum Input<br>Leakage Current     | V <sub>in</sub> = 5.5 V or GND                                       | 0 to 5.5             |                               |                       | ± 0.1                         |                               | ± 1.0                         | μА      |

<sup>†</sup>Derating — SOIC Packages: - 7 mW/°C from 65° to 125°C TSSOP Package: - 6.1 mW/°C from 65° to 125°C

#### DC ELECTRICAL CHARACTERISTICS

|                 |                                           |                                                            | v <sub>cc</sub> |     | T <sub>A</sub> = 25°C |        | T <sub>A</sub> = - 40 | ) to 85°C |      |
|-----------------|-------------------------------------------|------------------------------------------------------------|-----------------|-----|-----------------------|--------|-----------------------|-----------|------|
| Symbol          | Parameter                                 | Test Conditions                                            | v               | Min | Тур                   | Max    | Min                   | Max       | Unit |
| l <sub>OZ</sub> | Maximum<br>Three-State Leakage<br>Current | $V_{in} = V_{IL}$ or $V_{IH}$<br>$V_{out} = V_{CC}$ or GND | 5.5             |     |                       | ± 0.25 |                       | ± 2.5     | μА   |
| I <sub>CC</sub> | Maximum Quiescent<br>Supply Current       | V <sub>in</sub> = V <sub>CC</sub> or GND                   | 5.5             |     |                       | 4.0    |                       | 40.0      | μА   |

## AC ELECTRICAL CHARACTERISTICS (Input $t_r = t_f = 3.0 \text{ns}$ )

|                                          |                                                                         |                                                                              |                                                |     | T <sub>A</sub> = 25°C |              | T <sub>A</sub> = - 40 | 0 to 85°C    |      |
|------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------|------------------------------------------------|-----|-----------------------|--------------|-----------------------|--------------|------|
| Symbol                                   | Parameter                                                               | Test Condi                                                                   | tions                                          | Min | Тур                   | Max          | Min                   | Max          | Unit |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub>   | Maximum Propagation Delay,<br>LE to Q                                   | $V_{CC} = 3.3 \pm 0.3 V$                                                     | C <sub>L</sub> = 15pF<br>C <sub>L</sub> = 50pF |     | 7.6<br>10.1           | 11.9<br>15.4 | 1.0<br>1.0            | 14.0<br>17.5 | ns   |
|                                          |                                                                         | $V_{CC} = 5.0 \pm 0.5 V$                                                     | $C_L = 15pF$<br>$C_L = 50pF$                   |     | 5.0<br>6.5            | 7.7<br>9.7   | 1.0<br>1.0            | 9.0<br>11.0  |      |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub>   | Maximum Propagation Delay, D to Q                                       | $V_{CC} = 3.3 \pm 0.3 V$                                                     | $C_L = 15pF$<br>$C_L = 50pF$                   |     | 7.0<br>9.5            | 11.0<br>14.5 | 1.0<br>1.0            | 13.0<br>16.5 | ns   |
|                                          |                                                                         | $V_{CC} = 5.0 \pm 0.5 V$                                                     | C <sub>L</sub> = 15pF<br>C <sub>L</sub> = 50pF |     | 4.5<br>6.0            | 6.8<br>8.8   | 1.0<br>1.0            | 8.0<br>10.0  |      |
| t <sub>PZL</sub> ,<br>t <sub>PZH</sub>   | Output Enable Time,<br>OE to Q                                          | $\begin{aligned} V_{CC} &= 3.3 \pm 0.3 V \\ R_L &= 1 k \Omega \end{aligned}$ | C <sub>L</sub> = 15pF<br>C <sub>L</sub> = 50pF |     | 7.3<br>9.8            | 11.5<br>15.0 | 1.0<br>1.0            | 13.5<br>17.0 | ns   |
|                                          |                                                                         | $V_{CC} = 5.0 \pm 0.5V$ $R_L = 1k\Omega$                                     | C <sub>L</sub> = 15pF<br>C <sub>L</sub> = 50pF |     | 5.2<br>6.7            | 7.7<br>9.7   | 1.0<br>1.0            | 9.0<br>11.0  |      |
| t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub>   | Output Disable Time,<br>OE to Q                                         | $\begin{aligned} V_{CC} &= 3.3 \pm 0.3 V \\ R_L &= 1 k \Omega \end{aligned}$ | C <sub>L</sub> = 50pF                          |     | 10.7                  | 14.5         | 1.0                   | 16.5         | ns   |
|                                          |                                                                         | $\begin{aligned} V_{CC} &= 5.0 \pm 0.5 V \\ R_L &= 1 k \Omega \end{aligned}$ | C <sub>L</sub> = 50pF                          |     | 6.7                   | 9.7          | 1.0                   | 11.0         |      |
| t <sub>OSLH</sub> ,<br>t <sub>OSHL</sub> | Output to Output Skew                                                   | V <sub>CC</sub> = 3.3 ± 0.3V<br>(Note 1)                                     | C <sub>L</sub> = 50pF                          |     |                       | 1.5          |                       | 1.5          | ns   |
|                                          |                                                                         | V <sub>CC</sub> = 5.5 ± 0.5V<br>(Note 1)                                     | C <sub>L</sub> = 50pF                          |     |                       | 1.0          |                       | 1.0          | ns   |
| C <sub>in</sub>                          | Maximum Input Capacitance                                               |                                                                              |                                                |     | 4                     | 10           |                       | 10           | pF   |
| C <sub>out</sub>                         | Maximum Three-State Output Capacitance (Output in High-Impedance State) |                                                                              |                                                |     | 6                     |              |                       |              | pF   |

|          |                                        | Typical @ 25°C, V <sub>CC</sub> = 5.0V |    |
|----------|----------------------------------------|----------------------------------------|----|
| $C_{PD}$ | Power Dissipation Capacitance (Note 2) | 29                                     | pF |

## NOISE CHARACTERISTICS (Input $t_{\text{f}}$ = $t_{\text{f}}$ = 3.0ns, $C_{\text{L}}$ = 50 pF, $V_{\text{CC}}$ = 5.0V)

|                  |                                              | T <sub>A</sub> = 25°C |       |      |
|------------------|----------------------------------------------|-----------------------|-------|------|
| Symbol           | Parameter                                    | Тур                   | Max   | Unit |
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> |                       | 1.2   | V    |
| V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> |                       | - 1.2 | V    |
| V <sub>IHD</sub> | Minimum High Level Dynamic Input Voltage     |                       | 3.5   | V    |
| V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage      |                       | 1.5   | V    |

Parameter guaranteed by design. t<sub>OSLH</sub> = |t<sub>PLHm</sub> - t<sub>PLHn</sub>|, t<sub>OSHL</sub> = |t<sub>PHLm</sub> - t<sub>PHLn</sub>|.
 C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC(OPR)</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>in</sub> + I<sub>CC</sub>/8 (per latch). C<sub>PD</sub> is used to determine the no-load dynamic power consumption; P<sub>D</sub> = C<sub>PD</sub> • V<sub>CC</sub><sup>2</sup> • f<sub>in</sub> + I<sub>CC</sub> • V<sub>CC</sub>.

## **TIMING REQUIREMENTS** (Input $t_r = t_f = 3.0 \text{ns}$ )

|                   |                             |                                                    | T <sub>A</sub> = | 25°C       | T <sub>A</sub> = - 40<br>to 85°C |      |
|-------------------|-----------------------------|----------------------------------------------------|------------------|------------|----------------------------------|------|
| Symbol            | Parameter                   | Test Conditions                                    | Тур              | Limit      | Limit                            | Unit |
| t <sub>w(h)</sub> | Minimum Pulse Width, LE     | $V_{CC} = 3.3 \pm 0.3V$<br>$V_{CC} = 5.0 \pm 0.5V$ |                  | 5.0<br>5.0 | 5.0<br>5.0                       | ns   |
| t <sub>su</sub>   | Minimum Setup Time, D to LE | $V_{CC} = 3.3 \pm 0.3V$<br>$V_{CC} = 5.0 \pm 0.5V$ |                  | 3.5<br>3.5 | 3.5<br>3.5                       | ns   |
| t <sub>h</sub>    | Minimum Hold Time, D to LE  | $V_{CC} = 3.3 \pm 0.3V$<br>$V_{CC} = 5.0 \pm 0.5V$ |                  | 1.5<br>1.5 | 1.5<br>1.5                       | ns   |

## **SWITCHING WAVEFORMS**



Figure 1.



Figure 2.



Figure 3.



Figure 4.

## **TEST CIRCUITS**



\*Includes all probe and jig capacitance



\*Includes all probe and jig capacitance

Figure 5.

Figure 6.

## **EXPANDED LOGIC DIAGRAM**





Figure 7. Input Equivalent Circuit

## **PACKAGE DIMENSIONS**

## SOIC-20 **DW SUFFIX** CASE 751D-05 ISSUE G



#### NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
  2. INTERPRET DIMENSIONS AND TOLERANCES
  PER ASME Y14.5M, 1994.
  3. DIMENSIONS D AND E DO NOT INCLUDE MOLD

DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION.
 MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
 DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       |  |  |  |  |
|-----|-------------|-------|--|--|--|--|
| DIM | MIN         | MAX   |  |  |  |  |
| Α   | 2.35        | 2.65  |  |  |  |  |
| A1  | 0.10        | 0.25  |  |  |  |  |
| В   | 0.35        | 0.49  |  |  |  |  |
| С   | 0.23        | 0.32  |  |  |  |  |
| D   | 12.65       | 12.95 |  |  |  |  |
| Е   | 7.40        | 7.60  |  |  |  |  |
| е   | 1.27        | BSC   |  |  |  |  |
| Н   | 10.05       | 10.55 |  |  |  |  |
| h   | 0.25        | 0.75  |  |  |  |  |
| L   | 0.50        | 0.90  |  |  |  |  |
| A   | 0 °         | 7 °   |  |  |  |  |

## **PACKAGE DIMENSIONS**

TSSOP-20 CASE 948E-02 ISSUE C



<u>0.100 (0.004)</u>

#### NOTES:

- OTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.

  4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION. SHALL NOT EXCEED 0.25 (0.010) PER SIDE.

  5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE
- DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL
- DIMENSION AT MAXIMUM WATERING.
  CONDITION.
  6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
  7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     |          | IETERS | INCHES    |       |
|-----|----------|--------|-----------|-------|
| DIM | MIN      | MAX    | MIN       | MAX   |
| Α   | 6.40     | 6.60   | 0.252     | 0.260 |
| В   | 4.30     | 4.50   | 0.169     | 0.177 |
| С   |          | 1.20   |           | 0.047 |
| D   | 0.05     | 0.15   | 0.002     | 0.006 |
| F   | 0.50     | 0.75   | 0.020     | 0.030 |
| G   | 0.65 BSC |        | 0.026 BSC |       |
| Н   | 0.27     | 0.37   | 0.011     | 0.015 |
| J   | 0.09     | 0.20   | 0.004     | 0.008 |
| J1  | 0.09     | 0.16   | 0.004     | 0.006 |
| K   | 0.19     | 0.30   | 0.007     | 0.012 |
| K1  | 0.19     | 0.25   | 0.007     | 0.010 |
| L   | 6.40 BSC |        | 0.252 BSC |       |
| M   | 0°       | 8°     | 0°        | 8°    |



#### PACKAGE DIMENSIONS

SOEIAJ-20 CASE 967-01 **ISSUE A** 







- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER.
- B. DIMENSIONS D AND E DO NOT INCLUDE
  MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15
- (0.006) PER SIDE.

  I. TERMINAL NUMBERS ARE SHOWN FOR
- REFERENCE ONLY.

  THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003)
  TOTAL IN EXCESS OF THE LEAD WIDTH
  DIMENSION AT MAXIMUM MATERIAL CONDITION.
  DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE
  BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 ( 0.018).

|                | MILLIMETERS |       | INCHES    |       |
|----------------|-------------|-------|-----------|-------|
| DIM            | MIN         | MAX   | MIN       | MAX   |
| Α              |             | 2.05  |           | 0.081 |
| A <sub>1</sub> | 0.05        | 0.20  | 0.002     | 0.008 |
| b              | 0.35        | 0.50  | 0.014     | 0.020 |
| C              | 0.15        | 0.25  | 0.006     | 0.010 |
| D              | 12.35       | 12.80 | 0.486     | 0.504 |
| E              | 5.10        | 5.45  | 0.201     | 0.215 |
| е              | 1.27 BSC    |       | 0.050 BSC |       |
| HE             | 7.40        | 8.20  | 0.291     | 0.323 |
| L              | 0.50        | 0.85  | 0.020     | 0.033 |
| LE             | 1.10        | 1.50  | 0.043     | 0.059 |
| M              | 0 °         | 10°   | 0 °       | 10 °  |
| $Q_1$          | 0.70        | 0.90  | 0.028     | 0.035 |
| Z              |             | 0.81  |           | 0.032 |

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Latches category:

Click to view products by ON Semiconductor manufacturer:

Other Similar products are found below:

ML4875CS-5 401639B 716165RB 74F373DW 74LVC373ADTR2G 74LVC573ADTR2G NL17SG373DFT2G NLV14044BDG 5962-8863901RA 5962-88639012A NLV14042BDR2G M22W-1333-21/3/45-90-02 (NI 2.L18.001-21 2.T18.001-21 2.T18.002-18 2.T18.006-18 CQ/AA-KEY CQ/A-M22X1,5-45-28 CQ/A-M22X1,5-45-32 M22-2-D5-2-21-01-P CY74FCT2373CTSOC 421283 MM74HC373WM MM74HC573WM 74LCX373MTC 74LVT16373MTDX 74VHC373MX KLD5.001-02 KLT9.001-02 Z-0233-827-15 MIC58P01YV 74AHCT573D.112 74LCX16373MTDX CQ/A-M22X1,5-45-16 CQ/A-M22X1,5-45-18 CQ/A-M22X1,5-45-20 CQ/A-M22X1,5-45-24 CQ/A-M22X1,5-45-30 CQT/A-32-18 AE-V0 CQT/A-32 20-AE-V0 CY54FCT841ATDMB TPIC6B273DWRG4 Z-2106-25001-22 2.904.005 2.904.006 2.904.008 TC74HC573APF 74HC373DB.112 74HCT373D.652 HEF4043BT.652