

### Is Now Part of



## ON Semiconductor®

# To learn more about ON Semiconductor, please visit our website at www.onsemi.com

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to Fairchild <a href="guestions@onsemi.com">guestions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer



February 1984 Revised February 2002

### MM74HCT164 8-Bit Serial-in/Parallel-out Shift Register

### **General Description**

The MM74HCT164 utilizes advanced silicon-gate CMOS technology. It has the high noise immunity and low consumption of standard CMOS integrated circuits. It also offers speeds comparable to low power Schottky devices.

This 8-bit shift register has gated serial inputs and CLEAR. Each register bit is a D-type master/slave flip-flop. Inputs A & B permit complete control over the incoming data. A LOW at either or both inputs inhibits entry of new data and resets the first flip-flop to the low level at the next clock pulse. A high level on one input enables the other input which will then determine the state of the first flip-flop. Data at the serial inputs may be changed while the clock is HIGH or LOW, but only information meeting the setup and hold time requirements will be entered. Data is serially shifted in and out of the 8-bit register during the positive going transition of the clock pulse. Clear is independent of the clock and accomplished by a low level at the CLEAR input.

The 74HCT logic family is functionally as well as pin-out compatible with the standard 74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to  $V_{CC}$  and ground.

MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug-in replacements for LS-TTL devices and can be used to reduce power consumption in existing designs.

#### **Features**

- Typical propagation delay: 20 ns
- Low quiescent current: 40 µA maximum (74HCT Series)
- Low input current: 1 µA maximum
- Fanout of 10 LS-TTL loads
- TTL input compatible

### **Ordering Code:**

| Order Number | Package Number | Package Description                                                          |
|--------------|----------------|------------------------------------------------------------------------------|
| MM74HCT164M  | M14A           | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow |
| MM74HCT164SJ | M14D           | 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide                |
| MM74HCT164N  | N14A           | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide       |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

### **Connection Diagram**

# OUTPUTS QE CLEAR CLOCK GND QC IQD SERIAL INPUTS OUTRUTS **Top View**

### **Truth Table**

| Inputs |       |   |   | Outputs  |                               |          |          |  |
|--------|-------|---|---|----------|-------------------------------|----------|----------|--|
| Clear  | Clock | Α | В | $Q_A$    | Q <sub>A</sub> Q <sub>B</sub> |          | $Q_H$    |  |
| L      | Х     | Х | Χ | L        | L                             |          | L        |  |
| Н      | L     | Х | Χ | $Q_{AO}$ | $Q_{BO}$                      |          | $Q_{HO}$ |  |
| Н      | 1     | Н | Н | Н        | $Q_{An}$                      | $Q_{An}$ |          |  |
| Н      | 1     | L | Χ | L        | $Q_{An}$                      |          | $Q_Gn$   |  |
| Н      | 1     | Х | L | L        | $Q_{An}$                      |          | $Q_Gn$   |  |

H = HIGH Level (steady state)

- L = LOW Level (steady state)
- X = Irrelevant (any input, including transitions)

  ↑ = Transition from LOW-to-HIGH level.

 $\mathbf{Q}_{AO},\,\mathbf{Q}_{BO},\,\mathbf{Q}_{HO}$  = the level of  $\mathbf{Q}_{A},\,\mathbf{Q}_{B},\,\text{or}\,\,\mathbf{Q}_{H},\,\text{respectively, before the}$ 

indicated steady state input conditions were established.  $Q_{An},\,Q_{Gn}=\text{The level of }Q_{A}\,\text{or}\,Q_{G}\,\text{before the most recent}\,\,\,^{\uparrow}\,\text{transition of the clock; indicated a one-bit shift.}$ 

### **Logic Diagram**



### **Absolute Maximum Ratings**(Note 1)

(Note 2)

| Supply Voltage (V <sub>CC</sub> )                        | -0.5 to +7.0V              |
|----------------------------------------------------------|----------------------------|
| DC Input Voltage (V <sub>IN</sub> )                      | $-1.5$ to $V_{CC} + 1.5V$  |
| DC Output Voltage (V <sub>OUT</sub> )                    | $-0.5$ to $V_{CC}$ $+0.5V$ |
| Clamp Diode Current (I <sub>IK</sub> , I <sub>OK</sub> ) | ±20 mA                     |
| DC Output Current, per pin (I <sub>OUT</sub> )           | ±25 mA                     |
| DC $V_{CC}$ or GND Current, per pin ( $I_{CC}$ )         | ±50 mA                     |
| Storage Temperature Range (T <sub>STG</sub> )            | -65°C to +150°C            |
| Power Dissipation (P <sub>D</sub> )                      |                            |
| (Note 3)                                                 | 600 mW                     |
| S.O. Package Only                                        | 500 mW                     |
| Lead Temperature (T <sub>L</sub> )                       |                            |
| (Soldering 10 seconds)                                   | 260°C                      |

# Recommended Operating Conditions

|                                                                     | Min | Max      | Units |  |  |  |  |  |
|---------------------------------------------------------------------|-----|----------|-------|--|--|--|--|--|
| Supply Voltage (V <sub>CC</sub> )                                   | 4.5 | 5.5      | V     |  |  |  |  |  |
| DC Input or Output Voltage                                          |     |          |       |  |  |  |  |  |
| $(V_{IN}, V_{OUT})$                                                 | 0   | $V_{CC}$ | V     |  |  |  |  |  |
| Operating Temperature Range (T <sub>A</sub> )                       | -40 | +85      | °C    |  |  |  |  |  |
| Input Rise or Fall Times                                            |     |          |       |  |  |  |  |  |
| $(t_r, t_f)$                                                        |     | 500      | ns    |  |  |  |  |  |
| Note 1: Absolute Maximum Ratings are those values beyond which dam- |     |          |       |  |  |  |  |  |

age to the device may occur.

Note 2: Unless otherwise specified all voltages are referenced to ground.

Note 3: Power Dissipation temperature derating — plastic "N" package: –
12 mW/°C from 65°C to 85°C.

### **DC Electrical Characteristics**

 $V_{CC} = 5V \pm 10\%$  (unless otherwise specified)

| Symbol          | Parameter             | Conditions                                          | T <sub>A</sub> = | 25°C                  | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ | T <sub>A</sub> = -55 to 125°C | Units |
|-----------------|-----------------------|-----------------------------------------------------|------------------|-----------------------|--------------------------------------------|-------------------------------|-------|
| Cynnbon         |                       | Conditions                                          | Тур              |                       | Guaranteed L                               | Onico                         |       |
| V <sub>IH</sub> | Minimum HIGH Level    |                                                     |                  | 2.0                   | 2.0                                        | 2.0                           | V     |
|                 | Input Voltage         |                                                     |                  | 2.0                   | 2.0                                        | 2.0                           | ٧     |
| V <sub>IL</sub> | Maximum LOW Level     |                                                     |                  | 0.8                   | 0.8                                        | 0.8                           | V     |
|                 | Input Voltage         |                                                     |                  | 0.6                   | 0.6                                        | 0.6                           | V     |
| V <sub>OH</sub> | Minimum HIGH Level    | $V_{IN} = V_{IH}$ or $V_{IL}$                       |                  |                       |                                            |                               |       |
|                 | Output Voltage        | $ I_{OUT}  = 20 \mu A$                              | $V_{CC}$         | V <sub>CC</sub> - 0.1 | V <sub>CC</sub> - 0.1                      | V <sub>CC</sub> - 0.1         |       |
|                 |                       | $ I_{OUT}  = 4.0 \text{ mA}, V_{CC} = 4.5 \text{V}$ | 4.2              | 3.98                  | 3.84                                       | 3.7                           | V     |
|                 |                       | $ I_{OUT}  = 4.8 \text{ mA}, V_{CC} = 5.5 \text{V}$ | 5.2              | 4.98                  | 4.84                                       | 4.7                           |       |
| V <sub>OL</sub> | Maximum LOW Level     | $V_{IN} = V_{IH}$ or $V_{IL}$                       |                  |                       |                                            |                               |       |
|                 | Voltage               | $ I_{OUT}  = 20 \mu A$                              | 0                | 0.1                   | 0.1                                        | 0.1                           |       |
|                 |                       | $ I_{OUT}  = 4.0 \text{ mA}, V_{CC} = 4.5 \text{V}$ | 0.2              | 0.26                  | 0.33                                       | 0.4                           | V     |
|                 |                       | $ I_{OUT}  = 4.8 \text{ mA}, V_{CC} = 5.5 \text{V}$ | 0.2              | 0.26                  | 0.33                                       | 0.4                           |       |
| I <sub>IN</sub> | Maximum Input Current | V <sub>IN</sub> = V <sub>CC</sub> or GND            |                  | ±0.1                  | ±1.0                                       | ±1.0                          | μΑ    |
| I <sub>CC</sub> | Maximum Quiescent     | V <sub>IN</sub> = V <sub>CC</sub> or GND            |                  | 8.0                   | 80                                         | 160                           | μА    |
|                 | Supply Current        | $I_{OUT} = 0 \mu A$                                 |                  | 0.0                   | 00                                         | 100                           | μΛ    |
|                 |                       | V <sub>IN</sub> = 2.4V or 0.4V (Note 4)             |                  | 1.0                   | 1.3                                        | 1.5                           | mA    |

Note 4: This is measured per pin. All other inputs are held at  $V_{\rm CC}$  ground.

### **AC Electrical Characteristics**

 $V_{CC} = 5V$ ,  $T_A = 25^{\circ}C$ ,  $C_L = 15$  pF,  $t_r = t_f = 6$  ns

| Symbol                              | Parameter                 | Conditions             | Тур | Guaranteed<br>Limit | Units   |
|-------------------------------------|---------------------------|------------------------|-----|---------------------|---------|
| f <sub>MAX</sub>                    | Maximum Operating         | 50% Duty               | 55  | 35                  | MHz     |
| 'MAX                                | Frequency from Clock to Q | Cycle Clock            | 00  | 00                  | 1411 12 |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation       |                        | 17  | 27                  | ns      |
|                                     | Delay Clock to Q          |                        |     |                     |         |
| t <sub>PHL</sub>                    | Maximum Propagation       |                        | 23  | 38                  | ns      |
|                                     | Delay from Clear to Q     |                        |     |                     |         |
| t <sub>REM</sub>                    | Minimum Removal Time,     |                        | 3   | 6                   | ns      |
|                                     | Clear to Clock            |                        |     |                     |         |
| t <sub>S</sub>                      | Minimum Set Up Time       | t <sub>H</sub> ≥ 20 ns | 6   | 13                  | ns      |
|                                     | Data to Clock             |                        |     |                     |         |
| t <sub>H</sub>                      | Minimum Hold Time         | t <sub>S</sub> ≥ 20 ns | 1.5 | 5                   | ns      |
|                                     | Clock to Data             |                        |     |                     |         |
| t <sub>W</sub>                      | Minimum Pulse Width       |                        | 9   | 16                  | ns      |
|                                     | Clock, Preset or Clear    |                        |     |                     |         |

### **AC Electrical Characteristics**

 $\text{V}_{CC} = 5.0\text{V}, \pm \, 10\%, \; C_L = 50 \; \text{pF}, \; t_\text{f} = t_\text{f} = 6 \; \text{ns}$  (unless otherwise specified)

| Symbol                | Parameter              | Conditions             | T <sub>A</sub> = | T <sub>A</sub> = 25°C |     | $T_A = -40^{\circ}C$ to $85^{\circ}C$ |     | T <sub>A</sub> = -55°C to 125°C |       |
|-----------------------|------------------------|------------------------|------------------|-----------------------|-----|---------------------------------------|-----|---------------------------------|-------|
| Cyllibol              |                        |                        | Тур              | Max                   | Min | Max                                   | Min | Max                             | Units |
| f <sub>MAX</sub>      | Maximum Operating      | 50% Duty               | 45               | 30                    |     | 25                                    |     | 22                              | MHz   |
|                       | Frequency              | Cycle Clock            |                  |                       |     |                                       |     |                                 |       |
| $t_{PHL}$ , $t_{PLH}$ | Maximum Propagation    |                        | 20               | 30                    |     | 38                                    |     | 45                              | ns    |
|                       | Delay from Clock to Q  |                        |                  |                       |     |                                       |     |                                 |       |
| t <sub>PHL</sub>      | Maximum Propagation    |                        | 26               | 41                    |     | 51                                    |     | 61                              | ns    |
|                       | Delay from Clear to Q  |                        |                  |                       |     |                                       |     |                                 |       |
| t <sub>REM</sub>      | Minimum Removal Time   |                        | 4                | 8                     |     | 10                                    |     | 14                              | ns    |
|                       | Clear to Clock         |                        |                  |                       |     |                                       |     |                                 |       |
| t <sub>S</sub>        | Minimum Setup Time     | t <sub>H</sub> ≥ 20 ns | 7                | 15                    |     | 19                                    |     | 23                              | ns    |
|                       | Data to Clock          |                        |                  |                       |     |                                       |     |                                 |       |
| t <sub>H</sub>        | Minimum Hold Time      | t <sub>S</sub> ≥ 20 ns | 1.5              | 5                     |     | 5                                     |     | 5                               | ns    |
|                       | Clock to Data          |                        |                  |                       |     |                                       |     |                                 |       |
| t <sub>W</sub>        | Minimum Pulse Width    |                        | 10               | 18                    |     | 22                                    |     | 27                              | ns    |
|                       | Clock, or Clear        |                        |                  |                       |     |                                       |     |                                 |       |
| $t_r$ , $t_f$         | Maximum Input Rise and |                        |                  | 500                   |     | 500                                   |     | 500                             | ns    |
|                       | Fall Time              |                        |                  |                       |     |                                       |     |                                 |       |
| $t_{THL}$ , $t_{TLH}$ | Maximum Output         |                        |                  | 15                    |     | 19                                    |     | 22                              | ns    |
|                       | Rise and Fall Time     |                        |                  |                       |     |                                       |     |                                 |       |
| C <sub>PD</sub>       | Power Dissipation      | (per flip-flop)        | 160              |                       |     |                                       |     |                                 | pF    |
|                       | Capacitance (Note 5)   |                        |                  |                       |     |                                       |     |                                 |       |
| C <sub>IN</sub>       | Maximum Input          |                        | 5                | 10                    |     | 10                                    |     | 10                              | pF    |
|                       | Capacitance            |                        |                  |                       |     |                                       |     |                                 |       |

Note 5:  $C_{PD}$  determines the no load dynamic power consumption,  $P_D = C_{PD} \ V_{CC}^2$  fH<sub>CC</sub>  $V_{CC}$ , and the no load dynamic current consumption,  $I_S = C_{PD} \ V_{CC}$  fH<sub>CC</sub>.



14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Package Number M14A



### Physical Dimensions inches (millimeters) unless otherwise noted (Continued)







14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N14A

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see any inability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and ex

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Counter Shift Registers category:

Click to view products by ON Semiconductor manufacturer:

Other Similar products are found below:

74HC165N 74HC195N CD4031BE CD4034BE NLV74HC165ADTR2G 5962-9172201M2A MC74HC597ADG MC100EP142MNG MC100EP016AMNG 5962-9172201MFA TC74HC165AP(F) NTE4517B MC74LV594ADR2G 74HCT4094D-Q100J 74HCT595D,118 TPIC6C595PWG4 74VHC164MTCX MIC5891BN CD74HC195M96 NLV74HC165ADR2G NPIC6C596ADJ NPIC6C596D-Q100,11 74HC164T14-13 STPIC6D595MTR 74HC164D.653 74HC164D.652 74HCT164D.652 74HCT164D.653 74HC4094D.653 74VHC4020FT(BJ) 74HC194D,653 74HCT164DB.118 74HCT4094D.112 74LV164DB.112 74LVC594AD.112 HEF4094BT.653 74VHC164FT(BE) 74HCT594DB.112 74HCT597DB.112 74LV164D.112 74LV165D.112 74LV4094D.112 74LV4094PW.112 CD74HC165M 74AHC594T16-13 74AHCT595T16-13 74HC164S14-13 74HC595S16-13 74AHCT595S16-13 74AHC595S16-13